xref: /openbmc/linux/arch/arm64/boot/dts/qcom/sdm670.dtsi (revision 9c6e72fb2058dc06da9d278c4bff94430677d48a)
107c8ded6SRichard Acayan// SPDX-License-Identifier: GPL-2.0
207c8ded6SRichard Acayan/*
307c8ded6SRichard Acayan * SDM670 SoC device tree source, adapted from SDM845 SoC device tree
407c8ded6SRichard Acayan *
507c8ded6SRichard Acayan * Copyright (c) 2018, The Linux Foundation. All rights reserved.
607c8ded6SRichard Acayan * Copyright (c) 2022, Richard Acayan. All rights reserved.
707c8ded6SRichard Acayan */
807c8ded6SRichard Acayan
907c8ded6SRichard Acayan#include <dt-bindings/clock/qcom,gcc-sdm845.h>
1007c8ded6SRichard Acayan#include <dt-bindings/clock/qcom,rpmh.h>
1107c8ded6SRichard Acayan#include <dt-bindings/dma/qcom-gpi.h>
1207c8ded6SRichard Acayan#include <dt-bindings/gpio/gpio.h>
1317289c01SRichard Acayan#include <dt-bindings/interconnect/qcom,sdm670-rpmh.h>
1407c8ded6SRichard Acayan#include <dt-bindings/interrupt-controller/arm-gic.h>
1507c8ded6SRichard Acayan#include <dt-bindings/phy/phy-qcom-qusb2.h>
1607c8ded6SRichard Acayan#include <dt-bindings/power/qcom-rpmpd.h>
1707c8ded6SRichard Acayan#include <dt-bindings/soc/qcom,rpmh-rsc.h>
1807c8ded6SRichard Acayan
1907c8ded6SRichard Acayan/ {
2007c8ded6SRichard Acayan	interrupt-parent = <&intc>;
2107c8ded6SRichard Acayan
2207c8ded6SRichard Acayan	#address-cells = <2>;
2307c8ded6SRichard Acayan	#size-cells = <2>;
2407c8ded6SRichard Acayan
2507c8ded6SRichard Acayan	aliases { };
2607c8ded6SRichard Acayan
2707c8ded6SRichard Acayan	chosen { };
2807c8ded6SRichard Acayan
2907c8ded6SRichard Acayan	cpus {
3007c8ded6SRichard Acayan		#address-cells = <2>;
3107c8ded6SRichard Acayan		#size-cells = <0>;
3207c8ded6SRichard Acayan
3307c8ded6SRichard Acayan		CPU0: cpu@0 {
3407c8ded6SRichard Acayan			device_type = "cpu";
3507c8ded6SRichard Acayan			compatible = "qcom,kryo360";
3607c8ded6SRichard Acayan			reg = <0x0 0x0>;
3707c8ded6SRichard Acayan			enable-method = "psci";
3807c8ded6SRichard Acayan			power-domains = <&CPU_PD0>;
3907c8ded6SRichard Acayan			power-domain-names = "psci";
4007c8ded6SRichard Acayan			next-level-cache = <&L2_0>;
4107c8ded6SRichard Acayan			L2_0: l2-cache {
4207c8ded6SRichard Acayan				compatible = "cache";
4307c8ded6SRichard Acayan				next-level-cache = <&L3_0>;
44*9c6e72fbSKrzysztof Kozlowski				cache-level = <2>;
45*9c6e72fbSKrzysztof Kozlowski				cache-unified;
4607c8ded6SRichard Acayan				L3_0: l3-cache {
4707c8ded6SRichard Acayan					compatible = "cache";
48*9c6e72fbSKrzysztof Kozlowski					cache-level = <3>;
49*9c6e72fbSKrzysztof Kozlowski					cache-unified;
5007c8ded6SRichard Acayan				};
5107c8ded6SRichard Acayan			};
5207c8ded6SRichard Acayan		};
5307c8ded6SRichard Acayan
5407c8ded6SRichard Acayan		CPU1: cpu@100 {
5507c8ded6SRichard Acayan			device_type = "cpu";
5607c8ded6SRichard Acayan			compatible = "qcom,kryo360";
5707c8ded6SRichard Acayan			reg = <0x0 0x100>;
5807c8ded6SRichard Acayan			enable-method = "psci";
5907c8ded6SRichard Acayan			power-domains = <&CPU_PD1>;
6007c8ded6SRichard Acayan			power-domain-names = "psci";
6107c8ded6SRichard Acayan			next-level-cache = <&L2_100>;
6207c8ded6SRichard Acayan			L2_100: l2-cache {
6307c8ded6SRichard Acayan				compatible = "cache";
64*9c6e72fbSKrzysztof Kozlowski				cache-level = <2>;
65*9c6e72fbSKrzysztof Kozlowski				cache-unified;
6607c8ded6SRichard Acayan				next-level-cache = <&L3_0>;
6707c8ded6SRichard Acayan			};
6807c8ded6SRichard Acayan		};
6907c8ded6SRichard Acayan
7007c8ded6SRichard Acayan		CPU2: cpu@200 {
7107c8ded6SRichard Acayan			device_type = "cpu";
7207c8ded6SRichard Acayan			compatible = "qcom,kryo360";
7307c8ded6SRichard Acayan			reg = <0x0 0x200>;
7407c8ded6SRichard Acayan			enable-method = "psci";
7507c8ded6SRichard Acayan			power-domains = <&CPU_PD2>;
7607c8ded6SRichard Acayan			power-domain-names = "psci";
7707c8ded6SRichard Acayan			next-level-cache = <&L2_200>;
7807c8ded6SRichard Acayan			L2_200: l2-cache {
7907c8ded6SRichard Acayan				compatible = "cache";
80*9c6e72fbSKrzysztof Kozlowski				cache-level = <2>;
81*9c6e72fbSKrzysztof Kozlowski				cache-unified;
8207c8ded6SRichard Acayan				next-level-cache = <&L3_0>;
8307c8ded6SRichard Acayan			};
8407c8ded6SRichard Acayan		};
8507c8ded6SRichard Acayan
8607c8ded6SRichard Acayan		CPU3: cpu@300 {
8707c8ded6SRichard Acayan			device_type = "cpu";
8807c8ded6SRichard Acayan			compatible = "qcom,kryo360";
8907c8ded6SRichard Acayan			reg = <0x0 0x300>;
9007c8ded6SRichard Acayan			enable-method = "psci";
9107c8ded6SRichard Acayan			power-domains = <&CPU_PD3>;
9207c8ded6SRichard Acayan			power-domain-names = "psci";
9307c8ded6SRichard Acayan			next-level-cache = <&L2_300>;
9407c8ded6SRichard Acayan			L2_300: l2-cache {
9507c8ded6SRichard Acayan				compatible = "cache";
96*9c6e72fbSKrzysztof Kozlowski				cache-level = <2>;
97*9c6e72fbSKrzysztof Kozlowski				cache-unified;
9807c8ded6SRichard Acayan				next-level-cache = <&L3_0>;
9907c8ded6SRichard Acayan			};
10007c8ded6SRichard Acayan		};
10107c8ded6SRichard Acayan
10207c8ded6SRichard Acayan		CPU4: cpu@400 {
10307c8ded6SRichard Acayan			device_type = "cpu";
10407c8ded6SRichard Acayan			compatible = "qcom,kryo360";
10507c8ded6SRichard Acayan			reg = <0x0 0x400>;
10607c8ded6SRichard Acayan			enable-method = "psci";
10707c8ded6SRichard Acayan			power-domains = <&CPU_PD4>;
10807c8ded6SRichard Acayan			power-domain-names = "psci";
10907c8ded6SRichard Acayan			next-level-cache = <&L2_400>;
11007c8ded6SRichard Acayan			L2_400: l2-cache {
11107c8ded6SRichard Acayan				compatible = "cache";
112*9c6e72fbSKrzysztof Kozlowski				cache-level = <2>;
113*9c6e72fbSKrzysztof Kozlowski				cache-unified;
11407c8ded6SRichard Acayan				next-level-cache = <&L3_0>;
11507c8ded6SRichard Acayan			};
11607c8ded6SRichard Acayan		};
11707c8ded6SRichard Acayan
11807c8ded6SRichard Acayan		CPU5: cpu@500 {
11907c8ded6SRichard Acayan			device_type = "cpu";
12007c8ded6SRichard Acayan			compatible = "qcom,kryo360";
12107c8ded6SRichard Acayan			reg = <0x0 0x500>;
12207c8ded6SRichard Acayan			enable-method = "psci";
12307c8ded6SRichard Acayan			power-domains = <&CPU_PD5>;
12407c8ded6SRichard Acayan			power-domain-names = "psci";
12507c8ded6SRichard Acayan			next-level-cache = <&L2_500>;
12607c8ded6SRichard Acayan			L2_500: l2-cache {
12707c8ded6SRichard Acayan				compatible = "cache";
128*9c6e72fbSKrzysztof Kozlowski				cache-level = <2>;
129*9c6e72fbSKrzysztof Kozlowski				cache-unified;
13007c8ded6SRichard Acayan				next-level-cache = <&L3_0>;
13107c8ded6SRichard Acayan			};
13207c8ded6SRichard Acayan		};
13307c8ded6SRichard Acayan
13407c8ded6SRichard Acayan		CPU6: cpu@600 {
13507c8ded6SRichard Acayan			device_type = "cpu";
13607c8ded6SRichard Acayan			compatible = "qcom,kryo360";
13707c8ded6SRichard Acayan			reg = <0x0 0x600>;
13807c8ded6SRichard Acayan			enable-method = "psci";
13907c8ded6SRichard Acayan			power-domains = <&CPU_PD6>;
14007c8ded6SRichard Acayan			power-domain-names = "psci";
14107c8ded6SRichard Acayan			next-level-cache = <&L2_600>;
14207c8ded6SRichard Acayan			L2_600: l2-cache {
14307c8ded6SRichard Acayan				compatible = "cache";
144*9c6e72fbSKrzysztof Kozlowski				cache-level = <2>;
145*9c6e72fbSKrzysztof Kozlowski				cache-unified;
14607c8ded6SRichard Acayan				next-level-cache = <&L3_0>;
14707c8ded6SRichard Acayan			};
14807c8ded6SRichard Acayan		};
14907c8ded6SRichard Acayan
15007c8ded6SRichard Acayan		CPU7: cpu@700 {
15107c8ded6SRichard Acayan			device_type = "cpu";
15207c8ded6SRichard Acayan			compatible = "qcom,kryo360";
15307c8ded6SRichard Acayan			reg = <0x0 0x700>;
15407c8ded6SRichard Acayan			enable-method = "psci";
15507c8ded6SRichard Acayan			power-domains = <&CPU_PD7>;
15607c8ded6SRichard Acayan			power-domain-names = "psci";
15707c8ded6SRichard Acayan			next-level-cache = <&L2_700>;
15807c8ded6SRichard Acayan			L2_700: l2-cache {
15907c8ded6SRichard Acayan				compatible = "cache";
160*9c6e72fbSKrzysztof Kozlowski				cache-level = <2>;
161*9c6e72fbSKrzysztof Kozlowski				cache-unified;
16207c8ded6SRichard Acayan				next-level-cache = <&L3_0>;
16307c8ded6SRichard Acayan			};
16407c8ded6SRichard Acayan		};
16507c8ded6SRichard Acayan
16607c8ded6SRichard Acayan		cpu-map {
16707c8ded6SRichard Acayan			cluster0 {
16807c8ded6SRichard Acayan				core0 {
16907c8ded6SRichard Acayan					cpu = <&CPU0>;
17007c8ded6SRichard Acayan				};
17107c8ded6SRichard Acayan
17207c8ded6SRichard Acayan				core1 {
17307c8ded6SRichard Acayan					cpu = <&CPU1>;
17407c8ded6SRichard Acayan				};
17507c8ded6SRichard Acayan
17607c8ded6SRichard Acayan				core2 {
17707c8ded6SRichard Acayan					cpu = <&CPU2>;
17807c8ded6SRichard Acayan				};
17907c8ded6SRichard Acayan
18007c8ded6SRichard Acayan				core3 {
18107c8ded6SRichard Acayan					cpu = <&CPU3>;
18207c8ded6SRichard Acayan				};
18307c8ded6SRichard Acayan
18407c8ded6SRichard Acayan				core4 {
18507c8ded6SRichard Acayan					cpu = <&CPU4>;
18607c8ded6SRichard Acayan				};
18707c8ded6SRichard Acayan
18807c8ded6SRichard Acayan				core5 {
18907c8ded6SRichard Acayan					cpu = <&CPU5>;
19007c8ded6SRichard Acayan				};
19107c8ded6SRichard Acayan
19207c8ded6SRichard Acayan				core6 {
19307c8ded6SRichard Acayan					cpu = <&CPU6>;
19407c8ded6SRichard Acayan				};
19507c8ded6SRichard Acayan
19607c8ded6SRichard Acayan				core7 {
19707c8ded6SRichard Acayan					cpu = <&CPU7>;
19807c8ded6SRichard Acayan				};
19907c8ded6SRichard Acayan			};
20007c8ded6SRichard Acayan		};
20107c8ded6SRichard Acayan
20207c8ded6SRichard Acayan		idle-states {
20307c8ded6SRichard Acayan			entry-method = "psci";
20407c8ded6SRichard Acayan
20507c8ded6SRichard Acayan			LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 {
20607c8ded6SRichard Acayan				compatible = "arm,idle-state";
20707c8ded6SRichard Acayan				idle-state-name = "little-rail-power-collapse";
20807c8ded6SRichard Acayan				arm,psci-suspend-param = <0x40000004>;
20907c8ded6SRichard Acayan				entry-latency-us = <702>;
21007c8ded6SRichard Acayan				exit-latency-us = <915>;
21107c8ded6SRichard Acayan				min-residency-us = <1617>;
21207c8ded6SRichard Acayan				local-timer-stop;
21307c8ded6SRichard Acayan			};
21407c8ded6SRichard Acayan
21507c8ded6SRichard Acayan			BIG_CPU_SLEEP_0: cpu-sleep-1-0 {
21607c8ded6SRichard Acayan				compatible = "arm,idle-state";
21707c8ded6SRichard Acayan				idle-state-name = "big-rail-power-collapse";
21807c8ded6SRichard Acayan				arm,psci-suspend-param = <0x40000004>;
21907c8ded6SRichard Acayan				entry-latency-us = <526>;
22007c8ded6SRichard Acayan				exit-latency-us = <1854>;
22107c8ded6SRichard Acayan				min-residency-us = <2380>;
22207c8ded6SRichard Acayan				local-timer-stop;
22307c8ded6SRichard Acayan			};
22407c8ded6SRichard Acayan		};
22507c8ded6SRichard Acayan
22607c8ded6SRichard Acayan		domain-idle-states {
22707c8ded6SRichard Acayan			CLUSTER_SLEEP_0: cluster-sleep-0 {
22807c8ded6SRichard Acayan				compatible = "domain-idle-state";
22907c8ded6SRichard Acayan				arm,psci-suspend-param = <0x4100c244>;
23007c8ded6SRichard Acayan				entry-latency-us = <3263>;
23107c8ded6SRichard Acayan				exit-latency-us = <6562>;
23207c8ded6SRichard Acayan				min-residency-us = <9825>;
23307c8ded6SRichard Acayan			};
23407c8ded6SRichard Acayan		};
23507c8ded6SRichard Acayan	};
23607c8ded6SRichard Acayan
23707c8ded6SRichard Acayan	firmware {
23807c8ded6SRichard Acayan		scm {
23907c8ded6SRichard Acayan			compatible = "qcom,scm-sdm670", "qcom,scm";
24007c8ded6SRichard Acayan		};
24107c8ded6SRichard Acayan	};
24207c8ded6SRichard Acayan
24307c8ded6SRichard Acayan	memory@80000000 {
24407c8ded6SRichard Acayan		device_type = "memory";
24507c8ded6SRichard Acayan		/* We expect the bootloader to fill in the size */
24607c8ded6SRichard Acayan		reg = <0x0 0x80000000 0x0 0x0>;
24707c8ded6SRichard Acayan	};
24807c8ded6SRichard Acayan
24907c8ded6SRichard Acayan	psci {
25007c8ded6SRichard Acayan		compatible = "arm,psci-1.0";
25107c8ded6SRichard Acayan		method = "smc";
25207c8ded6SRichard Acayan
25307c8ded6SRichard Acayan		CPU_PD0: power-domain-cpu0 {
25407c8ded6SRichard Acayan			#power-domain-cells = <0>;
25507c8ded6SRichard Acayan			power-domains = <&CLUSTER_PD>;
25607c8ded6SRichard Acayan			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
25707c8ded6SRichard Acayan		};
25807c8ded6SRichard Acayan
25907c8ded6SRichard Acayan		CPU_PD1: power-domain-cpu1 {
26007c8ded6SRichard Acayan			#power-domain-cells = <0>;
26107c8ded6SRichard Acayan			power-domains = <&CLUSTER_PD>;
26207c8ded6SRichard Acayan			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
26307c8ded6SRichard Acayan		};
26407c8ded6SRichard Acayan
26507c8ded6SRichard Acayan		CPU_PD2: power-domain-cpu2 {
26607c8ded6SRichard Acayan			#power-domain-cells = <0>;
26707c8ded6SRichard Acayan			power-domains = <&CLUSTER_PD>;
26807c8ded6SRichard Acayan			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
26907c8ded6SRichard Acayan		};
27007c8ded6SRichard Acayan
27107c8ded6SRichard Acayan		CPU_PD3: power-domain-cpu3 {
27207c8ded6SRichard Acayan			#power-domain-cells = <0>;
27307c8ded6SRichard Acayan			power-domains = <&CLUSTER_PD>;
27407c8ded6SRichard Acayan			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
27507c8ded6SRichard Acayan		};
27607c8ded6SRichard Acayan
27707c8ded6SRichard Acayan		CPU_PD4: power-domain-cpu4 {
27807c8ded6SRichard Acayan			#power-domain-cells = <0>;
27907c8ded6SRichard Acayan			power-domains = <&CLUSTER_PD>;
28007c8ded6SRichard Acayan			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
28107c8ded6SRichard Acayan		};
28207c8ded6SRichard Acayan
28307c8ded6SRichard Acayan		CPU_PD5: power-domain-cpu5 {
28407c8ded6SRichard Acayan			#power-domain-cells = <0>;
28507c8ded6SRichard Acayan			power-domains = <&CLUSTER_PD>;
28607c8ded6SRichard Acayan			domain-idle-states = <&LITTLE_CPU_SLEEP_0>;
28707c8ded6SRichard Acayan		};
28807c8ded6SRichard Acayan
28907c8ded6SRichard Acayan		CPU_PD6: power-domain-cpu6 {
29007c8ded6SRichard Acayan			#power-domain-cells = <0>;
29107c8ded6SRichard Acayan			power-domains = <&CLUSTER_PD>;
29207c8ded6SRichard Acayan			domain-idle-states = <&BIG_CPU_SLEEP_0>;
29307c8ded6SRichard Acayan		};
29407c8ded6SRichard Acayan
29507c8ded6SRichard Acayan		CPU_PD7: power-domain-cpu7 {
29607c8ded6SRichard Acayan			#power-domain-cells = <0>;
29707c8ded6SRichard Acayan			power-domains = <&CLUSTER_PD>;
29807c8ded6SRichard Acayan			domain-idle-states = <&BIG_CPU_SLEEP_0>;
29907c8ded6SRichard Acayan		};
30007c8ded6SRichard Acayan
30107c8ded6SRichard Acayan		CLUSTER_PD: power-domain-cluster {
30207c8ded6SRichard Acayan			#power-domain-cells = <0>;
30307c8ded6SRichard Acayan			domain-idle-states = <&CLUSTER_SLEEP_0>;
30407c8ded6SRichard Acayan		};
30507c8ded6SRichard Acayan	};
30607c8ded6SRichard Acayan
30707c8ded6SRichard Acayan	reserved-memory {
30807c8ded6SRichard Acayan		#address-cells = <2>;
30907c8ded6SRichard Acayan		#size-cells = <2>;
31007c8ded6SRichard Acayan		ranges;
31107c8ded6SRichard Acayan
31207c8ded6SRichard Acayan		hyp_mem: hyp-mem@85700000 {
31307c8ded6SRichard Acayan			reg = <0 0x85700000 0 0x600000>;
31407c8ded6SRichard Acayan			no-map;
31507c8ded6SRichard Acayan		};
31607c8ded6SRichard Acayan
31707c8ded6SRichard Acayan		xbl_mem: xbl-mem@85e00000 {
31807c8ded6SRichard Acayan			reg = <0 0x85e00000 0 0x100000>;
31907c8ded6SRichard Acayan			no-map;
32007c8ded6SRichard Acayan		};
32107c8ded6SRichard Acayan
32207c8ded6SRichard Acayan		aop_mem: aop-mem@85fc0000 {
32307c8ded6SRichard Acayan			reg = <0 0x85fc0000 0 0x20000>;
32407c8ded6SRichard Acayan			no-map;
32507c8ded6SRichard Acayan		};
32607c8ded6SRichard Acayan
32707c8ded6SRichard Acayan		aop_cmd_db_mem: aop-cmd-db-mem@85fe0000 {
32807c8ded6SRichard Acayan			compatible = "qcom,cmd-db";
32907c8ded6SRichard Acayan			reg = <0 0x85fe0000 0 0x20000>;
33007c8ded6SRichard Acayan			no-map;
33107c8ded6SRichard Acayan		};
33207c8ded6SRichard Acayan
33307c8ded6SRichard Acayan		camera_mem: camera-mem@8ab00000 {
33407c8ded6SRichard Acayan			reg = <0 0x8ab00000 0 0x500000>;
33507c8ded6SRichard Acayan			no-map;
33607c8ded6SRichard Acayan		};
33707c8ded6SRichard Acayan
33807c8ded6SRichard Acayan		mpss_region: mpss@8b000000 {
33907c8ded6SRichard Acayan			reg = <0 0x8b000000 0 0x7e00000>;
34007c8ded6SRichard Acayan			no-map;
34107c8ded6SRichard Acayan		};
34207c8ded6SRichard Acayan
34307c8ded6SRichard Acayan		venus_mem: venus@92e00000 {
34407c8ded6SRichard Acayan			reg = <0 0x92e00000 0 0x500000>;
34507c8ded6SRichard Acayan			no-map;
34607c8ded6SRichard Acayan		};
34707c8ded6SRichard Acayan
34807c8ded6SRichard Acayan		wlan_msa_mem: wlan-msa@93300000 {
34907c8ded6SRichard Acayan			reg = <0 0x93300000 0 0x100000>;
35007c8ded6SRichard Acayan			no-map;
35107c8ded6SRichard Acayan		};
35207c8ded6SRichard Acayan
35307c8ded6SRichard Acayan		cdsp_mem: cdsp@93400000 {
35407c8ded6SRichard Acayan			reg = <0 0x93400000 0 0x800000>;
35507c8ded6SRichard Acayan			no-map;
35607c8ded6SRichard Acayan		};
35707c8ded6SRichard Acayan
35807c8ded6SRichard Acayan		mba_region: mba@93c00000 {
35907c8ded6SRichard Acayan			reg = <0 0x93c00000 0 0x200000>;
36007c8ded6SRichard Acayan			no-map;
36107c8ded6SRichard Acayan		};
36207c8ded6SRichard Acayan
36307c8ded6SRichard Acayan		adsp_mem: adsp@93e00000 {
36407c8ded6SRichard Acayan			reg = <0 0x93e00000 0 0x1e00000>;
36507c8ded6SRichard Acayan			no-map;
36607c8ded6SRichard Acayan		};
36707c8ded6SRichard Acayan
36807c8ded6SRichard Acayan		ipa_fw_mem: ipa-fw@95c00000 {
36907c8ded6SRichard Acayan			reg = <0 0x95c00000 0 0x10000>;
37007c8ded6SRichard Acayan			no-map;
37107c8ded6SRichard Acayan		};
37207c8ded6SRichard Acayan
37307c8ded6SRichard Acayan		ipa_gsi_mem: ipa-gsi@95c10000 {
37407c8ded6SRichard Acayan			reg = <0 0x95c10000 0 0x5000>;
37507c8ded6SRichard Acayan			no-map;
37607c8ded6SRichard Acayan		};
37707c8ded6SRichard Acayan
37807c8ded6SRichard Acayan		gpu_mem: gpu@95c15000 {
37907c8ded6SRichard Acayan			reg = <0 0x95c15000 0 0x2000>;
38007c8ded6SRichard Acayan			no-map;
38107c8ded6SRichard Acayan		};
38207c8ded6SRichard Acayan
38307c8ded6SRichard Acayan		spss_mem: spss@97b00000 {
38407c8ded6SRichard Acayan			reg = <0 0x97b00000 0 0x100000>;
38507c8ded6SRichard Acayan			no-map;
38607c8ded6SRichard Acayan		};
38707c8ded6SRichard Acayan
38807c8ded6SRichard Acayan		qseecom_mem: qseecom@9e400000 {
38907c8ded6SRichard Acayan			reg = <0 0x9e400000 0 0x1400000>;
39007c8ded6SRichard Acayan			no-map;
39107c8ded6SRichard Acayan		};
39207c8ded6SRichard Acayan	};
39307c8ded6SRichard Acayan
39407c8ded6SRichard Acayan	timer {
39507c8ded6SRichard Acayan		compatible = "arm,armv8-timer";
39607c8ded6SRichard Acayan		interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>,
39707c8ded6SRichard Acayan			     <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>,
39807c8ded6SRichard Acayan			     <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>,
39907c8ded6SRichard Acayan			     <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>;
40007c8ded6SRichard Acayan	};
40107c8ded6SRichard Acayan
40207c8ded6SRichard Acayan	soc: soc@0 {
40307c8ded6SRichard Acayan		#address-cells = <2>;
40407c8ded6SRichard Acayan		#size-cells = <2>;
40507c8ded6SRichard Acayan		ranges = <0 0 0 0 0x10 0>;
40607c8ded6SRichard Acayan		dma-ranges = <0 0 0 0 0x10 0>;
40707c8ded6SRichard Acayan		compatible = "simple-bus";
40807c8ded6SRichard Acayan
40907c8ded6SRichard Acayan		gcc: clock-controller@100000 {
41007c8ded6SRichard Acayan			compatible = "qcom,gcc-sdm670";
41107c8ded6SRichard Acayan			reg = <0 0x00100000 0 0x1f0000>;
41207c8ded6SRichard Acayan			clocks = <&rpmhcc RPMH_CXO_CLK>,
41307c8ded6SRichard Acayan				 <&rpmhcc RPMH_CXO_CLK_A>,
41407c8ded6SRichard Acayan				 <&sleep_clk>;
41507c8ded6SRichard Acayan			clock-names = "bi_tcxo",
41607c8ded6SRichard Acayan				      "bi_tcxo_ao",
41707c8ded6SRichard Acayan				      "sleep_clk";
41807c8ded6SRichard Acayan			#clock-cells = <1>;
41907c8ded6SRichard Acayan			#reset-cells = <1>;
42007c8ded6SRichard Acayan			#power-domain-cells = <1>;
42107c8ded6SRichard Acayan		};
42207c8ded6SRichard Acayan
4237bff6f43SRichard Acayan		qfprom: qfprom@784000 {
4247bff6f43SRichard Acayan			compatible = "qcom,sdm670-qfprom", "qcom,qfprom";
4257bff6f43SRichard Acayan			reg = <0 0x00784000 0 0x1000>;
4267bff6f43SRichard Acayan			#address-cells = <1>;
4277bff6f43SRichard Acayan			#size-cells = <1>;
428cb98187aSRichard Acayan
429cb98187aSRichard Acayan			qusb2_hstx_trim: hstx-trim@1eb {
430cb98187aSRichard Acayan				reg = <0x1eb 0x1>;
431cb98187aSRichard Acayan				bits = <1 4>;
432cb98187aSRichard Acayan			};
4337bff6f43SRichard Acayan		};
4347bff6f43SRichard Acayan
43507c8ded6SRichard Acayan		sdhc_1: mmc@7c4000 {
43607c8ded6SRichard Acayan			compatible = "qcom,sdm670-sdhci", "qcom,sdhci-msm-v5";
43707c8ded6SRichard Acayan			reg = <0 0x007c4000 0 0x1000>,
43807c8ded6SRichard Acayan			      <0 0x007c5000 0 0x1000>,
43907c8ded6SRichard Acayan			      <0 0x007c8000 0 0x8000>;
44007c8ded6SRichard Acayan			reg-names = "hc", "cqhci", "ice";
44107c8ded6SRichard Acayan
44207c8ded6SRichard Acayan			interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH>,
44307c8ded6SRichard Acayan				     <GIC_SPI 644 IRQ_TYPE_LEVEL_HIGH>;
44407c8ded6SRichard Acayan			interrupt-names = "hc_irq", "pwr_irq";
44507c8ded6SRichard Acayan
44607c8ded6SRichard Acayan			clocks = <&gcc GCC_SDCC1_AHB_CLK>,
44707c8ded6SRichard Acayan				 <&gcc GCC_SDCC1_APPS_CLK>,
44807c8ded6SRichard Acayan				 <&rpmhcc RPMH_CXO_CLK>,
44907c8ded6SRichard Acayan				 <&gcc GCC_SDCC1_ICE_CORE_CLK>,
45007c8ded6SRichard Acayan				 <&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>;
45107c8ded6SRichard Acayan			clock-names = "iface", "core", "xo", "ice", "bus";
45217289c01SRichard Acayan			interconnects = <&aggre1_noc MASTER_EMMC 0 &aggre1_noc SLAVE_A1NOC_SNOC 0>,
45317289c01SRichard Acayan					<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_EMMC_CFG 0>;
45417289c01SRichard Acayan			interconnect-names = "sdhc-ddr", "cpu-sdhc";
45517289c01SRichard Acayan			operating-points-v2 = <&sdhc1_opp_table>;
45607c8ded6SRichard Acayan
45707c8ded6SRichard Acayan			iommus = <&apps_smmu 0x140 0xf>;
45807c8ded6SRichard Acayan
45907c8ded6SRichard Acayan			pinctrl-names = "default", "sleep";
46007c8ded6SRichard Acayan			pinctrl-0 = <&sdc1_state_on>;
46107c8ded6SRichard Acayan			pinctrl-1 = <&sdc1_state_off>;
46207c8ded6SRichard Acayan			power-domains = <&rpmhpd SDM670_CX>;
46307c8ded6SRichard Acayan
46407c8ded6SRichard Acayan			bus-width = <8>;
46507c8ded6SRichard Acayan			non-removable;
46607c8ded6SRichard Acayan
46707c8ded6SRichard Acayan			status = "disabled";
46817289c01SRichard Acayan
46917289c01SRichard Acayan			sdhc1_opp_table: opp-table {
47017289c01SRichard Acayan				compatible = "operating-points-v2";
47117289c01SRichard Acayan
47217289c01SRichard Acayan				opp-20000000 {
47317289c01SRichard Acayan					opp-hz = /bits/ 64 <20000000>;
47417289c01SRichard Acayan					required-opps = <&rpmhpd_opp_min_svs>;
47517289c01SRichard Acayan					opp-peak-kBps = <80000 80000>;
47617289c01SRichard Acayan					opp-avg-kBps = <52286 80000>;
47717289c01SRichard Acayan				};
47817289c01SRichard Acayan
47917289c01SRichard Acayan				opp-50000000 {
48017289c01SRichard Acayan					opp-hz = /bits/ 64 <50000000>;
48117289c01SRichard Acayan					required-opps = <&rpmhpd_opp_low_svs>;
48217289c01SRichard Acayan					opp-peak-kBps = <200000 100000>;
48317289c01SRichard Acayan					opp-avg-kBps = <130718 100000>;
48417289c01SRichard Acayan				};
48517289c01SRichard Acayan
48617289c01SRichard Acayan				opp-100000000 {
48717289c01SRichard Acayan					opp-hz = /bits/ 64 <100000000>;
48817289c01SRichard Acayan					required-opps = <&rpmhpd_opp_svs>;
48917289c01SRichard Acayan					opp-peak-kBps = <200000 130000>;
49017289c01SRichard Acayan					opp-avg-kBps = <130718 130000>;
49117289c01SRichard Acayan				};
49217289c01SRichard Acayan
49317289c01SRichard Acayan				opp-384000000 {
49417289c01SRichard Acayan					opp-hz = /bits/ 64 <384000000>;
49517289c01SRichard Acayan					required-opps = <&rpmhpd_opp_nom>;
49617289c01SRichard Acayan					opp-peak-kBps = <4096000 4096000>;
49717289c01SRichard Acayan					opp-avg-kBps = <1338562 1338562>;
49817289c01SRichard Acayan				};
49917289c01SRichard Acayan			};
50007c8ded6SRichard Acayan		};
50107c8ded6SRichard Acayan
50207c8ded6SRichard Acayan		gpi_dma0: dma-controller@800000 {
50307c8ded6SRichard Acayan			#dma-cells = <3>;
50407c8ded6SRichard Acayan			compatible = "qcom,sdm670-gpi-dma", "qcom,sdm845-gpi-dma";
50507c8ded6SRichard Acayan			reg = <0 0x00800000 0 0x60000>;
50607c8ded6SRichard Acayan			interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
50707c8ded6SRichard Acayan				     <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
50807c8ded6SRichard Acayan				     <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
50907c8ded6SRichard Acayan				     <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
51007c8ded6SRichard Acayan				     <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
51107c8ded6SRichard Acayan				     <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
51207c8ded6SRichard Acayan				     <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
51307c8ded6SRichard Acayan				     <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
51407c8ded6SRichard Acayan				     <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
51507c8ded6SRichard Acayan				     <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
51607c8ded6SRichard Acayan				     <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
51707c8ded6SRichard Acayan				     <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
51807c8ded6SRichard Acayan				     <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>;
51907c8ded6SRichard Acayan			dma-channels = <13>;
52007c8ded6SRichard Acayan			dma-channel-mask = <0xfa>;
52107c8ded6SRichard Acayan			iommus = <&apps_smmu 0x16 0x0>;
52207c8ded6SRichard Acayan			status = "disabled";
52307c8ded6SRichard Acayan		};
52407c8ded6SRichard Acayan
52507c8ded6SRichard Acayan		qupv3_id_0: geniqup@8c0000 {
52607c8ded6SRichard Acayan			compatible = "qcom,geni-se-qup";
52707c8ded6SRichard Acayan			reg = <0 0x008c0000 0 0x6000>;
52807c8ded6SRichard Acayan			clock-names = "m-ahb", "s-ahb";
52907c8ded6SRichard Acayan			clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>,
53007c8ded6SRichard Acayan				 <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>;
53107c8ded6SRichard Acayan			iommus = <&apps_smmu 0x3 0x0>;
53207c8ded6SRichard Acayan			#address-cells = <2>;
53307c8ded6SRichard Acayan			#size-cells = <2>;
53407c8ded6SRichard Acayan			ranges;
53517289c01SRichard Acayan			interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>;
53617289c01SRichard Acayan			interconnect-names = "qup-core";
53707c8ded6SRichard Acayan			status = "disabled";
53807c8ded6SRichard Acayan
53907c8ded6SRichard Acayan			i2c0: i2c@880000 {
54007c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
54107c8ded6SRichard Acayan				reg = <0 0x00880000 0 0x4000>;
54207c8ded6SRichard Acayan				clock-names = "se";
54307c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
54407c8ded6SRichard Acayan				pinctrl-names = "default";
54507c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c0_default>;
54607c8ded6SRichard Acayan				interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
54707c8ded6SRichard Acayan				#address-cells = <1>;
54807c8ded6SRichard Acayan				#size-cells = <0>;
54907c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
55017289c01SRichard Acayan				interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>,
55117289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_1 0>,
55217289c01SRichard Acayan						<&aggre1_noc MASTER_BLSP_1 0 &mem_noc SLAVE_EBI_CH0 0>;
55317289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
55407c8ded6SRichard Acayan				dmas = <&gpi_dma0 0 0 QCOM_GPI_I2C>,
55507c8ded6SRichard Acayan				       <&gpi_dma0 1 0 QCOM_GPI_I2C>;
55607c8ded6SRichard Acayan				dma-names = "tx", "rx";
55707c8ded6SRichard Acayan				status = "disabled";
55807c8ded6SRichard Acayan			};
55907c8ded6SRichard Acayan
56007c8ded6SRichard Acayan			i2c1: i2c@884000 {
56107c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
56207c8ded6SRichard Acayan				reg = <0 0x00884000 0 0x4000>;
56307c8ded6SRichard Acayan				clock-names = "se";
56407c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
56507c8ded6SRichard Acayan				pinctrl-names = "default";
56607c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c1_default>;
56707c8ded6SRichard Acayan				interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
56807c8ded6SRichard Acayan				#address-cells = <1>;
56907c8ded6SRichard Acayan				#size-cells = <0>;
57007c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
57117289c01SRichard Acayan				interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>,
57217289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_1 0>,
57317289c01SRichard Acayan						<&aggre1_noc MASTER_BLSP_1 0 &mem_noc SLAVE_EBI_CH0 0>;
57417289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
57507c8ded6SRichard Acayan				dmas = <&gpi_dma0 0 1 QCOM_GPI_I2C>,
57607c8ded6SRichard Acayan				       <&gpi_dma0 1 1 QCOM_GPI_I2C>;
57707c8ded6SRichard Acayan				dma-names = "tx", "rx";
57807c8ded6SRichard Acayan				status = "disabled";
57907c8ded6SRichard Acayan			};
58007c8ded6SRichard Acayan
58107c8ded6SRichard Acayan			i2c2: i2c@888000 {
58207c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
58307c8ded6SRichard Acayan				reg = <0 0x00888000 0 0x4000>;
58407c8ded6SRichard Acayan				clock-names = "se";
58507c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
58607c8ded6SRichard Acayan				pinctrl-names = "default";
58707c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c2_default>;
58807c8ded6SRichard Acayan				interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
58907c8ded6SRichard Acayan				#address-cells = <1>;
59007c8ded6SRichard Acayan				#size-cells = <0>;
59107c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
59217289c01SRichard Acayan				interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>,
59317289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_1 0>,
59417289c01SRichard Acayan						<&aggre1_noc MASTER_BLSP_1 0 &mem_noc SLAVE_EBI_CH0 0>;
59517289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
59607c8ded6SRichard Acayan				dmas = <&gpi_dma0 0 2 QCOM_GPI_I2C>,
59707c8ded6SRichard Acayan				       <&gpi_dma0 1 2 QCOM_GPI_I2C>;
59807c8ded6SRichard Acayan				dma-names = "tx", "rx";
59907c8ded6SRichard Acayan				status = "disabled";
60007c8ded6SRichard Acayan			};
60107c8ded6SRichard Acayan
60207c8ded6SRichard Acayan			i2c3: i2c@88c000 {
60307c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
60407c8ded6SRichard Acayan				reg = <0 0x0088c000 0 0x4000>;
60507c8ded6SRichard Acayan				clock-names = "se";
60607c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
60707c8ded6SRichard Acayan				pinctrl-names = "default";
60807c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c3_default>;
60907c8ded6SRichard Acayan				interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
61007c8ded6SRichard Acayan				#address-cells = <1>;
61107c8ded6SRichard Acayan				#size-cells = <0>;
61207c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
61317289c01SRichard Acayan				interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>,
61417289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_1 0>,
61517289c01SRichard Acayan						<&aggre1_noc MASTER_BLSP_1 0 &mem_noc SLAVE_EBI_CH0 0>;
61617289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
61707c8ded6SRichard Acayan				dmas = <&gpi_dma0 0 3 QCOM_GPI_I2C>,
61807c8ded6SRichard Acayan				       <&gpi_dma0 1 3 QCOM_GPI_I2C>;
61907c8ded6SRichard Acayan				dma-names = "tx", "rx";
62007c8ded6SRichard Acayan				status = "disabled";
62107c8ded6SRichard Acayan			};
62207c8ded6SRichard Acayan
62307c8ded6SRichard Acayan			i2c4: i2c@890000 {
62407c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
62507c8ded6SRichard Acayan				reg = <0 0x00890000 0 0x4000>;
62607c8ded6SRichard Acayan				clock-names = "se";
62707c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
62807c8ded6SRichard Acayan				pinctrl-names = "default";
62907c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c4_default>;
63007c8ded6SRichard Acayan				interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
63107c8ded6SRichard Acayan				#address-cells = <1>;
63207c8ded6SRichard Acayan				#size-cells = <0>;
63307c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
63417289c01SRichard Acayan				interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>,
63517289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_1 0>,
63617289c01SRichard Acayan						<&aggre1_noc MASTER_BLSP_1 0 &mem_noc SLAVE_EBI_CH0 0>;
63717289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
63807c8ded6SRichard Acayan				dmas = <&gpi_dma0 0 4 QCOM_GPI_I2C>,
63907c8ded6SRichard Acayan				       <&gpi_dma0 1 4 QCOM_GPI_I2C>;
64007c8ded6SRichard Acayan				dma-names = "tx", "rx";
64107c8ded6SRichard Acayan				status = "disabled";
64207c8ded6SRichard Acayan			};
64307c8ded6SRichard Acayan
64407c8ded6SRichard Acayan			i2c5: i2c@894000 {
64507c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
64607c8ded6SRichard Acayan				reg = <0 0x00894000 0 0x4000>;
64707c8ded6SRichard Acayan				clock-names = "se";
64807c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
64907c8ded6SRichard Acayan				pinctrl-names = "default";
65007c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c5_default>;
65107c8ded6SRichard Acayan				interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
65207c8ded6SRichard Acayan				#address-cells = <1>;
65307c8ded6SRichard Acayan				#size-cells = <0>;
65407c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
65517289c01SRichard Acayan				interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>,
65617289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_1 0>,
65717289c01SRichard Acayan						<&aggre1_noc MASTER_BLSP_1 0 &mem_noc SLAVE_EBI_CH0 0>;
65817289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
65907c8ded6SRichard Acayan				dmas = <&gpi_dma0 0 5 QCOM_GPI_I2C>,
66007c8ded6SRichard Acayan				       <&gpi_dma0 1 5 QCOM_GPI_I2C>;
66107c8ded6SRichard Acayan				dma-names = "tx", "rx";
66207c8ded6SRichard Acayan				status = "disabled";
66307c8ded6SRichard Acayan			};
66407c8ded6SRichard Acayan
66507c8ded6SRichard Acayan			i2c6: i2c@898000 {
66607c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
66707c8ded6SRichard Acayan				reg = <0 0x00898000 0 0x4000>;
66807c8ded6SRichard Acayan				clock-names = "se";
66907c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
67007c8ded6SRichard Acayan				pinctrl-names = "default";
67107c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c6_default>;
67207c8ded6SRichard Acayan				interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
67307c8ded6SRichard Acayan				#address-cells = <1>;
67407c8ded6SRichard Acayan				#size-cells = <0>;
67507c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
67617289c01SRichard Acayan				interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>,
67717289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_1 0>,
67817289c01SRichard Acayan						<&aggre1_noc MASTER_BLSP_1 0 &mem_noc SLAVE_EBI_CH0 0>;
67917289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
68007c8ded6SRichard Acayan				dmas = <&gpi_dma0 0 6 QCOM_GPI_I2C>,
68107c8ded6SRichard Acayan				       <&gpi_dma0 1 6 QCOM_GPI_I2C>;
68207c8ded6SRichard Acayan				dma-names = "tx", "rx";
68307c8ded6SRichard Acayan				status = "disabled";
68407c8ded6SRichard Acayan			};
68507c8ded6SRichard Acayan
68607c8ded6SRichard Acayan			i2c7: i2c@89c000 {
68707c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
68807c8ded6SRichard Acayan				reg = <0 0x0089c000 0 0x4000>;
68907c8ded6SRichard Acayan				clock-names = "se";
69007c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
69107c8ded6SRichard Acayan				pinctrl-names = "default";
69207c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c7_default>;
69307c8ded6SRichard Acayan				interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
69407c8ded6SRichard Acayan				#address-cells = <1>;
69507c8ded6SRichard Acayan				#size-cells = <0>;
69607c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
69717289c01SRichard Acayan				interconnects = <&aggre1_noc MASTER_BLSP_1 0 &config_noc SLAVE_BLSP_1 0>,
69817289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_1 0>,
69917289c01SRichard Acayan						<&aggre1_noc MASTER_BLSP_1 0 &mem_noc SLAVE_EBI_CH0 0>;
70017289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
70107c8ded6SRichard Acayan				dmas = <&gpi_dma0 0 7 QCOM_GPI_I2C>,
70207c8ded6SRichard Acayan				       <&gpi_dma0 1 7 QCOM_GPI_I2C>;
70307c8ded6SRichard Acayan				dma-names = "tx", "rx";
70407c8ded6SRichard Acayan				status = "disabled";
70507c8ded6SRichard Acayan			};
70607c8ded6SRichard Acayan		};
70707c8ded6SRichard Acayan
70807c8ded6SRichard Acayan		gpi_dma1: dma-controller@a00000 {
70907c8ded6SRichard Acayan			#dma-cells = <3>;
71007c8ded6SRichard Acayan			compatible = "qcom,sdm670-gpi-dma", "qcom,sdm845-gpi-dma";
71107c8ded6SRichard Acayan			reg = <0 0x00a00000 0 0x60000>;
71207c8ded6SRichard Acayan			interrupts = <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
71307c8ded6SRichard Acayan				     <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>,
71407c8ded6SRichard Acayan				     <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>,
71507c8ded6SRichard Acayan				     <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>,
71607c8ded6SRichard Acayan				     <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>,
71707c8ded6SRichard Acayan				     <GIC_SPI 284 IRQ_TYPE_LEVEL_HIGH>,
71807c8ded6SRichard Acayan				     <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
71907c8ded6SRichard Acayan				     <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
72007c8ded6SRichard Acayan				     <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
72107c8ded6SRichard Acayan				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
72207c8ded6SRichard Acayan				     <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
72307c8ded6SRichard Acayan				     <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
72407c8ded6SRichard Acayan				     <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
72507c8ded6SRichard Acayan			dma-channels = <13>;
72607c8ded6SRichard Acayan			dma-channel-mask = <0xfa>;
72707c8ded6SRichard Acayan			iommus = <&apps_smmu 0x6d6 0x0>;
72807c8ded6SRichard Acayan			status = "disabled";
72907c8ded6SRichard Acayan		};
73007c8ded6SRichard Acayan
73107c8ded6SRichard Acayan		qupv3_id_1: geniqup@ac0000 {
73207c8ded6SRichard Acayan			compatible = "qcom,geni-se-qup";
73307c8ded6SRichard Acayan			reg = <0 0x00ac0000 0 0x6000>;
73407c8ded6SRichard Acayan			clock-names = "m-ahb", "s-ahb";
73507c8ded6SRichard Acayan			clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>,
73607c8ded6SRichard Acayan				 <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>;
73707c8ded6SRichard Acayan			iommus = <&apps_smmu 0x6c3 0x0>;
73807c8ded6SRichard Acayan			#address-cells = <2>;
73907c8ded6SRichard Acayan			#size-cells = <2>;
74007c8ded6SRichard Acayan			ranges;
74117289c01SRichard Acayan			interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>;
74217289c01SRichard Acayan			interconnect-names = "qup-core";
74307c8ded6SRichard Acayan			status = "disabled";
74407c8ded6SRichard Acayan
74507c8ded6SRichard Acayan			i2c8: i2c@a80000 {
74607c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
74707c8ded6SRichard Acayan				reg = <0 0x00a80000 0 0x4000>;
74807c8ded6SRichard Acayan				clock-names = "se";
74907c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
75007c8ded6SRichard Acayan				pinctrl-names = "default";
75107c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c8_default>;
75207c8ded6SRichard Acayan				interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
75307c8ded6SRichard Acayan				#address-cells = <1>;
75407c8ded6SRichard Acayan				#size-cells = <0>;
75507c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
75617289c01SRichard Acayan				interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>,
75717289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_2 0>,
75817289c01SRichard Acayan						<&aggre2_noc MASTER_BLSP_2 0 &mem_noc SLAVE_EBI_CH0 0>;
75917289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
76007c8ded6SRichard Acayan				dmas = <&gpi_dma1 0 0 QCOM_GPI_I2C>,
76107c8ded6SRichard Acayan				       <&gpi_dma1 1 0 QCOM_GPI_I2C>;
76207c8ded6SRichard Acayan				dma-names = "tx", "rx";
76307c8ded6SRichard Acayan				status = "disabled";
76407c8ded6SRichard Acayan			};
76507c8ded6SRichard Acayan
76607c8ded6SRichard Acayan			i2c9: i2c@a84000 {
76707c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
76807c8ded6SRichard Acayan				reg = <0 0x00a84000 0 0x4000>;
76907c8ded6SRichard Acayan				clock-names = "se";
77007c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
77107c8ded6SRichard Acayan				pinctrl-names = "default";
77207c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c9_default>;
77307c8ded6SRichard Acayan				interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
77407c8ded6SRichard Acayan				#address-cells = <1>;
77507c8ded6SRichard Acayan				#size-cells = <0>;
77607c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
77717289c01SRichard Acayan				interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>,
77817289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_2 0>,
77917289c01SRichard Acayan						<&aggre2_noc MASTER_BLSP_2 0 &mem_noc SLAVE_EBI_CH0 0>;
78017289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
78107c8ded6SRichard Acayan				dmas = <&gpi_dma1 0 1 QCOM_GPI_I2C>,
78207c8ded6SRichard Acayan				       <&gpi_dma1 1 1 QCOM_GPI_I2C>;
78307c8ded6SRichard Acayan				dma-names = "tx", "rx";
78407c8ded6SRichard Acayan				status = "disabled";
78507c8ded6SRichard Acayan			};
78607c8ded6SRichard Acayan
78707c8ded6SRichard Acayan			i2c10: i2c@a88000 {
78807c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
78907c8ded6SRichard Acayan				reg = <0 0x00a88000 0 0x4000>;
79007c8ded6SRichard Acayan				clock-names = "se";
79107c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
79207c8ded6SRichard Acayan				pinctrl-names = "default";
79307c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c10_default>;
79407c8ded6SRichard Acayan				interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
79507c8ded6SRichard Acayan				#address-cells = <1>;
79607c8ded6SRichard Acayan				#size-cells = <0>;
79707c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
79817289c01SRichard Acayan				interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>,
79917289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_2 0>,
80017289c01SRichard Acayan						<&aggre2_noc MASTER_BLSP_2 0 &mem_noc SLAVE_EBI_CH0 0>;
80117289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
80207c8ded6SRichard Acayan				dmas = <&gpi_dma1 0 2 QCOM_GPI_I2C>,
80307c8ded6SRichard Acayan				       <&gpi_dma1 1 2 QCOM_GPI_I2C>;
80407c8ded6SRichard Acayan				dma-names = "tx", "rx";
80507c8ded6SRichard Acayan				status = "disabled";
80607c8ded6SRichard Acayan			};
80707c8ded6SRichard Acayan
80807c8ded6SRichard Acayan			i2c11: i2c@a8c000 {
80907c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
81007c8ded6SRichard Acayan				reg = <0 0x00a8c000 0 0x4000>;
81107c8ded6SRichard Acayan				clock-names = "se";
81207c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
81307c8ded6SRichard Acayan				pinctrl-names = "default";
81407c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c11_default>;
81507c8ded6SRichard Acayan				interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
81607c8ded6SRichard Acayan				#address-cells = <1>;
81707c8ded6SRichard Acayan				#size-cells = <0>;
81807c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
81917289c01SRichard Acayan				interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>,
82017289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_2 0>,
82117289c01SRichard Acayan						<&aggre2_noc MASTER_BLSP_2 0 &mem_noc SLAVE_EBI_CH0 0>;
82217289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
82307c8ded6SRichard Acayan				dmas = <&gpi_dma1 0 3 QCOM_GPI_I2C>,
82407c8ded6SRichard Acayan				       <&gpi_dma1 1 3 QCOM_GPI_I2C>;
82507c8ded6SRichard Acayan				dma-names = "tx", "rx";
82607c8ded6SRichard Acayan				status = "disabled";
82707c8ded6SRichard Acayan			};
82807c8ded6SRichard Acayan
82907c8ded6SRichard Acayan			i2c12: i2c@a90000 {
83007c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
83107c8ded6SRichard Acayan				reg = <0 0x00a90000 0 0x4000>;
83207c8ded6SRichard Acayan				clock-names = "se";
83307c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
83407c8ded6SRichard Acayan				pinctrl-names = "default";
83507c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c12_default>;
83607c8ded6SRichard Acayan				interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
83707c8ded6SRichard Acayan				#address-cells = <1>;
83807c8ded6SRichard Acayan				#size-cells = <0>;
83907c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
84017289c01SRichard Acayan				interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>,
84117289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_2 0>,
84217289c01SRichard Acayan						<&aggre2_noc MASTER_BLSP_2 0 &mem_noc SLAVE_EBI_CH0 0>;
84317289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
84407c8ded6SRichard Acayan				dmas = <&gpi_dma1 0 4 QCOM_GPI_I2C>,
84507c8ded6SRichard Acayan				       <&gpi_dma1 1 4 QCOM_GPI_I2C>;
84607c8ded6SRichard Acayan				dma-names = "tx", "rx";
84707c8ded6SRichard Acayan				status = "disabled";
84807c8ded6SRichard Acayan			};
84907c8ded6SRichard Acayan
85007c8ded6SRichard Acayan			i2c13: i2c@a94000 {
85107c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
85207c8ded6SRichard Acayan				reg = <0 0x00a94000 0 0x4000>;
85307c8ded6SRichard Acayan				clock-names = "se";
85407c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
85507c8ded6SRichard Acayan				pinctrl-names = "default";
85607c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c13_default>;
85707c8ded6SRichard Acayan				interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
85807c8ded6SRichard Acayan				#address-cells = <1>;
85907c8ded6SRichard Acayan				#size-cells = <0>;
86007c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
86117289c01SRichard Acayan				interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>,
86217289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_2 0>,
86317289c01SRichard Acayan						<&aggre2_noc MASTER_BLSP_2 0 &mem_noc SLAVE_EBI_CH0 0>;
86417289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
86507c8ded6SRichard Acayan				dmas = <&gpi_dma1 0 5 QCOM_GPI_I2C>,
86607c8ded6SRichard Acayan				       <&gpi_dma1 1 5 QCOM_GPI_I2C>;
86707c8ded6SRichard Acayan				dma-names = "tx", "rx";
86807c8ded6SRichard Acayan				status = "disabled";
86907c8ded6SRichard Acayan			};
87007c8ded6SRichard Acayan
87107c8ded6SRichard Acayan			i2c14: i2c@a98000 {
87207c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
87307c8ded6SRichard Acayan				reg = <0 0x00a98000 0 0x4000>;
87407c8ded6SRichard Acayan				clock-names = "se";
87507c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
87607c8ded6SRichard Acayan				pinctrl-names = "default";
87707c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c14_default>;
87807c8ded6SRichard Acayan				interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
87907c8ded6SRichard Acayan				#address-cells = <1>;
88007c8ded6SRichard Acayan				#size-cells = <0>;
88107c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
88217289c01SRichard Acayan				interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>,
88317289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_2 0>,
88417289c01SRichard Acayan						<&aggre2_noc MASTER_BLSP_2 0 &mem_noc SLAVE_EBI_CH0 0>;
88517289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
88607c8ded6SRichard Acayan				dmas = <&gpi_dma1 0 6 QCOM_GPI_I2C>,
88707c8ded6SRichard Acayan				       <&gpi_dma1 1 6 QCOM_GPI_I2C>;
88807c8ded6SRichard Acayan				dma-names = "tx", "rx";
88907c8ded6SRichard Acayan				status = "disabled";
89007c8ded6SRichard Acayan			};
89107c8ded6SRichard Acayan
89207c8ded6SRichard Acayan			i2c15: i2c@a9c000 {
89307c8ded6SRichard Acayan				compatible = "qcom,geni-i2c";
89407c8ded6SRichard Acayan				reg = <0 0x00a9c000 0 0x4000>;
89507c8ded6SRichard Acayan				clock-names = "se";
89607c8ded6SRichard Acayan				clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
89707c8ded6SRichard Acayan				pinctrl-names = "default";
89807c8ded6SRichard Acayan				pinctrl-0 = <&qup_i2c15_default>;
89907c8ded6SRichard Acayan				interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
90007c8ded6SRichard Acayan				#address-cells = <1>;
90107c8ded6SRichard Acayan				#size-cells = <0>;
90207c8ded6SRichard Acayan				power-domains = <&rpmhpd SDM670_CX>;
90317289c01SRichard Acayan				interconnects = <&aggre2_noc MASTER_BLSP_2 0 &config_noc SLAVE_BLSP_2 0>,
90417289c01SRichard Acayan						<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_BLSP_2 0>,
90517289c01SRichard Acayan						<&aggre2_noc MASTER_BLSP_2 0 &mem_noc SLAVE_EBI_CH0 0>;
90617289c01SRichard Acayan				interconnect-names = "qup-core", "qup-config", "qup-memory";
90707c8ded6SRichard Acayan				dmas = <&gpi_dma1 0 7 QCOM_GPI_I2C>,
90807c8ded6SRichard Acayan				       <&gpi_dma1 1 7 QCOM_GPI_I2C>;
90907c8ded6SRichard Acayan				dma-names = "tx", "rx";
91007c8ded6SRichard Acayan				status = "disabled";
91107c8ded6SRichard Acayan			};
91207c8ded6SRichard Acayan		};
91307c8ded6SRichard Acayan
9140daef104SRichard Acayan		mem_noc: interconnect@1380000 {
9150daef104SRichard Acayan			compatible = "qcom,sdm670-mem-noc";
9160daef104SRichard Acayan			reg = <0 0x01380000 0 0x27200>;
9170daef104SRichard Acayan			#interconnect-cells = <2>;
9180daef104SRichard Acayan			qcom,bcm-voters = <&apps_bcm_voter>;
9190daef104SRichard Acayan		};
9200daef104SRichard Acayan
9210daef104SRichard Acayan		dc_noc: interconnect@14e0000 {
9220daef104SRichard Acayan			compatible = "qcom,sdm670-dc-noc";
9230daef104SRichard Acayan			reg = <0 0x014e0000 0 0x400>;
9240daef104SRichard Acayan			#interconnect-cells = <2>;
9250daef104SRichard Acayan			qcom,bcm-voters = <&apps_bcm_voter>;
9260daef104SRichard Acayan		};
9270daef104SRichard Acayan
9280daef104SRichard Acayan		config_noc: interconnect@1500000 {
9290daef104SRichard Acayan			compatible = "qcom,sdm670-config-noc";
9300daef104SRichard Acayan			reg = <0 0x01500000 0 0x5080>;
9310daef104SRichard Acayan			#interconnect-cells = <2>;
9320daef104SRichard Acayan			qcom,bcm-voters = <&apps_bcm_voter>;
9330daef104SRichard Acayan		};
9340daef104SRichard Acayan
9350daef104SRichard Acayan		system_noc: interconnect@1620000 {
9360daef104SRichard Acayan			compatible = "qcom,sdm670-system-noc";
9370daef104SRichard Acayan			reg = <0 0x01620000 0 0x18080>;
9380daef104SRichard Acayan			#interconnect-cells = <2>;
9390daef104SRichard Acayan			qcom,bcm-voters = <&apps_bcm_voter>;
9400daef104SRichard Acayan		};
9410daef104SRichard Acayan
9420daef104SRichard Acayan		aggre1_noc: interconnect@16e0000 {
9430daef104SRichard Acayan			compatible = "qcom,sdm670-aggre1-noc";
9440daef104SRichard Acayan			reg = <0 0x016e0000 0 0x15080>;
9450daef104SRichard Acayan			#interconnect-cells = <2>;
9460daef104SRichard Acayan			qcom,bcm-voters = <&apps_bcm_voter>;
9470daef104SRichard Acayan		};
9480daef104SRichard Acayan
9490daef104SRichard Acayan		aggre2_noc: interconnect@1700000 {
9500daef104SRichard Acayan			compatible = "qcom,sdm670-aggre2-noc";
9510daef104SRichard Acayan			reg = <0 0x01700000 0 0x1f300>;
9520daef104SRichard Acayan			#interconnect-cells = <2>;
9530daef104SRichard Acayan			qcom,bcm-voters = <&apps_bcm_voter>;
9540daef104SRichard Acayan		};
9550daef104SRichard Acayan
9560daef104SRichard Acayan		mmss_noc: interconnect@1740000 {
9570daef104SRichard Acayan			compatible = "qcom,sdm670-mmss-noc";
9580daef104SRichard Acayan			reg = <0 0x01740000 0 0x1c100>;
9590daef104SRichard Acayan			#interconnect-cells = <2>;
9600daef104SRichard Acayan			qcom,bcm-voters = <&apps_bcm_voter>;
9610daef104SRichard Acayan		};
9620daef104SRichard Acayan
96307c8ded6SRichard Acayan		tlmm: pinctrl@3400000 {
96407c8ded6SRichard Acayan			compatible = "qcom,sdm670-tlmm";
96507c8ded6SRichard Acayan			reg = <0 0x03400000 0 0xc00000>;
96607c8ded6SRichard Acayan			interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
96707c8ded6SRichard Acayan			gpio-controller;
96807c8ded6SRichard Acayan			#gpio-cells = <2>;
96907c8ded6SRichard Acayan			interrupt-controller;
97007c8ded6SRichard Acayan			#interrupt-cells = <2>;
97107c8ded6SRichard Acayan			gpio-ranges = <&tlmm 0 0 151>;
97207c8ded6SRichard Acayan
97307c8ded6SRichard Acayan			qup_i2c0_default: qup-i2c0-default-state {
97407c8ded6SRichard Acayan				pins = "gpio0", "gpio1";
97507c8ded6SRichard Acayan				function = "qup0";
97607c8ded6SRichard Acayan			};
97707c8ded6SRichard Acayan
97807c8ded6SRichard Acayan			qup_i2c1_default: qup-i2c1-default-state {
97907c8ded6SRichard Acayan				pins = "gpio17", "gpio18";
98007c8ded6SRichard Acayan				function = "qup1";
98107c8ded6SRichard Acayan			};
98207c8ded6SRichard Acayan
98307c8ded6SRichard Acayan			qup_i2c2_default: qup-i2c2-default-state {
98407c8ded6SRichard Acayan				pins = "gpio27", "gpio28";
98507c8ded6SRichard Acayan				function = "qup2";
98607c8ded6SRichard Acayan			};
98707c8ded6SRichard Acayan
98807c8ded6SRichard Acayan			qup_i2c3_default: qup-i2c3-default-state {
98907c8ded6SRichard Acayan				pins = "gpio41", "gpio42";
99007c8ded6SRichard Acayan				function = "qup3";
99107c8ded6SRichard Acayan			};
99207c8ded6SRichard Acayan
99307c8ded6SRichard Acayan			qup_i2c4_default: qup-i2c4-default-state {
99407c8ded6SRichard Acayan				pins = "gpio89", "gpio90";
99507c8ded6SRichard Acayan				function = "qup4";
99607c8ded6SRichard Acayan			};
99707c8ded6SRichard Acayan
99807c8ded6SRichard Acayan			qup_i2c5_default: qup-i2c5-default-state {
99907c8ded6SRichard Acayan				pins = "gpio85", "gpio86";
100007c8ded6SRichard Acayan				function = "qup5";
100107c8ded6SRichard Acayan			};
100207c8ded6SRichard Acayan
100307c8ded6SRichard Acayan			qup_i2c6_default: qup-i2c6-default-state {
100407c8ded6SRichard Acayan				pins = "gpio45", "gpio46";
100507c8ded6SRichard Acayan				function = "qup6";
100607c8ded6SRichard Acayan			};
100707c8ded6SRichard Acayan
100807c8ded6SRichard Acayan			qup_i2c7_default: qup-i2c7-default-state {
100907c8ded6SRichard Acayan				pins = "gpio93", "gpio94";
101007c8ded6SRichard Acayan				function = "qup7";
101107c8ded6SRichard Acayan			};
101207c8ded6SRichard Acayan
101307c8ded6SRichard Acayan			qup_i2c8_default: qup-i2c8-default-state {
101407c8ded6SRichard Acayan				pins = "gpio65", "gpio66";
101507c8ded6SRichard Acayan				function = "qup8";
101607c8ded6SRichard Acayan			};
101707c8ded6SRichard Acayan
101807c8ded6SRichard Acayan			qup_i2c9_default: qup-i2c9-default-state {
101907c8ded6SRichard Acayan				pins = "gpio6", "gpio7";
102007c8ded6SRichard Acayan				function = "qup9";
102107c8ded6SRichard Acayan			};
102207c8ded6SRichard Acayan
102307c8ded6SRichard Acayan			qup_i2c10_default: qup-i2c10-default-state {
102407c8ded6SRichard Acayan				pins = "gpio55", "gpio56";
102507c8ded6SRichard Acayan				function = "qup10";
102607c8ded6SRichard Acayan			};
102707c8ded6SRichard Acayan
102807c8ded6SRichard Acayan			qup_i2c11_default: qup-i2c11-default-state {
102907c8ded6SRichard Acayan				pins = "gpio31", "gpio32";
103007c8ded6SRichard Acayan				function = "qup11";
103107c8ded6SRichard Acayan			};
103207c8ded6SRichard Acayan
103307c8ded6SRichard Acayan			qup_i2c12_default: qup-i2c12-default-state {
103407c8ded6SRichard Acayan				pins = "gpio49", "gpio50";
103507c8ded6SRichard Acayan				function = "qup12";
103607c8ded6SRichard Acayan			};
103707c8ded6SRichard Acayan
103807c8ded6SRichard Acayan			qup_i2c13_default: qup-i2c13-default-state {
103907c8ded6SRichard Acayan				pins = "gpio105", "gpio106";
104007c8ded6SRichard Acayan				function = "qup13";
104107c8ded6SRichard Acayan			};
104207c8ded6SRichard Acayan
104307c8ded6SRichard Acayan			qup_i2c14_default: qup-i2c14-default-state {
104407c8ded6SRichard Acayan				pins = "gpio33", "gpio34";
104507c8ded6SRichard Acayan				function = "qup14";
104607c8ded6SRichard Acayan			};
104707c8ded6SRichard Acayan
104807c8ded6SRichard Acayan			qup_i2c15_default: qup-i2c15-default-state {
104907c8ded6SRichard Acayan				pins = "gpio81", "gpio82";
105007c8ded6SRichard Acayan				function = "qup15";
105107c8ded6SRichard Acayan			};
105207c8ded6SRichard Acayan
105307c8ded6SRichard Acayan			sdc1_state_on: sdc1-on-state {
105407c8ded6SRichard Acayan				clk-pins {
105507c8ded6SRichard Acayan					pins = "sdc1_clk";
105607c8ded6SRichard Acayan					bias-disable;
105707c8ded6SRichard Acayan					drive-strength = <16>;
105807c8ded6SRichard Acayan				};
105907c8ded6SRichard Acayan
106007c8ded6SRichard Acayan				cmd-pins {
106107c8ded6SRichard Acayan					pins = "sdc1_cmd";
106207c8ded6SRichard Acayan					bias-pull-up;
106307c8ded6SRichard Acayan					drive-strength = <10>;
106407c8ded6SRichard Acayan				};
106507c8ded6SRichard Acayan
106607c8ded6SRichard Acayan				data-pins {
106707c8ded6SRichard Acayan					pins = "sdc1_data";
106807c8ded6SRichard Acayan					bias-pull-up;
106907c8ded6SRichard Acayan					drive-strength = <10>;
107007c8ded6SRichard Acayan				};
107107c8ded6SRichard Acayan
107207c8ded6SRichard Acayan				rclk-pins {
107307c8ded6SRichard Acayan					pins = "sdc1_rclk";
107407c8ded6SRichard Acayan					bias-pull-down;
107507c8ded6SRichard Acayan				};
107607c8ded6SRichard Acayan			};
107707c8ded6SRichard Acayan
107807c8ded6SRichard Acayan			sdc1_state_off: sdc1-off-state {
107907c8ded6SRichard Acayan				clk-pins {
108007c8ded6SRichard Acayan					pins = "sdc1_clk";
108107c8ded6SRichard Acayan					bias-disable;
108207c8ded6SRichard Acayan					drive-strength = <2>;
108307c8ded6SRichard Acayan				};
108407c8ded6SRichard Acayan
108507c8ded6SRichard Acayan				cmd-pins {
108607c8ded6SRichard Acayan					pins = "sdc1_cmd";
108707c8ded6SRichard Acayan					bias-pull-up;
108807c8ded6SRichard Acayan					drive-strength = <2>;
108907c8ded6SRichard Acayan				};
109007c8ded6SRichard Acayan
109107c8ded6SRichard Acayan				data-pins {
109207c8ded6SRichard Acayan					pins = "sdc1_data";
109307c8ded6SRichard Acayan					bias-pull-up;
109407c8ded6SRichard Acayan					drive-strength = <2>;
109507c8ded6SRichard Acayan				};
109607c8ded6SRichard Acayan
109707c8ded6SRichard Acayan				rclk-pins {
109807c8ded6SRichard Acayan					pins = "sdc1_rclk";
109907c8ded6SRichard Acayan					bias-pull-down;
110007c8ded6SRichard Acayan				};
110107c8ded6SRichard Acayan			};
110207c8ded6SRichard Acayan		};
110307c8ded6SRichard Acayan
110407c8ded6SRichard Acayan		usb_1_hsphy: phy@88e2000 {
110507c8ded6SRichard Acayan			compatible = "qcom,sdm670-qusb2-phy", "qcom,qusb2-v2-phy";
110607c8ded6SRichard Acayan			reg = <0 0x088e2000 0 0x400>;
110707c8ded6SRichard Acayan			#phy-cells = <0>;
110807c8ded6SRichard Acayan
110907c8ded6SRichard Acayan			clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
111007c8ded6SRichard Acayan				 <&rpmhcc RPMH_CXO_CLK>;
111107c8ded6SRichard Acayan			clock-names = "cfg_ahb", "ref";
111207c8ded6SRichard Acayan
111307c8ded6SRichard Acayan			resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
111407c8ded6SRichard Acayan
1115cb98187aSRichard Acayan			nvmem-cells = <&qusb2_hstx_trim>;
1116cb98187aSRichard Acayan
111707c8ded6SRichard Acayan			status = "disabled";
111807c8ded6SRichard Acayan		};
111907c8ded6SRichard Acayan
112007c8ded6SRichard Acayan		usb_1: usb@a6f8800 {
112107c8ded6SRichard Acayan			compatible = "qcom,sdm670-dwc3", "qcom,dwc3";
112207c8ded6SRichard Acayan			reg = <0 0x0a6f8800 0 0x400>;
112307c8ded6SRichard Acayan			#address-cells = <2>;
112407c8ded6SRichard Acayan			#size-cells = <2>;
112507c8ded6SRichard Acayan			ranges;
112607c8ded6SRichard Acayan			dma-ranges;
112707c8ded6SRichard Acayan
112807c8ded6SRichard Acayan			clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
112907c8ded6SRichard Acayan				 <&gcc GCC_USB30_PRIM_MASTER_CLK>,
113007c8ded6SRichard Acayan				 <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>,
113107c8ded6SRichard Acayan				 <&gcc GCC_USB30_PRIM_SLEEP_CLK>,
113207c8ded6SRichard Acayan				 <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>;
113307c8ded6SRichard Acayan			clock-names = "cfg_noc",
113407c8ded6SRichard Acayan				      "core",
113507c8ded6SRichard Acayan				      "iface",
113607c8ded6SRichard Acayan				      "sleep",
113707c8ded6SRichard Acayan				      "mock_utmi";
113807c8ded6SRichard Acayan
113907c8ded6SRichard Acayan			assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
114007c8ded6SRichard Acayan					  <&gcc GCC_USB30_PRIM_MASTER_CLK>;
114107c8ded6SRichard Acayan			assigned-clock-rates = <19200000>, <150000000>;
114207c8ded6SRichard Acayan
114307c8ded6SRichard Acayan			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
114407c8ded6SRichard Acayan				     <GIC_SPI 486 IRQ_TYPE_LEVEL_HIGH>,
114507c8ded6SRichard Acayan				     <GIC_SPI 488 IRQ_TYPE_LEVEL_HIGH>,
114607c8ded6SRichard Acayan				     <GIC_SPI 489 IRQ_TYPE_LEVEL_HIGH>;
114707c8ded6SRichard Acayan			interrupt-names = "hs_phy_irq", "ss_phy_irq",
114807c8ded6SRichard Acayan					  "dm_hs_phy_irq", "dp_hs_phy_irq";
114907c8ded6SRichard Acayan
115007c8ded6SRichard Acayan			power-domains = <&gcc USB30_PRIM_GDSC>;
115107c8ded6SRichard Acayan
115207c8ded6SRichard Acayan			resets = <&gcc GCC_USB30_PRIM_BCR>;
115307c8ded6SRichard Acayan
115417289c01SRichard Acayan			interconnects = <&aggre2_noc MASTER_USB3 0 &mem_noc SLAVE_EBI_CH0 0>,
115517289c01SRichard Acayan					<&gladiator_noc MASTER_AMPSS_M0 0 &config_noc SLAVE_USB3 0>;
115617289c01SRichard Acayan			interconnect-names = "usb-ddr", "apps-usb";
115717289c01SRichard Acayan
115807c8ded6SRichard Acayan			status = "disabled";
115907c8ded6SRichard Acayan
116007c8ded6SRichard Acayan			usb_1_dwc3: usb@a600000 {
116107c8ded6SRichard Acayan				compatible = "snps,dwc3";
116207c8ded6SRichard Acayan				reg = <0 0x0a600000 0 0xcd00>;
116307c8ded6SRichard Acayan				interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
116407c8ded6SRichard Acayan				iommus = <&apps_smmu 0x740 0>;
116507c8ded6SRichard Acayan				snps,dis_u2_susphy_quirk;
116607c8ded6SRichard Acayan				snps,dis_enblslpm_quirk;
116707c8ded6SRichard Acayan				phys = <&usb_1_hsphy>;
116807c8ded6SRichard Acayan				phy-names = "usb2-phy";
116907c8ded6SRichard Acayan			};
117007c8ded6SRichard Acayan		};
117107c8ded6SRichard Acayan
117207c8ded6SRichard Acayan		spmi_bus: spmi@c440000 {
117307c8ded6SRichard Acayan			compatible = "qcom,spmi-pmic-arb";
117407c8ded6SRichard Acayan			reg = <0 0x0c440000 0 0x1100>,
117507c8ded6SRichard Acayan			      <0 0x0c600000 0 0x2000000>,
117607c8ded6SRichard Acayan			      <0 0x0e600000 0 0x100000>,
117707c8ded6SRichard Acayan			      <0 0x0e700000 0 0xa0000>,
117807c8ded6SRichard Acayan			      <0 0x0c40a000 0 0x26000>;
117907c8ded6SRichard Acayan			reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
118007c8ded6SRichard Acayan			interrupt-names = "periph_irq";
118107c8ded6SRichard Acayan			interrupts = <GIC_SPI 481 IRQ_TYPE_LEVEL_HIGH>;
118207c8ded6SRichard Acayan			qcom,ee = <0>;
118307c8ded6SRichard Acayan			qcom,channel = <0>;
118407c8ded6SRichard Acayan			#address-cells = <2>;
118507c8ded6SRichard Acayan			#size-cells = <0>;
118607c8ded6SRichard Acayan			interrupt-controller;
118707c8ded6SRichard Acayan			#interrupt-cells = <4>;
118807c8ded6SRichard Acayan		};
118907c8ded6SRichard Acayan
119007c8ded6SRichard Acayan		apps_smmu: iommu@15000000 {
119107c8ded6SRichard Acayan			compatible = "qcom,sdm670-smmu-500", "qcom,smmu-500", "arm,mmu-500";
119207c8ded6SRichard Acayan			reg = <0 0x15000000 0 0x80000>;
119307c8ded6SRichard Acayan			#iommu-cells = <2>;
119407c8ded6SRichard Acayan			#global-interrupts = <1>;
119507c8ded6SRichard Acayan			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
119607c8ded6SRichard Acayan				     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
119707c8ded6SRichard Acayan				     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
119807c8ded6SRichard Acayan				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
119907c8ded6SRichard Acayan				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
120007c8ded6SRichard Acayan				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
120107c8ded6SRichard Acayan				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
120207c8ded6SRichard Acayan				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
120307c8ded6SRichard Acayan				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
120407c8ded6SRichard Acayan				     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
120507c8ded6SRichard Acayan				     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
120607c8ded6SRichard Acayan				     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
120707c8ded6SRichard Acayan				     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
120807c8ded6SRichard Acayan				     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
120907c8ded6SRichard Acayan				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
121007c8ded6SRichard Acayan				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
121107c8ded6SRichard Acayan				     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
121207c8ded6SRichard Acayan				     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
121307c8ded6SRichard Acayan				     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
121407c8ded6SRichard Acayan				     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
121507c8ded6SRichard Acayan				     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
121607c8ded6SRichard Acayan				     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
121707c8ded6SRichard Acayan				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
121807c8ded6SRichard Acayan				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
121907c8ded6SRichard Acayan				     <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
122007c8ded6SRichard Acayan				     <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
122107c8ded6SRichard Acayan				     <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
122207c8ded6SRichard Acayan				     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
122307c8ded6SRichard Acayan				     <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
122407c8ded6SRichard Acayan				     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
122507c8ded6SRichard Acayan				     <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
122607c8ded6SRichard Acayan				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
122707c8ded6SRichard Acayan				     <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
122807c8ded6SRichard Acayan				     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
122907c8ded6SRichard Acayan				     <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
123007c8ded6SRichard Acayan				     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
123107c8ded6SRichard Acayan				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
123207c8ded6SRichard Acayan				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
123307c8ded6SRichard Acayan				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
123407c8ded6SRichard Acayan				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
123507c8ded6SRichard Acayan				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
123607c8ded6SRichard Acayan				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
123707c8ded6SRichard Acayan				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
123807c8ded6SRichard Acayan				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
123907c8ded6SRichard Acayan				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
124007c8ded6SRichard Acayan				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
124107c8ded6SRichard Acayan				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
124207c8ded6SRichard Acayan				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
124307c8ded6SRichard Acayan				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
124407c8ded6SRichard Acayan				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
124507c8ded6SRichard Acayan				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
124607c8ded6SRichard Acayan				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
124707c8ded6SRichard Acayan				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
124807c8ded6SRichard Acayan				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
124907c8ded6SRichard Acayan				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
125007c8ded6SRichard Acayan				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
125107c8ded6SRichard Acayan				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
125207c8ded6SRichard Acayan				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
125307c8ded6SRichard Acayan				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
125407c8ded6SRichard Acayan				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
125507c8ded6SRichard Acayan				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
125607c8ded6SRichard Acayan				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
125707c8ded6SRichard Acayan				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
125807c8ded6SRichard Acayan				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
125907c8ded6SRichard Acayan				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
126007c8ded6SRichard Acayan		};
126107c8ded6SRichard Acayan
12620daef104SRichard Acayan		gladiator_noc: interconnect@17900000 {
12630daef104SRichard Acayan			compatible = "qcom,sdm670-gladiator-noc";
12640daef104SRichard Acayan			reg = <0 0x17900000 0 0xd080>;
12650daef104SRichard Acayan			#interconnect-cells = <2>;
12660daef104SRichard Acayan			qcom,bcm-voters = <&apps_bcm_voter>;
12670daef104SRichard Acayan		};
12680daef104SRichard Acayan
126907c8ded6SRichard Acayan		apps_rsc: rsc@179c0000 {
127007c8ded6SRichard Acayan			compatible = "qcom,rpmh-rsc";
127107c8ded6SRichard Acayan			reg = <0 0x179c0000 0 0x10000>,
127207c8ded6SRichard Acayan			      <0 0x179d0000 0 0x10000>,
127307c8ded6SRichard Acayan			      <0 0x179e0000 0 0x10000>;
127407c8ded6SRichard Acayan			reg-names = "drv-0", "drv-1", "drv-2";
127507c8ded6SRichard Acayan			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
127607c8ded6SRichard Acayan				     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
127707c8ded6SRichard Acayan				     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
127807c8ded6SRichard Acayan			label = "apps_rsc";
127907c8ded6SRichard Acayan			qcom,tcs-offset = <0xd00>;
128007c8ded6SRichard Acayan			qcom,drv-id = <2>;
128107c8ded6SRichard Acayan			qcom,tcs-config = <ACTIVE_TCS  2>,
128207c8ded6SRichard Acayan					  <SLEEP_TCS   3>,
128307c8ded6SRichard Acayan					  <WAKE_TCS    3>,
128407c8ded6SRichard Acayan					  <CONTROL_TCS 1>;
128507c8ded6SRichard Acayan
128607c8ded6SRichard Acayan			apps_bcm_voter: bcm-voter {
128707c8ded6SRichard Acayan				compatible = "qcom,bcm-voter";
128807c8ded6SRichard Acayan			};
128907c8ded6SRichard Acayan
129007c8ded6SRichard Acayan			rpmhcc: clock-controller {
129107c8ded6SRichard Acayan				compatible = "qcom,sdm670-rpmh-clk";
129207c8ded6SRichard Acayan				#clock-cells = <1>;
129307c8ded6SRichard Acayan				clock-names = "xo";
129407c8ded6SRichard Acayan				clocks = <&xo_board>;
129507c8ded6SRichard Acayan			};
129607c8ded6SRichard Acayan
129707c8ded6SRichard Acayan			rpmhpd: power-controller {
129807c8ded6SRichard Acayan				compatible = "qcom,sdm670-rpmhpd";
129907c8ded6SRichard Acayan				#power-domain-cells = <1>;
130007c8ded6SRichard Acayan				operating-points-v2 = <&rpmhpd_opp_table>;
130107c8ded6SRichard Acayan
130207c8ded6SRichard Acayan				rpmhpd_opp_table: opp-table {
130307c8ded6SRichard Acayan					compatible = "operating-points-v2";
130407c8ded6SRichard Acayan
130507c8ded6SRichard Acayan					rpmhpd_opp_ret: opp1 {
130607c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
130707c8ded6SRichard Acayan					};
130807c8ded6SRichard Acayan
130907c8ded6SRichard Acayan					rpmhpd_opp_min_svs: opp2 {
131007c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
131107c8ded6SRichard Acayan					};
131207c8ded6SRichard Acayan
131307c8ded6SRichard Acayan					rpmhpd_opp_low_svs: opp3 {
131407c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
131507c8ded6SRichard Acayan					};
131607c8ded6SRichard Acayan
131707c8ded6SRichard Acayan					rpmhpd_opp_svs: opp4 {
131807c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
131907c8ded6SRichard Acayan					};
132007c8ded6SRichard Acayan
132107c8ded6SRichard Acayan					rpmhpd_opp_svs_l1: opp5 {
132207c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
132307c8ded6SRichard Acayan					};
132407c8ded6SRichard Acayan
132507c8ded6SRichard Acayan					rpmhpd_opp_nom: opp6 {
132607c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
132707c8ded6SRichard Acayan					};
132807c8ded6SRichard Acayan
132907c8ded6SRichard Acayan					rpmhpd_opp_nom_l1: opp7 {
133007c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
133107c8ded6SRichard Acayan					};
133207c8ded6SRichard Acayan
133307c8ded6SRichard Acayan					rpmhpd_opp_nom_l2: opp8 {
133407c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
133507c8ded6SRichard Acayan					};
133607c8ded6SRichard Acayan
133707c8ded6SRichard Acayan					rpmhpd_opp_turbo: opp9 {
133807c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
133907c8ded6SRichard Acayan					};
134007c8ded6SRichard Acayan
134107c8ded6SRichard Acayan					rpmhpd_opp_turbo_l1: opp10 {
134207c8ded6SRichard Acayan						opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
134307c8ded6SRichard Acayan					};
134407c8ded6SRichard Acayan				};
134507c8ded6SRichard Acayan			};
134607c8ded6SRichard Acayan		};
134707c8ded6SRichard Acayan
134807c8ded6SRichard Acayan		intc: interrupt-controller@17a00000 {
134907c8ded6SRichard Acayan			compatible = "arm,gic-v3";
135007c8ded6SRichard Acayan			reg = <0 0x17a00000 0 0x10000>,     /* GICD */
135107c8ded6SRichard Acayan			      <0 0x17a60000 0 0x100000>;    /* GICR * 8 */
135207c8ded6SRichard Acayan			interrupt-controller;
135307c8ded6SRichard Acayan			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
135407c8ded6SRichard Acayan			#interrupt-cells = <3>;
135507c8ded6SRichard Acayan		};
135607c8ded6SRichard Acayan	};
135707c8ded6SRichard Acayan};
1358