1c4629c34SSean Wang/* 2c4629c34SSean Wang * Copyright (c) 2017 MediaTek Inc. 3c4629c34SSean Wang * Author: Ming Huang <ming.huang@mediatek.com> 4c4629c34SSean Wang * Sean Wang <sean.wang@mediatek.com> 5c4629c34SSean Wang * 6c4629c34SSean Wang * SPDX-License-Identifier: (GPL-2.0 OR MIT) 7c4629c34SSean Wang */ 8c4629c34SSean Wang 9c4629c34SSean Wang#include <dt-bindings/interrupt-controller/irq.h> 10c4629c34SSean Wang#include <dt-bindings/interrupt-controller/arm-gic.h> 11d7167881SSean Wang#include <dt-bindings/clock/mt7622-clk.h> 12a39251eeSRyder Lee#include <dt-bindings/phy/phy.h> 13925bd27fSSean Wang#include <dt-bindings/power/mt7622-power.h> 14d7167881SSean Wang#include <dt-bindings/reset/mt7622-reset.h> 15ae457b76SSean Wang#include <dt-bindings/thermal/thermal.h> 16c4629c34SSean Wang 17c4629c34SSean Wang/ { 18c4629c34SSean Wang compatible = "mediatek,mt7622"; 19c4629c34SSean Wang interrupt-parent = <&sysirq>; 20c4629c34SSean Wang #address-cells = <2>; 21c4629c34SSean Wang #size-cells = <2>; 22c4629c34SSean Wang 23a5a80f78SSean Wang cpu_opp_table: opp-table { 24a5a80f78SSean Wang compatible = "operating-points-v2"; 25a5a80f78SSean Wang opp-shared; 26a5a80f78SSean Wang opp-300000000 { 27a5a80f78SSean Wang opp-hz = /bits/ 64 <30000000>; 28a5a80f78SSean Wang opp-microvolt = <950000>; 29a5a80f78SSean Wang }; 30a5a80f78SSean Wang 31a5a80f78SSean Wang opp-437500000 { 32a5a80f78SSean Wang opp-hz = /bits/ 64 <437500000>; 33a5a80f78SSean Wang opp-microvolt = <1000000>; 34a5a80f78SSean Wang }; 35a5a80f78SSean Wang 36a5a80f78SSean Wang opp-600000000 { 37a5a80f78SSean Wang opp-hz = /bits/ 64 <600000000>; 38a5a80f78SSean Wang opp-microvolt = <1050000>; 39a5a80f78SSean Wang }; 40a5a80f78SSean Wang 41a5a80f78SSean Wang opp-812500000 { 42a5a80f78SSean Wang opp-hz = /bits/ 64 <812500000>; 43a5a80f78SSean Wang opp-microvolt = <1100000>; 44a5a80f78SSean Wang }; 45a5a80f78SSean Wang 46a5a80f78SSean Wang opp-1025000000 { 47a5a80f78SSean Wang opp-hz = /bits/ 64 <1025000000>; 48a5a80f78SSean Wang opp-microvolt = <1150000>; 49a5a80f78SSean Wang }; 50a5a80f78SSean Wang 51a5a80f78SSean Wang opp-1137500000 { 52a5a80f78SSean Wang opp-hz = /bits/ 64 <1137500000>; 53a5a80f78SSean Wang opp-microvolt = <1200000>; 54a5a80f78SSean Wang }; 55a5a80f78SSean Wang 56a5a80f78SSean Wang opp-1262500000 { 57a5a80f78SSean Wang opp-hz = /bits/ 64 <1262500000>; 58a5a80f78SSean Wang opp-microvolt = <1250000>; 59a5a80f78SSean Wang }; 60a5a80f78SSean Wang 61a5a80f78SSean Wang opp-1350000000 { 62a5a80f78SSean Wang opp-hz = /bits/ 64 <1350000000>; 63a5a80f78SSean Wang opp-microvolt = <1310000>; 64a5a80f78SSean Wang }; 65a5a80f78SSean Wang }; 66a5a80f78SSean Wang 67c4629c34SSean Wang cpus { 68c4629c34SSean Wang #address-cells = <2>; 69c4629c34SSean Wang #size-cells = <0>; 70c4629c34SSean Wang 71c4629c34SSean Wang cpu0: cpu@0 { 72c4629c34SSean Wang device_type = "cpu"; 7331af04cdSRob Herring compatible = "arm,cortex-a53"; 74c4629c34SSean Wang reg = <0x0 0x0>; 75a5a80f78SSean Wang clocks = <&infracfg CLK_INFRA_MUX1_SEL>, 76a5a80f78SSean Wang <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>; 77a5a80f78SSean Wang clock-names = "cpu", "intermediate"; 78a5a80f78SSean Wang operating-points-v2 = <&cpu_opp_table>; 79ae457b76SSean Wang #cooling-cells = <2>; 80c4629c34SSean Wang enable-method = "psci"; 81c4629c34SSean Wang clock-frequency = <1300000000>; 829cc7f0deSRyder Lee cci-control-port = <&cci_control2>; 8380dd27b6SRui Salvaterra next-level-cache = <&L2>; 84c4629c34SSean Wang }; 85c4629c34SSean Wang 86c4629c34SSean Wang cpu1: cpu@1 { 87c4629c34SSean Wang device_type = "cpu"; 8831af04cdSRob Herring compatible = "arm,cortex-a53"; 89c4629c34SSean Wang reg = <0x0 0x1>; 90a5a80f78SSean Wang clocks = <&infracfg CLK_INFRA_MUX1_SEL>, 91a5a80f78SSean Wang <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>; 92a5a80f78SSean Wang clock-names = "cpu", "intermediate"; 93a5a80f78SSean Wang operating-points-v2 = <&cpu_opp_table>; 94a06e5c05SViresh Kumar #cooling-cells = <2>; 95c4629c34SSean Wang enable-method = "psci"; 96c4629c34SSean Wang clock-frequency = <1300000000>; 979cc7f0deSRyder Lee cci-control-port = <&cci_control2>; 9880dd27b6SRui Salvaterra next-level-cache = <&L2>; 9980dd27b6SRui Salvaterra }; 10080dd27b6SRui Salvaterra 10180dd27b6SRui Salvaterra L2: l2-cache { 10280dd27b6SRui Salvaterra compatible = "cache"; 10380dd27b6SRui Salvaterra cache-level = <2>; 104c4629c34SSean Wang }; 105c4629c34SSean Wang }; 106c4629c34SSean Wang 107d7167881SSean Wang pwrap_clk: dummy40m { 108d7167881SSean Wang compatible = "fixed-clock"; 109d7167881SSean Wang clock-frequency = <40000000>; 110d7167881SSean Wang #clock-cells = <0>; 111d7167881SSean Wang }; 112d7167881SSean Wang 113d7167881SSean Wang clk25m: oscillator { 114d7167881SSean Wang compatible = "fixed-clock"; 115d7167881SSean Wang #clock-cells = <0>; 116d7167881SSean Wang clock-frequency = <25000000>; 117d7167881SSean Wang clock-output-names = "clkxtal"; 118d7167881SSean Wang }; 119d7167881SSean Wang 120c4629c34SSean Wang psci { 121c4629c34SSean Wang compatible = "arm,psci-0.2"; 122c4629c34SSean Wang method = "smc"; 123c4629c34SSean Wang }; 124c4629c34SSean Wang 1259cc7f0deSRyder Lee pmu { 1269cc7f0deSRyder Lee compatible = "arm,cortex-a53-pmu"; 1279cc7f0deSRyder Lee interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>, 1289cc7f0deSRyder Lee <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>; 1299cc7f0deSRyder Lee interrupt-affinity = <&cpu0>, <&cpu1>; 1309cc7f0deSRyder Lee }; 1319cc7f0deSRyder Lee 132c4629c34SSean Wang reserved-memory { 133c4629c34SSean Wang #address-cells = <2>; 134c4629c34SSean Wang #size-cells = <2>; 135c4629c34SSean Wang ranges; 136c4629c34SSean Wang 137c4629c34SSean Wang /* 192 KiB reserved for ARM Trusted Firmware (BL31) */ 138c4629c34SSean Wang secmon_reserved: secmon@43000000 { 139c4629c34SSean Wang reg = <0 0x43000000 0 0x30000>; 140c4629c34SSean Wang no-map; 141c4629c34SSean Wang }; 142c4629c34SSean Wang }; 143c4629c34SSean Wang 144ae457b76SSean Wang thermal-zones { 145ae457b76SSean Wang cpu_thermal: cpu-thermal { 146ae457b76SSean Wang polling-delay-passive = <1000>; 147ae457b76SSean Wang polling-delay = <1000>; 148ae457b76SSean Wang 149ae457b76SSean Wang thermal-sensors = <&thermal 0>; 150ae457b76SSean Wang 151ae457b76SSean Wang trips { 152ae457b76SSean Wang cpu_passive: cpu-passive { 153ae457b76SSean Wang temperature = <47000>; 154ae457b76SSean Wang hysteresis = <2000>; 155ae457b76SSean Wang type = "passive"; 156ae457b76SSean Wang }; 157ae457b76SSean Wang 158ae457b76SSean Wang cpu_active: cpu-active { 159ae457b76SSean Wang temperature = <67000>; 160ae457b76SSean Wang hysteresis = <2000>; 161ae457b76SSean Wang type = "active"; 162ae457b76SSean Wang }; 163ae457b76SSean Wang 164ae457b76SSean Wang cpu_hot: cpu-hot { 165ae457b76SSean Wang temperature = <87000>; 166ae457b76SSean Wang hysteresis = <2000>; 167ae457b76SSean Wang type = "hot"; 168ae457b76SSean Wang }; 169ae457b76SSean Wang 170ae457b76SSean Wang cpu-crit { 171ae457b76SSean Wang temperature = <107000>; 172ae457b76SSean Wang hysteresis = <2000>; 173ae457b76SSean Wang type = "critical"; 174ae457b76SSean Wang }; 175ae457b76SSean Wang }; 176ae457b76SSean Wang 177ae457b76SSean Wang cooling-maps { 178ae457b76SSean Wang map0 { 179ae457b76SSean Wang trip = <&cpu_passive>; 180398ed292SViresh Kumar cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 181398ed292SViresh Kumar <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 182ae457b76SSean Wang }; 183ae457b76SSean Wang 184ae457b76SSean Wang map1 { 185ae457b76SSean Wang trip = <&cpu_active>; 186398ed292SViresh Kumar cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 187398ed292SViresh Kumar <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 188ae457b76SSean Wang }; 189ae457b76SSean Wang 190ae457b76SSean Wang map2 { 191ae457b76SSean Wang trip = <&cpu_hot>; 192398ed292SViresh Kumar cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 193398ed292SViresh Kumar <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 194ae457b76SSean Wang }; 195ae457b76SSean Wang }; 196ae457b76SSean Wang }; 197ae457b76SSean Wang }; 198ae457b76SSean Wang 199c4629c34SSean Wang timer { 200c4629c34SSean Wang compatible = "arm,armv8-timer"; 201c4629c34SSean Wang interrupt-parent = <&gic>; 202c4629c34SSean Wang interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | 203c4629c34SSean Wang IRQ_TYPE_LEVEL_HIGH)>, 204c4629c34SSean Wang <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | 205c4629c34SSean Wang IRQ_TYPE_LEVEL_HIGH)>, 206c4629c34SSean Wang <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | 207c4629c34SSean Wang IRQ_TYPE_LEVEL_HIGH)>, 208c4629c34SSean Wang <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | 209c4629c34SSean Wang IRQ_TYPE_LEVEL_HIGH)>; 210c4629c34SSean Wang }; 211c4629c34SSean Wang 212d7167881SSean Wang infracfg: infracfg@10000000 { 213d7167881SSean Wang compatible = "mediatek,mt7622-infracfg", 214d7167881SSean Wang "syscon"; 215d7167881SSean Wang reg = <0 0x10000000 0 0x1000>; 216d7167881SSean Wang #clock-cells = <1>; 217d7167881SSean Wang #reset-cells = <1>; 218d7167881SSean Wang }; 219d7167881SSean Wang 220c4ff2adeSSean Wang pwrap: pwrap@10001000 { 221c4ff2adeSSean Wang compatible = "mediatek,mt7622-pwrap"; 222c4ff2adeSSean Wang reg = <0 0x10001000 0 0x250>; 223c4ff2adeSSean Wang reg-names = "pwrap"; 224c4ff2adeSSean Wang clocks = <&infracfg CLK_INFRA_PMIC_PD>, <&pwrap_clk>; 225c4ff2adeSSean Wang clock-names = "spi", "wrap"; 226c4ff2adeSSean Wang resets = <&infracfg MT7622_INFRA_PMIC_WRAP_RST>; 227c4ff2adeSSean Wang reset-names = "pwrap"; 228c4ff2adeSSean Wang interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>; 229c4ff2adeSSean Wang status = "disabled"; 230c4ff2adeSSean Wang }; 231c4ff2adeSSean Wang 232d7167881SSean Wang pericfg: pericfg@10002000 { 233d7167881SSean Wang compatible = "mediatek,mt7622-pericfg", 234d7167881SSean Wang "syscon"; 235d7167881SSean Wang reg = <0 0x10002000 0 0x1000>; 236d7167881SSean Wang #clock-cells = <1>; 237d7167881SSean Wang #reset-cells = <1>; 238d7167881SSean Wang }; 239d7167881SSean Wang 2406fc033b5SMatthias Brugger scpsys: power-controller@10006000 { 241925bd27fSSean Wang compatible = "mediatek,mt7622-scpsys", 242925bd27fSSean Wang "syscon"; 243925bd27fSSean Wang #power-domain-cells = <1>; 244925bd27fSSean Wang reg = <0 0x10006000 0 0x1000>; 245925bd27fSSean Wang interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_LOW>, 246925bd27fSSean Wang <GIC_SPI 166 IRQ_TYPE_LEVEL_LOW>, 247925bd27fSSean Wang <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>, 248925bd27fSSean Wang <GIC_SPI 168 IRQ_TYPE_LEVEL_LOW>; 249925bd27fSSean Wang infracfg = <&infracfg>; 250925bd27fSSean Wang clocks = <&topckgen CLK_TOP_HIF_SEL>; 251925bd27fSSean Wang clock-names = "hif_sel"; 252925bd27fSSean Wang }; 253925bd27fSSean Wang 254ae457b76SSean Wang cir: cir@10009000 { 255ae457b76SSean Wang compatible = "mediatek,mt7622-cir"; 256ae457b76SSean Wang reg = <0 0x10009000 0 0x1000>; 257ae457b76SSean Wang interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_LOW>; 258ae457b76SSean Wang clocks = <&infracfg CLK_INFRA_IRRX_PD>, 259ae457b76SSean Wang <&topckgen CLK_TOP_AXI_SEL>; 260ae457b76SSean Wang clock-names = "clk", "bus"; 261ae457b76SSean Wang status = "disabled"; 262ae457b76SSean Wang }; 263ae457b76SSean Wang 264c4629c34SSean Wang sysirq: interrupt-controller@10200620 { 265c4629c34SSean Wang compatible = "mediatek,mt7622-sysirq", 266c4629c34SSean Wang "mediatek,mt6577-sysirq"; 267c4629c34SSean Wang interrupt-controller; 268c4629c34SSean Wang #interrupt-cells = <3>; 269c4629c34SSean Wang interrupt-parent = <&gic>; 270c4629c34SSean Wang reg = <0 0x10200620 0 0x20>; 271c4629c34SSean Wang }; 272c4629c34SSean Wang 273ae457b76SSean Wang efuse: efuse@10206000 { 274ae457b76SSean Wang compatible = "mediatek,mt7622-efuse", 275ae457b76SSean Wang "mediatek,efuse"; 276ae457b76SSean Wang reg = <0 0x10206000 0 0x1000>; 277ae457b76SSean Wang #address-cells = <1>; 278ae457b76SSean Wang #size-cells = <1>; 279ae457b76SSean Wang 280ae457b76SSean Wang thermal_calibration: calib@198 { 281ae457b76SSean Wang reg = <0x198 0xc>; 282ae457b76SSean Wang }; 283ae457b76SSean Wang }; 284ae457b76SSean Wang 285d7167881SSean Wang apmixedsys: apmixedsys@10209000 { 286d7167881SSean Wang compatible = "mediatek,mt7622-apmixedsys", 287d7167881SSean Wang "syscon"; 288d7167881SSean Wang reg = <0 0x10209000 0 0x1000>; 289d7167881SSean Wang #clock-cells = <1>; 290d7167881SSean Wang }; 291d7167881SSean Wang 292d7167881SSean Wang topckgen: topckgen@10210000 { 293d7167881SSean Wang compatible = "mediatek,mt7622-topckgen", 294d7167881SSean Wang "syscon"; 295d7167881SSean Wang reg = <0 0x10210000 0 0x1000>; 296d7167881SSean Wang #clock-cells = <1>; 297d7167881SSean Wang }; 298d7167881SSean Wang 299ae457b76SSean Wang rng: rng@1020f000 { 300ae457b76SSean Wang compatible = "mediatek,mt7622-rng", 301ae457b76SSean Wang "mediatek,mt7623-rng"; 302ae457b76SSean Wang reg = <0 0x1020f000 0 0x1000>; 303ae457b76SSean Wang clocks = <&infracfg CLK_INFRA_TRNG>; 304ae457b76SSean Wang clock-names = "rng"; 305ae457b76SSean Wang }; 306ae457b76SSean Wang 3073725ba3fSSean Wang pio: pinctrl@10211000 { 3083725ba3fSSean Wang compatible = "mediatek,mt7622-pinctrl"; 30934093104SSean Wang reg = <0 0x10211000 0 0x1000>, 31034093104SSean Wang <0 0x10005000 0 0x1000>; 31134093104SSean Wang reg-names = "base", "eint"; 3123725ba3fSSean Wang gpio-controller; 3133725ba3fSSean Wang #gpio-cells = <2>; 314aa54a84fSSean Wang gpio-ranges = <&pio 0 0 103>; 31534093104SSean Wang interrupt-controller; 31634093104SSean Wang interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 31734093104SSean Wang interrupt-parent = <&gic>; 31834093104SSean Wang #interrupt-cells = <2>; 3193725ba3fSSean Wang }; 3203725ba3fSSean Wang 321ae457b76SSean Wang watchdog: watchdog@10212000 { 322ae457b76SSean Wang compatible = "mediatek,mt7622-wdt", 323ae457b76SSean Wang "mediatek,mt6589-wdt"; 324ae457b76SSean Wang reg = <0 0x10212000 0 0x800>; 325ae457b76SSean Wang }; 326ae457b76SSean Wang 327ae457b76SSean Wang rtc: rtc@10212800 { 328ae457b76SSean Wang compatible = "mediatek,mt7622-rtc", 329ae457b76SSean Wang "mediatek,soc-rtc"; 330ae457b76SSean Wang reg = <0 0x10212800 0 0x200>; 331ae457b76SSean Wang interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_LOW>; 332ae457b76SSean Wang clocks = <&topckgen CLK_TOP_RTC>; 333ae457b76SSean Wang clock-names = "rtc"; 334ae457b76SSean Wang }; 335ae457b76SSean Wang 336c4629c34SSean Wang gic: interrupt-controller@10300000 { 337c4629c34SSean Wang compatible = "arm,gic-400"; 338c4629c34SSean Wang interrupt-controller; 339c4629c34SSean Wang #interrupt-cells = <3>; 340c4629c34SSean Wang interrupt-parent = <&gic>; 341c4629c34SSean Wang reg = <0 0x10310000 0 0x1000>, 342c4629c34SSean Wang <0 0x10320000 0 0x1000>, 343c4629c34SSean Wang <0 0x10340000 0 0x2000>, 344c4629c34SSean Wang <0 0x10360000 0 0x2000>; 345c4629c34SSean Wang }; 346c4629c34SSean Wang 3479cc7f0deSRyder Lee cci: cci@10390000 { 3489cc7f0deSRyder Lee compatible = "arm,cci-400"; 3499cc7f0deSRyder Lee #address-cells = <1>; 3509cc7f0deSRyder Lee #size-cells = <1>; 3519cc7f0deSRyder Lee reg = <0 0x10390000 0 0x1000>; 3529cc7f0deSRyder Lee ranges = <0 0 0x10390000 0x10000>; 3539cc7f0deSRyder Lee 3549cc7f0deSRyder Lee cci_control0: slave-if@1000 { 3559cc7f0deSRyder Lee compatible = "arm,cci-400-ctrl-if"; 3569cc7f0deSRyder Lee interface-type = "ace-lite"; 3579cc7f0deSRyder Lee reg = <0x1000 0x1000>; 3589cc7f0deSRyder Lee }; 3599cc7f0deSRyder Lee 3609cc7f0deSRyder Lee cci_control1: slave-if@4000 { 3619cc7f0deSRyder Lee compatible = "arm,cci-400-ctrl-if"; 3629cc7f0deSRyder Lee interface-type = "ace"; 3639cc7f0deSRyder Lee reg = <0x4000 0x1000>; 3649cc7f0deSRyder Lee }; 3659cc7f0deSRyder Lee 3669cc7f0deSRyder Lee cci_control2: slave-if@5000 { 3679cc7f0deSRyder Lee compatible = "arm,cci-400-ctrl-if"; 3689cc7f0deSRyder Lee interface-type = "ace"; 3699cc7f0deSRyder Lee reg = <0x5000 0x1000>; 3709cc7f0deSRyder Lee }; 3719cc7f0deSRyder Lee 3729cc7f0deSRyder Lee pmu@9000 { 3739cc7f0deSRyder Lee compatible = "arm,cci-400-pmu,r1"; 3749cc7f0deSRyder Lee reg = <0x9000 0x5000>; 3759cc7f0deSRyder Lee interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 3769cc7f0deSRyder Lee <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 3779cc7f0deSRyder Lee <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 3789cc7f0deSRyder Lee <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 3799cc7f0deSRyder Lee <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 3809cc7f0deSRyder Lee }; 3819cc7f0deSRyder Lee }; 3829cc7f0deSRyder Lee 383ae457b76SSean Wang auxadc: adc@11001000 { 384ae457b76SSean Wang compatible = "mediatek,mt7622-auxadc"; 385ae457b76SSean Wang reg = <0 0x11001000 0 0x1000>; 386ae457b76SSean Wang clocks = <&pericfg CLK_PERI_AUXADC_PD>; 387ae457b76SSean Wang clock-names = "main"; 388ae457b76SSean Wang #io-channel-cells = <1>; 389ae457b76SSean Wang }; 390ae457b76SSean Wang 391c4629c34SSean Wang uart0: serial@11002000 { 392c4629c34SSean Wang compatible = "mediatek,mt7622-uart", 393c4629c34SSean Wang "mediatek,mt6577-uart"; 394c4629c34SSean Wang reg = <0 0x11002000 0 0x400>; 395c4629c34SSean Wang interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>; 39613f36c32SSean Wang clocks = <&topckgen CLK_TOP_UART_SEL>, 3972b519747SRyder Lee <&pericfg CLK_PERI_UART0_PD>; 398c4629c34SSean Wang clock-names = "baud", "bus"; 399c4629c34SSean Wang status = "disabled"; 400c4629c34SSean Wang }; 401d7167881SSean Wang 402ae457b76SSean Wang uart1: serial@11003000 { 403ae457b76SSean Wang compatible = "mediatek,mt7622-uart", 404ae457b76SSean Wang "mediatek,mt6577-uart"; 405ae457b76SSean Wang reg = <0 0x11003000 0 0x400>; 406ae457b76SSean Wang interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>; 407ae457b76SSean Wang clocks = <&topckgen CLK_TOP_UART_SEL>, 408ae457b76SSean Wang <&pericfg CLK_PERI_UART1_PD>; 409ae457b76SSean Wang clock-names = "baud", "bus"; 410ae457b76SSean Wang status = "disabled"; 411ae457b76SSean Wang }; 412ae457b76SSean Wang 413ae457b76SSean Wang uart2: serial@11004000 { 414ae457b76SSean Wang compatible = "mediatek,mt7622-uart", 415ae457b76SSean Wang "mediatek,mt6577-uart"; 416ae457b76SSean Wang reg = <0 0x11004000 0 0x400>; 417ae457b76SSean Wang interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>; 418ae457b76SSean Wang clocks = <&topckgen CLK_TOP_UART_SEL>, 419ae457b76SSean Wang <&pericfg CLK_PERI_UART2_PD>; 420ae457b76SSean Wang clock-names = "baud", "bus"; 421ae457b76SSean Wang status = "disabled"; 422ae457b76SSean Wang }; 423ae457b76SSean Wang 424ae457b76SSean Wang uart3: serial@11005000 { 425ae457b76SSean Wang compatible = "mediatek,mt7622-uart", 426ae457b76SSean Wang "mediatek,mt6577-uart"; 427ae457b76SSean Wang reg = <0 0x11005000 0 0x400>; 428ae457b76SSean Wang interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>; 429ae457b76SSean Wang clocks = <&topckgen CLK_TOP_UART_SEL>, 430ae457b76SSean Wang <&pericfg CLK_PERI_UART3_PD>; 431ae457b76SSean Wang clock-names = "baud", "bus"; 432ae457b76SSean Wang status = "disabled"; 433ae457b76SSean Wang }; 434ae457b76SSean Wang 435ae457b76SSean Wang pwm: pwm@11006000 { 436ae457b76SSean Wang compatible = "mediatek,mt7622-pwm"; 437ae457b76SSean Wang reg = <0 0x11006000 0 0x1000>; 438ae457b76SSean Wang interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>; 439ae457b76SSean Wang clocks = <&topckgen CLK_TOP_PWM_SEL>, 440ae457b76SSean Wang <&pericfg CLK_PERI_PWM_PD>, 441ae457b76SSean Wang <&pericfg CLK_PERI_PWM1_PD>, 442ae457b76SSean Wang <&pericfg CLK_PERI_PWM2_PD>, 443ae457b76SSean Wang <&pericfg CLK_PERI_PWM3_PD>, 444ae457b76SSean Wang <&pericfg CLK_PERI_PWM4_PD>, 445ae457b76SSean Wang <&pericfg CLK_PERI_PWM5_PD>, 446ae457b76SSean Wang <&pericfg CLK_PERI_PWM6_PD>; 447ae457b76SSean Wang clock-names = "top", "main", "pwm1", "pwm2", "pwm3", "pwm4", 448ae457b76SSean Wang "pwm5", "pwm6"; 449ae457b76SSean Wang status = "disabled"; 450ae457b76SSean Wang }; 451ae457b76SSean Wang 452ae457b76SSean Wang i2c0: i2c@11007000 { 453ae457b76SSean Wang compatible = "mediatek,mt7622-i2c"; 454ae457b76SSean Wang reg = <0 0x11007000 0 0x90>, 455ae457b76SSean Wang <0 0x11000100 0 0x80>; 456ae457b76SSean Wang interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>; 457ae457b76SSean Wang clock-div = <16>; 458ae457b76SSean Wang clocks = <&pericfg CLK_PERI_I2C0_PD>, 459ae457b76SSean Wang <&pericfg CLK_PERI_AP_DMA_PD>; 460ae457b76SSean Wang clock-names = "main", "dma"; 461ae457b76SSean Wang #address-cells = <1>; 462ae457b76SSean Wang #size-cells = <0>; 463ae457b76SSean Wang status = "disabled"; 464ae457b76SSean Wang }; 465ae457b76SSean Wang 466ae457b76SSean Wang i2c1: i2c@11008000 { 467ae457b76SSean Wang compatible = "mediatek,mt7622-i2c"; 468ae457b76SSean Wang reg = <0 0x11008000 0 0x90>, 469ae457b76SSean Wang <0 0x11000180 0 0x80>; 470ae457b76SSean Wang interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>; 471ae457b76SSean Wang clock-div = <16>; 472ae457b76SSean Wang clocks = <&pericfg CLK_PERI_I2C1_PD>, 473ae457b76SSean Wang <&pericfg CLK_PERI_AP_DMA_PD>; 474ae457b76SSean Wang clock-names = "main", "dma"; 475ae457b76SSean Wang #address-cells = <1>; 476ae457b76SSean Wang #size-cells = <0>; 477ae457b76SSean Wang status = "disabled"; 478ae457b76SSean Wang }; 479ae457b76SSean Wang 480ae457b76SSean Wang i2c2: i2c@11009000 { 481ae457b76SSean Wang compatible = "mediatek,mt7622-i2c"; 482ae457b76SSean Wang reg = <0 0x11009000 0 0x90>, 483ae457b76SSean Wang <0 0x11000200 0 0x80>; 484ae457b76SSean Wang interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>; 485ae457b76SSean Wang clock-div = <16>; 486ae457b76SSean Wang clocks = <&pericfg CLK_PERI_I2C2_PD>, 487ae457b76SSean Wang <&pericfg CLK_PERI_AP_DMA_PD>; 488ae457b76SSean Wang clock-names = "main", "dma"; 489ae457b76SSean Wang #address-cells = <1>; 490ae457b76SSean Wang #size-cells = <0>; 491ae457b76SSean Wang status = "disabled"; 492ae457b76SSean Wang }; 493ae457b76SSean Wang 494ae457b76SSean Wang spi0: spi@1100a000 { 495ae457b76SSean Wang compatible = "mediatek,mt7622-spi"; 496ae457b76SSean Wang reg = <0 0x1100a000 0 0x100>; 497ae457b76SSean Wang interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_LOW>; 498ae457b76SSean Wang clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 499ae457b76SSean Wang <&topckgen CLK_TOP_SPI0_SEL>, 500ae457b76SSean Wang <&pericfg CLK_PERI_SPI0_PD>; 501ae457b76SSean Wang clock-names = "parent-clk", "sel-clk", "spi-clk"; 502ae457b76SSean Wang #address-cells = <1>; 503ae457b76SSean Wang #size-cells = <0>; 504ae457b76SSean Wang status = "disabled"; 505ae457b76SSean Wang }; 506ae457b76SSean Wang 507ae457b76SSean Wang thermal: thermal@1100b000 { 508ae457b76SSean Wang #thermal-sensor-cells = <1>; 509ae457b76SSean Wang compatible = "mediatek,mt7622-thermal"; 510ae457b76SSean Wang reg = <0 0x1100b000 0 0x1000>; 511ae457b76SSean Wang interrupts = <0 78 IRQ_TYPE_LEVEL_LOW>; 512ae457b76SSean Wang clocks = <&pericfg CLK_PERI_THERM_PD>, 513ae457b76SSean Wang <&pericfg CLK_PERI_AUXADC_PD>; 514ae457b76SSean Wang clock-names = "therm", "auxadc"; 515ae457b76SSean Wang resets = <&pericfg MT7622_PERI_THERM_SW_RST>; 516ae457b76SSean Wang reset-names = "therm"; 517ae457b76SSean Wang mediatek,auxadc = <&auxadc>; 518ae457b76SSean Wang mediatek,apmixedsys = <&apmixedsys>; 519ae457b76SSean Wang nvmem-cells = <&thermal_calibration>; 520ae457b76SSean Wang nvmem-cell-names = "calibration-data"; 521ae457b76SSean Wang }; 522ae457b76SSean Wang 523ae457b76SSean Wang btif: serial@1100c000 { 524ae457b76SSean Wang compatible = "mediatek,mt7622-btif", 525ae457b76SSean Wang "mediatek,mtk-btif"; 526ae457b76SSean Wang reg = <0 0x1100c000 0 0x1000>; 527ae457b76SSean Wang interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_LOW>; 528ae457b76SSean Wang clocks = <&pericfg CLK_PERI_BTIF_PD>; 529ae457b76SSean Wang clock-names = "main"; 530ae457b76SSean Wang reg-shift = <2>; 531ae457b76SSean Wang reg-io-width = <4>; 532ae457b76SSean Wang status = "disabled"; 533e1dd0582SRyder Lee 534e1dd0582SRyder Lee bluetooth { 535e1dd0582SRyder Lee compatible = "mediatek,mt7622-bluetooth"; 536e1dd0582SRyder Lee power-domains = <&scpsys MT7622_POWER_DOMAIN_WB>; 537e1dd0582SRyder Lee clocks = <&clk25m>; 538e1dd0582SRyder Lee clock-names = "ref"; 539e1dd0582SRyder Lee }; 540ae457b76SSean Wang }; 541ae457b76SSean Wang 54223beb1adSSean Wang nandc: nfi@1100d000 { 54323beb1adSSean Wang compatible = "mediatek,mt7622-nfc"; 54423beb1adSSean Wang reg = <0 0x1100D000 0 0x1000>; 54523beb1adSSean Wang interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>; 54623beb1adSSean Wang clocks = <&pericfg CLK_PERI_NFI_PD>, 54723beb1adSSean Wang <&pericfg CLK_PERI_SNFI_PD>; 54823beb1adSSean Wang clock-names = "nfi_clk", "pad_clk"; 54923beb1adSSean Wang ecc-engine = <&bch>; 55023beb1adSSean Wang #address-cells = <1>; 55123beb1adSSean Wang #size-cells = <0>; 55223beb1adSSean Wang status = "disabled"; 55323beb1adSSean Wang }; 55423beb1adSSean Wang 555*5ba090a0SChuanhong Guo snfi: spi@1100d000 { 556*5ba090a0SChuanhong Guo compatible = "mediatek,mt7622-snand"; 557*5ba090a0SChuanhong Guo reg = <0 0x1100d000 0 0x1000>; 558*5ba090a0SChuanhong Guo interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>; 559*5ba090a0SChuanhong Guo clocks = <&pericfg CLK_PERI_NFI_PD>, <&pericfg CLK_PERI_SNFI_PD>; 560*5ba090a0SChuanhong Guo clock-names = "nfi_clk", "pad_clk"; 561*5ba090a0SChuanhong Guo nand-ecc-engine = <&bch>; 562*5ba090a0SChuanhong Guo #address-cells = <1>; 563*5ba090a0SChuanhong Guo #size-cells = <0>; 564*5ba090a0SChuanhong Guo status = "disabled"; 565*5ba090a0SChuanhong Guo }; 566*5ba090a0SChuanhong Guo 56723beb1adSSean Wang bch: ecc@1100e000 { 56823beb1adSSean Wang compatible = "mediatek,mt7622-ecc"; 56923beb1adSSean Wang reg = <0 0x1100e000 0 0x1000>; 57023beb1adSSean Wang interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>; 57123beb1adSSean Wang clocks = <&pericfg CLK_PERI_NFIECC_PD>; 57223beb1adSSean Wang clock-names = "nfiecc_clk"; 57323beb1adSSean Wang status = "disabled"; 57423beb1adSSean Wang }; 57523beb1adSSean Wang 57623beb1adSSean Wang nor_flash: spi@11014000 { 57723beb1adSSean Wang compatible = "mediatek,mt7622-nor", 57823beb1adSSean Wang "mediatek,mt8173-nor"; 57923beb1adSSean Wang reg = <0 0x11014000 0 0xe0>; 58023beb1adSSean Wang clocks = <&pericfg CLK_PERI_FLASH_PD>, 58123beb1adSSean Wang <&topckgen CLK_TOP_FLASH_SEL>; 58223beb1adSSean Wang clock-names = "spi", "sf"; 58323beb1adSSean Wang #address-cells = <1>; 58423beb1adSSean Wang #size-cells = <0>; 58523beb1adSSean Wang status = "disabled"; 58623beb1adSSean Wang }; 58723beb1adSSean Wang 588ae457b76SSean Wang spi1: spi@11016000 { 589ae457b76SSean Wang compatible = "mediatek,mt7622-spi"; 590ae457b76SSean Wang reg = <0 0x11016000 0 0x100>; 591ae457b76SSean Wang interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_LOW>; 592ae457b76SSean Wang clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 593ae457b76SSean Wang <&topckgen CLK_TOP_SPI1_SEL>, 594ae457b76SSean Wang <&pericfg CLK_PERI_SPI1_PD>; 595ae457b76SSean Wang clock-names = "parent-clk", "sel-clk", "spi-clk"; 596ae457b76SSean Wang #address-cells = <1>; 597ae457b76SSean Wang #size-cells = <0>; 598ae457b76SSean Wang status = "disabled"; 599ae457b76SSean Wang }; 600ae457b76SSean Wang 601ae457b76SSean Wang uart4: serial@11019000 { 602ae457b76SSean Wang compatible = "mediatek,mt7622-uart", 603ae457b76SSean Wang "mediatek,mt6577-uart"; 604ae457b76SSean Wang reg = <0 0x11019000 0 0x400>; 605ae457b76SSean Wang interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_LOW>; 606ae457b76SSean Wang clocks = <&topckgen CLK_TOP_UART_SEL>, 607ae457b76SSean Wang <&pericfg CLK_PERI_UART4_PD>; 608ae457b76SSean Wang clock-names = "baud", "bus"; 609ae457b76SSean Wang status = "disabled"; 610ae457b76SSean Wang }; 611ae457b76SSean Wang 612f1e0d0d8SRyder Lee audsys: clock-controller@11220000 { 613f1e0d0d8SRyder Lee compatible = "mediatek,mt7622-audsys", "syscon"; 614f1e0d0d8SRyder Lee reg = <0 0x11220000 0 0x2000>; 615f1e0d0d8SRyder Lee #clock-cells = <1>; 616f1e0d0d8SRyder Lee 617f1e0d0d8SRyder Lee afe: audio-controller { 618f1e0d0d8SRyder Lee compatible = "mediatek,mt7622-audio"; 619f1e0d0d8SRyder Lee interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>, 620f1e0d0d8SRyder Lee <GIC_SPI 145 IRQ_TYPE_LEVEL_LOW>; 621f1e0d0d8SRyder Lee interrupt-names = "afe", "asys"; 622f1e0d0d8SRyder Lee 623f1e0d0d8SRyder Lee clocks = <&infracfg CLK_INFRA_AUDIO_PD>, 624f1e0d0d8SRyder Lee <&topckgen CLK_TOP_AUD1_SEL>, 625f1e0d0d8SRyder Lee <&topckgen CLK_TOP_AUD2_SEL>, 626f1e0d0d8SRyder Lee <&topckgen CLK_TOP_A1SYS_HP_DIV_PD>, 627f1e0d0d8SRyder Lee <&topckgen CLK_TOP_A2SYS_HP_DIV_PD>, 628f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S0_MCK_SEL>, 629f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S1_MCK_SEL>, 630f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S2_MCK_SEL>, 631f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S3_MCK_SEL>, 632f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S0_MCK_DIV>, 633f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S1_MCK_DIV>, 634f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S2_MCK_DIV>, 635f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S3_MCK_DIV>, 636f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S0_MCK_DIV_PD>, 637f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S1_MCK_DIV_PD>, 638f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S2_MCK_DIV_PD>, 639f1e0d0d8SRyder Lee <&topckgen CLK_TOP_I2S3_MCK_DIV_PD>, 640f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_I2SO1>, 641f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_I2SO2>, 642f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_I2SO3>, 643f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_I2SO4>, 644f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_I2SIN1>, 645f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_I2SIN2>, 646f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_I2SIN3>, 647f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_I2SIN4>, 648f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_ASRCO1>, 649f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_ASRCO2>, 650f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_ASRCO3>, 651f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_ASRCO4>, 652f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_AFE>, 653f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_AFE_CONN>, 654f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_A1SYS>, 655f1e0d0d8SRyder Lee <&audsys CLK_AUDIO_A2SYS>; 656f1e0d0d8SRyder Lee 657f1e0d0d8SRyder Lee clock-names = "infra_sys_audio_clk", 658f1e0d0d8SRyder Lee "top_audio_mux1_sel", 659f1e0d0d8SRyder Lee "top_audio_mux2_sel", 660f1e0d0d8SRyder Lee "top_audio_a1sys_hp", 661f1e0d0d8SRyder Lee "top_audio_a2sys_hp", 662f1e0d0d8SRyder Lee "i2s0_src_sel", 663f1e0d0d8SRyder Lee "i2s1_src_sel", 664f1e0d0d8SRyder Lee "i2s2_src_sel", 665f1e0d0d8SRyder Lee "i2s3_src_sel", 666f1e0d0d8SRyder Lee "i2s0_src_div", 667f1e0d0d8SRyder Lee "i2s1_src_div", 668f1e0d0d8SRyder Lee "i2s2_src_div", 669f1e0d0d8SRyder Lee "i2s3_src_div", 670f1e0d0d8SRyder Lee "i2s0_mclk_en", 671f1e0d0d8SRyder Lee "i2s1_mclk_en", 672f1e0d0d8SRyder Lee "i2s2_mclk_en", 673f1e0d0d8SRyder Lee "i2s3_mclk_en", 674f1e0d0d8SRyder Lee "i2so0_hop_ck", 675f1e0d0d8SRyder Lee "i2so1_hop_ck", 676f1e0d0d8SRyder Lee "i2so2_hop_ck", 677f1e0d0d8SRyder Lee "i2so3_hop_ck", 678f1e0d0d8SRyder Lee "i2si0_hop_ck", 679f1e0d0d8SRyder Lee "i2si1_hop_ck", 680f1e0d0d8SRyder Lee "i2si2_hop_ck", 681f1e0d0d8SRyder Lee "i2si3_hop_ck", 682f1e0d0d8SRyder Lee "asrc0_out_ck", 683f1e0d0d8SRyder Lee "asrc1_out_ck", 684f1e0d0d8SRyder Lee "asrc2_out_ck", 685f1e0d0d8SRyder Lee "asrc3_out_ck", 686f1e0d0d8SRyder Lee "audio_afe_pd", 687f1e0d0d8SRyder Lee "audio_afe_conn_pd", 688f1e0d0d8SRyder Lee "audio_a1sys_pd", 689f1e0d0d8SRyder Lee "audio_a2sys_pd"; 690f1e0d0d8SRyder Lee 691f1e0d0d8SRyder Lee assigned-clocks = <&topckgen CLK_TOP_A1SYS_HP_SEL>, 692f1e0d0d8SRyder Lee <&topckgen CLK_TOP_A2SYS_HP_SEL>, 693f1e0d0d8SRyder Lee <&topckgen CLK_TOP_A1SYS_HP_DIV>, 694f1e0d0d8SRyder Lee <&topckgen CLK_TOP_A2SYS_HP_DIV>; 695f1e0d0d8SRyder Lee assigned-clock-parents = <&topckgen CLK_TOP_AUD1PLL>, 696f1e0d0d8SRyder Lee <&topckgen CLK_TOP_AUD2PLL>; 697f1e0d0d8SRyder Lee assigned-clock-rates = <0>, <0>, <49152000>, <45158400>; 698f1e0d0d8SRyder Lee }; 699f1e0d0d8SRyder Lee }; 700f1e0d0d8SRyder Lee 7012c002a30SSean Wang mmc0: mmc@11230000 { 7022c002a30SSean Wang compatible = "mediatek,mt7622-mmc"; 7032c002a30SSean Wang reg = <0 0x11230000 0 0x1000>; 7042c002a30SSean Wang interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>; 7052c002a30SSean Wang clocks = <&pericfg CLK_PERI_MSDC30_0_PD>, 7062c002a30SSean Wang <&topckgen CLK_TOP_MSDC50_0_SEL>; 7072c002a30SSean Wang clock-names = "source", "hclk"; 708d6f6cbeeSWenbin Mei resets = <&pericfg MT7622_PERI_MSDC0_SW_RST>; 709d6f6cbeeSWenbin Mei reset-names = "hrst"; 7102c002a30SSean Wang status = "disabled"; 7112c002a30SSean Wang }; 7122c002a30SSean Wang 7132c002a30SSean Wang mmc1: mmc@11240000 { 7142c002a30SSean Wang compatible = "mediatek,mt7622-mmc"; 7152c002a30SSean Wang reg = <0 0x11240000 0 0x1000>; 7162c002a30SSean Wang interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>; 7172c002a30SSean Wang clocks = <&pericfg CLK_PERI_MSDC30_1_PD>, 7182c002a30SSean Wang <&topckgen CLK_TOP_AXI_SEL>; 7192c002a30SSean Wang clock-names = "source", "hclk"; 720dc2e7617SFrank Wunderlich resets = <&pericfg MT7622_PERI_MSDC1_SW_RST>; 721dc2e7617SFrank Wunderlich reset-names = "hrst"; 7222c002a30SSean Wang status = "disabled"; 7232c002a30SSean Wang }; 7242c002a30SSean Wang 7251ba2ed77SRyder Lee wmac: wmac@18000000 { 7261ba2ed77SRyder Lee compatible = "mediatek,mt7622-wmac"; 7271ba2ed77SRyder Lee reg = <0 0x18000000 0 0x100000>; 7281ba2ed77SRyder Lee interrupts = <GIC_SPI 211 IRQ_TYPE_LEVEL_LOW>; 7291ba2ed77SRyder Lee 7301ba2ed77SRyder Lee mediatek,infracfg = <&infracfg>; 7311ba2ed77SRyder Lee status = "disabled"; 7321ba2ed77SRyder Lee 7331ba2ed77SRyder Lee power-domains = <&scpsys MT7622_POWER_DOMAIN_WB>; 7341ba2ed77SRyder Lee }; 7351ba2ed77SRyder Lee 736d7167881SSean Wang ssusbsys: ssusbsys@1a000000 { 737d7167881SSean Wang compatible = "mediatek,mt7622-ssusbsys", 738d7167881SSean Wang "syscon"; 739d7167881SSean Wang reg = <0 0x1a000000 0 0x1000>; 740d7167881SSean Wang #clock-cells = <1>; 741d7167881SSean Wang #reset-cells = <1>; 742d7167881SSean Wang }; 743d7167881SSean Wang 7440f12d5b3SChunfeng Yun ssusb: usb@1a0c0000 { 7450f12d5b3SChunfeng Yun compatible = "mediatek,mt7622-xhci", 7460f12d5b3SChunfeng Yun "mediatek,mtk-xhci"; 7470f12d5b3SChunfeng Yun reg = <0 0x1a0c0000 0 0x01000>, 7480f12d5b3SChunfeng Yun <0 0x1a0c4700 0 0x0100>; 7490f12d5b3SChunfeng Yun reg-names = "mac", "ippc"; 7500f12d5b3SChunfeng Yun interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_LOW>; 7510f12d5b3SChunfeng Yun power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF1>; 7520f12d5b3SChunfeng Yun clocks = <&ssusbsys CLK_SSUSB_SYS_EN>, 7530f12d5b3SChunfeng Yun <&ssusbsys CLK_SSUSB_REF_EN>, 7540f12d5b3SChunfeng Yun <&ssusbsys CLK_SSUSB_MCU_EN>, 7550f12d5b3SChunfeng Yun <&ssusbsys CLK_SSUSB_DMA_EN>; 7560f12d5b3SChunfeng Yun clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck"; 7570f12d5b3SChunfeng Yun phys = <&u2port0 PHY_TYPE_USB2>, 7580f12d5b3SChunfeng Yun <&u3port0 PHY_TYPE_USB3>, 7590f12d5b3SChunfeng Yun <&u2port1 PHY_TYPE_USB2>; 7600f12d5b3SChunfeng Yun 7610f12d5b3SChunfeng Yun status = "disabled"; 7620f12d5b3SChunfeng Yun }; 7630f12d5b3SChunfeng Yun 7646029cae6SChunfeng Yun u3phy: t-phy@1a0c4000 { 7656029cae6SChunfeng Yun compatible = "mediatek,mt7622-tphy", 7660f12d5b3SChunfeng Yun "mediatek,generic-tphy-v1"; 7670f12d5b3SChunfeng Yun reg = <0 0x1a0c4000 0 0x700>; 7680f12d5b3SChunfeng Yun #address-cells = <2>; 7690f12d5b3SChunfeng Yun #size-cells = <2>; 7700f12d5b3SChunfeng Yun ranges; 7710f12d5b3SChunfeng Yun status = "disabled"; 7720f12d5b3SChunfeng Yun 7730f12d5b3SChunfeng Yun u2port0: usb-phy@1a0c4800 { 7740f12d5b3SChunfeng Yun reg = <0 0x1a0c4800 0 0x0100>; 7750f12d5b3SChunfeng Yun #phy-cells = <1>; 7760f12d5b3SChunfeng Yun clocks = <&ssusbsys CLK_SSUSB_U2_PHY_EN>; 7770f12d5b3SChunfeng Yun clock-names = "ref"; 7780f12d5b3SChunfeng Yun }; 7790f12d5b3SChunfeng Yun 7800f12d5b3SChunfeng Yun u3port0: usb-phy@1a0c4900 { 7810f12d5b3SChunfeng Yun reg = <0 0x1a0c4900 0 0x0700>; 7820f12d5b3SChunfeng Yun #phy-cells = <1>; 7830f12d5b3SChunfeng Yun clocks = <&clk25m>; 7840f12d5b3SChunfeng Yun clock-names = "ref"; 7850f12d5b3SChunfeng Yun }; 7860f12d5b3SChunfeng Yun 7870f12d5b3SChunfeng Yun u2port1: usb-phy@1a0c5000 { 7880f12d5b3SChunfeng Yun reg = <0 0x1a0c5000 0 0x0100>; 7890f12d5b3SChunfeng Yun #phy-cells = <1>; 7900f12d5b3SChunfeng Yun clocks = <&ssusbsys CLK_SSUSB_U2_PHY_1P_EN>; 7910f12d5b3SChunfeng Yun clock-names = "ref"; 7920f12d5b3SChunfeng Yun }; 7930f12d5b3SChunfeng Yun }; 7940f12d5b3SChunfeng Yun 795d7167881SSean Wang pciesys: pciesys@1a100800 { 796d7167881SSean Wang compatible = "mediatek,mt7622-pciesys", 797d7167881SSean Wang "syscon"; 798d7167881SSean Wang reg = <0 0x1a100800 0 0x1000>; 799d7167881SSean Wang #clock-cells = <1>; 800d7167881SSean Wang #reset-cells = <1>; 801d7167881SSean Wang }; 802d7167881SSean Wang 803c99c4733SChuanjia Liu pciecfg: pciecfg@1a140000 { 804c99c4733SChuanjia Liu compatible = "mediatek,generic-pciecfg", "syscon"; 805c99c4733SChuanjia Liu reg = <0 0x1a140000 0 0x1000>; 806c99c4733SChuanjia Liu }; 807c99c4733SChuanjia Liu 808c99c4733SChuanjia Liu pcie0: pcie@1a143000 { 80926907b53SRyder Lee compatible = "mediatek,mt7622-pcie"; 81026907b53SRyder Lee device_type = "pci"; 811c99c4733SChuanjia Liu reg = <0 0x1a143000 0 0x1000>; 812c99c4733SChuanjia Liu reg-names = "port0"; 813c99c4733SChuanjia Liu linux,pci-domain = <0>; 81426907b53SRyder Lee #address-cells = <3>; 81526907b53SRyder Lee #size-cells = <2>; 816c99c4733SChuanjia Liu interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>; 817c99c4733SChuanjia Liu interrupt-names = "pcie_irq"; 81826907b53SRyder Lee clocks = <&pciesys CLK_PCIE_P0_MAC_EN>, 81926907b53SRyder Lee <&pciesys CLK_PCIE_P0_AHB_EN>, 82026907b53SRyder Lee <&pciesys CLK_PCIE_P0_AUX_EN>, 82126907b53SRyder Lee <&pciesys CLK_PCIE_P0_AXI_EN>, 82226907b53SRyder Lee <&pciesys CLK_PCIE_P0_OBFF_EN>, 823c99c4733SChuanjia Liu <&pciesys CLK_PCIE_P0_PIPE_EN>; 824c99c4733SChuanjia Liu clock-names = "sys_ck0", "ahb_ck0", "aux_ck0", 825c99c4733SChuanjia Liu "axi_ck0", "obff_ck0", "pipe_ck0"; 826c99c4733SChuanjia Liu 82726907b53SRyder Lee power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>; 82826907b53SRyder Lee bus-range = <0x00 0xff>; 829c99c4733SChuanjia Liu ranges = <0x82000000 0 0x20000000 0x0 0x20000000 0 0x8000000>; 83026907b53SRyder Lee status = "disabled"; 83126907b53SRyder Lee 83226907b53SRyder Lee #interrupt-cells = <1>; 83326907b53SRyder Lee interrupt-map-mask = <0 0 0 7>; 83426907b53SRyder Lee interrupt-map = <0 0 0 1 &pcie_intc0 0>, 83526907b53SRyder Lee <0 0 0 2 &pcie_intc0 1>, 83626907b53SRyder Lee <0 0 0 3 &pcie_intc0 2>, 83726907b53SRyder Lee <0 0 0 4 &pcie_intc0 3>; 83826907b53SRyder Lee pcie_intc0: interrupt-controller { 83926907b53SRyder Lee interrupt-controller; 84026907b53SRyder Lee #address-cells = <0>; 84126907b53SRyder Lee #interrupt-cells = <1>; 84226907b53SRyder Lee }; 84326907b53SRyder Lee }; 84426907b53SRyder Lee 845c99c4733SChuanjia Liu pcie1: pcie@1a145000 { 846c99c4733SChuanjia Liu compatible = "mediatek,mt7622-pcie"; 847c99c4733SChuanjia Liu device_type = "pci"; 848c99c4733SChuanjia Liu reg = <0 0x1a145000 0 0x1000>; 849c99c4733SChuanjia Liu reg-names = "port1"; 850c99c4733SChuanjia Liu linux,pci-domain = <1>; 85126907b53SRyder Lee #address-cells = <3>; 85226907b53SRyder Lee #size-cells = <2>; 853c99c4733SChuanjia Liu interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>; 854c99c4733SChuanjia Liu interrupt-names = "pcie_irq"; 855c99c4733SChuanjia Liu clocks = <&pciesys CLK_PCIE_P1_MAC_EN>, 856c99c4733SChuanjia Liu /* designer has connect RC1 with p0_ahb clock */ 857c99c4733SChuanjia Liu <&pciesys CLK_PCIE_P0_AHB_EN>, 858c99c4733SChuanjia Liu <&pciesys CLK_PCIE_P1_AUX_EN>, 859c99c4733SChuanjia Liu <&pciesys CLK_PCIE_P1_AXI_EN>, 860c99c4733SChuanjia Liu <&pciesys CLK_PCIE_P1_OBFF_EN>, 861c99c4733SChuanjia Liu <&pciesys CLK_PCIE_P1_PIPE_EN>; 862c99c4733SChuanjia Liu clock-names = "sys_ck1", "ahb_ck1", "aux_ck1", 863c99c4733SChuanjia Liu "axi_ck1", "obff_ck1", "pipe_ck1"; 864c99c4733SChuanjia Liu 865c99c4733SChuanjia Liu power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>; 866c99c4733SChuanjia Liu bus-range = <0x00 0xff>; 867c99c4733SChuanjia Liu ranges = <0x82000000 0 0x28000000 0x0 0x28000000 0 0x8000000>; 86826907b53SRyder Lee status = "disabled"; 86926907b53SRyder Lee 870c99c4733SChuanjia Liu #interrupt-cells = <1>; 87126907b53SRyder Lee interrupt-map-mask = <0 0 0 7>; 87226907b53SRyder Lee interrupt-map = <0 0 0 1 &pcie_intc1 0>, 87326907b53SRyder Lee <0 0 0 2 &pcie_intc1 1>, 87426907b53SRyder Lee <0 0 0 3 &pcie_intc1 2>, 87526907b53SRyder Lee <0 0 0 4 &pcie_intc1 3>; 87626907b53SRyder Lee pcie_intc1: interrupt-controller { 87726907b53SRyder Lee interrupt-controller; 87826907b53SRyder Lee #address-cells = <0>; 87926907b53SRyder Lee #interrupt-cells = <1>; 88026907b53SRyder Lee }; 88126907b53SRyder Lee }; 88226907b53SRyder Lee 883a39251eeSRyder Lee sata: sata@1a200000 { 884a39251eeSRyder Lee compatible = "mediatek,mt7622-ahci", 885a39251eeSRyder Lee "mediatek,mtk-ahci"; 886a39251eeSRyder Lee reg = <0 0x1a200000 0 0x1100>; 887a39251eeSRyder Lee interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>; 888a39251eeSRyder Lee interrupt-names = "hostc"; 889a39251eeSRyder Lee clocks = <&pciesys CLK_SATA_AHB_EN>, 890a39251eeSRyder Lee <&pciesys CLK_SATA_AXI_EN>, 891a39251eeSRyder Lee <&pciesys CLK_SATA_ASIC_EN>, 892a39251eeSRyder Lee <&pciesys CLK_SATA_RBC_EN>, 893a39251eeSRyder Lee <&pciesys CLK_SATA_PM_EN>; 894a39251eeSRyder Lee clock-names = "ahb", "axi", "asic", "rbc", "pm"; 895a39251eeSRyder Lee phys = <&sata_port PHY_TYPE_SATA>; 896a39251eeSRyder Lee phy-names = "sata-phy"; 897a39251eeSRyder Lee ports-implemented = <0x1>; 898a39251eeSRyder Lee power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>; 899a39251eeSRyder Lee resets = <&pciesys MT7622_SATA_AXI_BUS_RST>, 900a39251eeSRyder Lee <&pciesys MT7622_SATA_PHY_SW_RST>, 901a39251eeSRyder Lee <&pciesys MT7622_SATA_PHY_REG_RST>; 902a39251eeSRyder Lee reset-names = "axi", "sw", "reg"; 903a39251eeSRyder Lee mediatek,phy-mode = <&pciesys>; 904a39251eeSRyder Lee status = "disabled"; 905a39251eeSRyder Lee }; 906a39251eeSRyder Lee 9076029cae6SChunfeng Yun sata_phy: t-phy@1a243000 { 9086029cae6SChunfeng Yun compatible = "mediatek,mt7622-tphy", 9096029cae6SChunfeng Yun "mediatek,generic-tphy-v1"; 910a39251eeSRyder Lee #address-cells = <2>; 911a39251eeSRyder Lee #size-cells = <2>; 912a39251eeSRyder Lee ranges; 913a39251eeSRyder Lee status = "disabled"; 914a39251eeSRyder Lee 915a39251eeSRyder Lee sata_port: sata-phy@1a243000 { 916a39251eeSRyder Lee reg = <0 0x1a243000 0 0x0100>; 917a39251eeSRyder Lee clocks = <&topckgen CLK_TOP_ETH_500M>; 918a39251eeSRyder Lee clock-names = "ref"; 919a39251eeSRyder Lee #phy-cells = <1>; 920a39251eeSRyder Lee }; 921a39251eeSRyder Lee }; 922a39251eeSRyder Lee 923d7167881SSean Wang ethsys: syscon@1b000000 { 924d7167881SSean Wang compatible = "mediatek,mt7622-ethsys", 925d7167881SSean Wang "syscon"; 926d7167881SSean Wang reg = <0 0x1b000000 0 0x1000>; 927d7167881SSean Wang #clock-cells = <1>; 928d7167881SSean Wang #reset-cells = <1>; 929d7167881SSean Wang }; 930d7167881SSean Wang 93118928e33SSean Wang hsdma: dma-controller@1b007000 { 93218928e33SSean Wang compatible = "mediatek,mt7622-hsdma"; 93318928e33SSean Wang reg = <0 0x1b007000 0 0x1000>; 93418928e33SSean Wang interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_LOW>; 93518928e33SSean Wang clocks = <ðsys CLK_ETH_HSDMA_EN>; 93618928e33SSean Wang clock-names = "hsdma"; 93718928e33SSean Wang power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>; 93818928e33SSean Wang #dma-cells = <1>; 9397d029cc2SRui Salvaterra dma-requests = <3>; 94018928e33SSean Wang }; 94118928e33SSean Wang 9425f599b3aSSean Wang eth: ethernet@1b100000 { 9435f599b3aSSean Wang compatible = "mediatek,mt7622-eth", 9445f599b3aSSean Wang "mediatek,mt2701-eth", 9455f599b3aSSean Wang "syscon"; 9465f599b3aSSean Wang reg = <0 0x1b100000 0 0x20000>; 9475f599b3aSSean Wang interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_LOW>, 9485f599b3aSSean Wang <GIC_SPI 224 IRQ_TYPE_LEVEL_LOW>, 9495f599b3aSSean Wang <GIC_SPI 225 IRQ_TYPE_LEVEL_LOW>; 9505f599b3aSSean Wang clocks = <&topckgen CLK_TOP_ETH_SEL>, 9515f599b3aSSean Wang <ðsys CLK_ETH_ESW_EN>, 9525f599b3aSSean Wang <ðsys CLK_ETH_GP0_EN>, 9535f599b3aSSean Wang <ðsys CLK_ETH_GP1_EN>, 9545f599b3aSSean Wang <ðsys CLK_ETH_GP2_EN>, 9555f599b3aSSean Wang <&sgmiisys CLK_SGMII_TX250M_EN>, 9565f599b3aSSean Wang <&sgmiisys CLK_SGMII_RX250M_EN>, 9575f599b3aSSean Wang <&sgmiisys CLK_SGMII_CDR_REF>, 9585f599b3aSSean Wang <&sgmiisys CLK_SGMII_CDR_FB>, 9595f599b3aSSean Wang <&topckgen CLK_TOP_SGMIIPLL>, 9605f599b3aSSean Wang <&apmixedsys CLK_APMIXED_ETH2PLL>; 9615f599b3aSSean Wang clock-names = "ethif", "esw", "gp0", "gp1", "gp2", 9625f599b3aSSean Wang "sgmii_tx250m", "sgmii_rx250m", 9635f599b3aSSean Wang "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck", 9645f599b3aSSean Wang "eth2pll"; 9655f599b3aSSean Wang power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>; 9665f599b3aSSean Wang mediatek,ethsys = <ðsys>; 9675f599b3aSSean Wang mediatek,sgmiisys = <&sgmiisys>; 9685f599b3aSSean Wang #address-cells = <1>; 9695f599b3aSSean Wang #size-cells = <0>; 9705f599b3aSSean Wang status = "disabled"; 9715f599b3aSSean Wang }; 9725f599b3aSSean Wang 973d7167881SSean Wang sgmiisys: sgmiisys@1b128000 { 974d7167881SSean Wang compatible = "mediatek,mt7622-sgmiisys", 975d7167881SSean Wang "syscon"; 976afdede61SSean Wang reg = <0 0x1b128000 0 0x3000>; 977d7167881SSean Wang #clock-cells = <1>; 978d7167881SSean Wang }; 979c4629c34SSean Wang}; 980