xref: /openbmc/linux/arch/arm64/boot/dts/mediatek/mt7622.dtsi (revision 34093104304df1eb09f9bd15f8f157f085a85a3b)
1c4629c34SSean Wang/*
2c4629c34SSean Wang * Copyright (c) 2017 MediaTek Inc.
3c4629c34SSean Wang * Author: Ming Huang <ming.huang@mediatek.com>
4c4629c34SSean Wang *	   Sean Wang <sean.wang@mediatek.com>
5c4629c34SSean Wang *
6c4629c34SSean Wang * SPDX-License-Identifier: (GPL-2.0 OR MIT)
7c4629c34SSean Wang */
8c4629c34SSean Wang
9c4629c34SSean Wang#include <dt-bindings/interrupt-controller/irq.h>
10c4629c34SSean Wang#include <dt-bindings/interrupt-controller/arm-gic.h>
11d7167881SSean Wang#include <dt-bindings/clock/mt7622-clk.h>
12a39251eeSRyder Lee#include <dt-bindings/phy/phy.h>
13925bd27fSSean Wang#include <dt-bindings/power/mt7622-power.h>
14d7167881SSean Wang#include <dt-bindings/reset/mt7622-reset.h>
15ae457b76SSean Wang#include <dt-bindings/thermal/thermal.h>
16c4629c34SSean Wang
17c4629c34SSean Wang/ {
18c4629c34SSean Wang	compatible = "mediatek,mt7622";
19c4629c34SSean Wang	interrupt-parent = <&sysirq>;
20c4629c34SSean Wang	#address-cells = <2>;
21c4629c34SSean Wang	#size-cells = <2>;
22c4629c34SSean Wang
23a5a80f78SSean Wang	cpu_opp_table: opp-table {
24a5a80f78SSean Wang		compatible = "operating-points-v2";
25a5a80f78SSean Wang		opp-shared;
26a5a80f78SSean Wang		opp-300000000 {
27a5a80f78SSean Wang			opp-hz = /bits/ 64 <30000000>;
28a5a80f78SSean Wang			opp-microvolt = <950000>;
29a5a80f78SSean Wang		};
30a5a80f78SSean Wang
31a5a80f78SSean Wang		opp-437500000 {
32a5a80f78SSean Wang			opp-hz = /bits/ 64 <437500000>;
33a5a80f78SSean Wang			opp-microvolt = <1000000>;
34a5a80f78SSean Wang		};
35a5a80f78SSean Wang
36a5a80f78SSean Wang		opp-600000000 {
37a5a80f78SSean Wang			opp-hz = /bits/ 64 <600000000>;
38a5a80f78SSean Wang			opp-microvolt = <1050000>;
39a5a80f78SSean Wang		};
40a5a80f78SSean Wang
41a5a80f78SSean Wang		opp-812500000 {
42a5a80f78SSean Wang			opp-hz = /bits/ 64 <812500000>;
43a5a80f78SSean Wang			opp-microvolt = <1100000>;
44a5a80f78SSean Wang		};
45a5a80f78SSean Wang
46a5a80f78SSean Wang		opp-1025000000 {
47a5a80f78SSean Wang			opp-hz = /bits/ 64 <1025000000>;
48a5a80f78SSean Wang			opp-microvolt = <1150000>;
49a5a80f78SSean Wang		};
50a5a80f78SSean Wang
51a5a80f78SSean Wang		opp-1137500000 {
52a5a80f78SSean Wang			opp-hz = /bits/ 64 <1137500000>;
53a5a80f78SSean Wang			opp-microvolt = <1200000>;
54a5a80f78SSean Wang		};
55a5a80f78SSean Wang
56a5a80f78SSean Wang		opp-1262500000 {
57a5a80f78SSean Wang			opp-hz = /bits/ 64 <1262500000>;
58a5a80f78SSean Wang			opp-microvolt = <1250000>;
59a5a80f78SSean Wang		};
60a5a80f78SSean Wang
61a5a80f78SSean Wang		opp-1350000000 {
62a5a80f78SSean Wang			opp-hz = /bits/ 64 <1350000000>;
63a5a80f78SSean Wang			opp-microvolt = <1310000>;
64a5a80f78SSean Wang		};
65a5a80f78SSean Wang	};
66a5a80f78SSean Wang
67c4629c34SSean Wang	cpus {
68c4629c34SSean Wang		#address-cells = <2>;
69c4629c34SSean Wang		#size-cells = <0>;
70c4629c34SSean Wang
71c4629c34SSean Wang		cpu0: cpu@0 {
72c4629c34SSean Wang			device_type = "cpu";
73c4629c34SSean Wang			compatible = "arm,cortex-a53", "arm,armv8";
74c4629c34SSean Wang			reg = <0x0 0x0>;
75a5a80f78SSean Wang			clocks = <&infracfg CLK_INFRA_MUX1_SEL>,
76a5a80f78SSean Wang				 <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>;
77a5a80f78SSean Wang			clock-names = "cpu", "intermediate";
78a5a80f78SSean Wang			operating-points-v2 = <&cpu_opp_table>;
79ae457b76SSean Wang			#cooling-cells = <2>;
80c4629c34SSean Wang			enable-method = "psci";
81c4629c34SSean Wang			clock-frequency = <1300000000>;
82c4629c34SSean Wang		};
83c4629c34SSean Wang
84c4629c34SSean Wang		cpu1: cpu@1 {
85c4629c34SSean Wang			device_type = "cpu";
86c4629c34SSean Wang			compatible = "arm,cortex-a53", "arm,armv8";
87c4629c34SSean Wang			reg = <0x0 0x1>;
88a5a80f78SSean Wang			clocks = <&infracfg CLK_INFRA_MUX1_SEL>,
89a5a80f78SSean Wang				 <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>;
90a5a80f78SSean Wang			clock-names = "cpu", "intermediate";
91a5a80f78SSean Wang			operating-points-v2 = <&cpu_opp_table>;
92c4629c34SSean Wang			enable-method = "psci";
93c4629c34SSean Wang			clock-frequency = <1300000000>;
94c4629c34SSean Wang		};
95c4629c34SSean Wang	};
96c4629c34SSean Wang
97d7167881SSean Wang	pwrap_clk: dummy40m {
98d7167881SSean Wang		compatible = "fixed-clock";
99d7167881SSean Wang		clock-frequency = <40000000>;
100d7167881SSean Wang		#clock-cells = <0>;
101d7167881SSean Wang	};
102d7167881SSean Wang
103d7167881SSean Wang	clk25m: oscillator {
104d7167881SSean Wang		compatible = "fixed-clock";
105d7167881SSean Wang		#clock-cells = <0>;
106d7167881SSean Wang		clock-frequency = <25000000>;
107d7167881SSean Wang		clock-output-names = "clkxtal";
108d7167881SSean Wang	};
109d7167881SSean Wang
110c4629c34SSean Wang	psci {
111c4629c34SSean Wang		compatible  = "arm,psci-0.2";
112c4629c34SSean Wang		method      = "smc";
113c4629c34SSean Wang	};
114c4629c34SSean Wang
115c4629c34SSean Wang	reserved-memory {
116c4629c34SSean Wang		#address-cells = <2>;
117c4629c34SSean Wang		#size-cells = <2>;
118c4629c34SSean Wang		ranges;
119c4629c34SSean Wang
120c4629c34SSean Wang		/* 192 KiB reserved for ARM Trusted Firmware (BL31) */
121c4629c34SSean Wang		secmon_reserved: secmon@43000000 {
122c4629c34SSean Wang			reg = <0 0x43000000 0 0x30000>;
123c4629c34SSean Wang			no-map;
124c4629c34SSean Wang		};
125c4629c34SSean Wang	};
126c4629c34SSean Wang
127ae457b76SSean Wang	thermal-zones {
128ae457b76SSean Wang		cpu_thermal: cpu-thermal {
129ae457b76SSean Wang			polling-delay-passive = <1000>;
130ae457b76SSean Wang			polling-delay = <1000>;
131ae457b76SSean Wang
132ae457b76SSean Wang			thermal-sensors = <&thermal 0>;
133ae457b76SSean Wang
134ae457b76SSean Wang			trips {
135ae457b76SSean Wang				cpu_passive: cpu-passive {
136ae457b76SSean Wang					temperature = <47000>;
137ae457b76SSean Wang					hysteresis = <2000>;
138ae457b76SSean Wang					type = "passive";
139ae457b76SSean Wang				};
140ae457b76SSean Wang
141ae457b76SSean Wang				cpu_active: cpu-active {
142ae457b76SSean Wang					temperature = <67000>;
143ae457b76SSean Wang					hysteresis = <2000>;
144ae457b76SSean Wang					type = "active";
145ae457b76SSean Wang				};
146ae457b76SSean Wang
147ae457b76SSean Wang				cpu_hot: cpu-hot {
148ae457b76SSean Wang					temperature = <87000>;
149ae457b76SSean Wang					hysteresis = <2000>;
150ae457b76SSean Wang					type = "hot";
151ae457b76SSean Wang				};
152ae457b76SSean Wang
153ae457b76SSean Wang				cpu-crit {
154ae457b76SSean Wang					temperature = <107000>;
155ae457b76SSean Wang					hysteresis = <2000>;
156ae457b76SSean Wang					type = "critical";
157ae457b76SSean Wang				};
158ae457b76SSean Wang			};
159ae457b76SSean Wang
160ae457b76SSean Wang			cooling-maps {
161ae457b76SSean Wang				map0 {
162ae457b76SSean Wang					trip = <&cpu_passive>;
163ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
164ae457b76SSean Wang				};
165ae457b76SSean Wang
166ae457b76SSean Wang				map1 {
167ae457b76SSean Wang					trip = <&cpu_active>;
168ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
169ae457b76SSean Wang				};
170ae457b76SSean Wang
171ae457b76SSean Wang				map2 {
172ae457b76SSean Wang					trip = <&cpu_hot>;
173ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
174ae457b76SSean Wang				};
175ae457b76SSean Wang			};
176ae457b76SSean Wang		};
177ae457b76SSean Wang	};
178ae457b76SSean Wang
179c4629c34SSean Wang	timer {
180c4629c34SSean Wang		compatible = "arm,armv8-timer";
181c4629c34SSean Wang		interrupt-parent = <&gic>;
182c4629c34SSean Wang		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
183c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
184c4629c34SSean Wang			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
185c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
186c4629c34SSean Wang			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) |
187c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
188c4629c34SSean Wang			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) |
189c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>;
190c4629c34SSean Wang	};
191c4629c34SSean Wang
192d7167881SSean Wang	infracfg: infracfg@10000000 {
193d7167881SSean Wang		compatible = "mediatek,mt7622-infracfg",
194d7167881SSean Wang			     "syscon";
195d7167881SSean Wang		reg = <0 0x10000000 0 0x1000>;
196d7167881SSean Wang		#clock-cells = <1>;
197d7167881SSean Wang		#reset-cells = <1>;
198d7167881SSean Wang	};
199d7167881SSean Wang
200c4ff2adeSSean Wang	pwrap: pwrap@10001000 {
201c4ff2adeSSean Wang		compatible = "mediatek,mt7622-pwrap";
202c4ff2adeSSean Wang		reg = <0 0x10001000 0 0x250>;
203c4ff2adeSSean Wang		reg-names = "pwrap";
204c4ff2adeSSean Wang		clocks = <&infracfg CLK_INFRA_PMIC_PD>, <&pwrap_clk>;
205c4ff2adeSSean Wang		clock-names = "spi", "wrap";
206c4ff2adeSSean Wang		resets = <&infracfg MT7622_INFRA_PMIC_WRAP_RST>;
207c4ff2adeSSean Wang		reset-names = "pwrap";
208c4ff2adeSSean Wang		interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
209c4ff2adeSSean Wang		status = "disabled";
210c4ff2adeSSean Wang	};
211c4ff2adeSSean Wang
212d7167881SSean Wang	pericfg: pericfg@10002000 {
213d7167881SSean Wang		compatible = "mediatek,mt7622-pericfg",
214d7167881SSean Wang			     "syscon";
215d7167881SSean Wang		reg = <0 0x10002000 0 0x1000>;
216d7167881SSean Wang		#clock-cells = <1>;
217d7167881SSean Wang		#reset-cells = <1>;
218d7167881SSean Wang	};
219d7167881SSean Wang
220925bd27fSSean Wang	scpsys: scpsys@10006000 {
221925bd27fSSean Wang		compatible = "mediatek,mt7622-scpsys",
222925bd27fSSean Wang			     "syscon";
223925bd27fSSean Wang		#power-domain-cells = <1>;
224925bd27fSSean Wang		reg = <0 0x10006000 0 0x1000>;
225925bd27fSSean Wang		interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_LOW>,
226925bd27fSSean Wang			     <GIC_SPI 166 IRQ_TYPE_LEVEL_LOW>,
227925bd27fSSean Wang			     <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>,
228925bd27fSSean Wang			     <GIC_SPI 168 IRQ_TYPE_LEVEL_LOW>;
229925bd27fSSean Wang		infracfg = <&infracfg>;
230925bd27fSSean Wang		clocks = <&topckgen CLK_TOP_HIF_SEL>;
231925bd27fSSean Wang		clock-names = "hif_sel";
232925bd27fSSean Wang	};
233925bd27fSSean Wang
234ae457b76SSean Wang	cir: cir@10009000 {
235ae457b76SSean Wang		compatible = "mediatek,mt7622-cir";
236ae457b76SSean Wang		reg = <0 0x10009000 0 0x1000>;
237ae457b76SSean Wang		interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_LOW>;
238ae457b76SSean Wang		clocks = <&infracfg CLK_INFRA_IRRX_PD>,
239ae457b76SSean Wang			 <&topckgen CLK_TOP_AXI_SEL>;
240ae457b76SSean Wang		clock-names = "clk", "bus";
241ae457b76SSean Wang		status = "disabled";
242ae457b76SSean Wang	};
243ae457b76SSean Wang
244c4629c34SSean Wang	sysirq: interrupt-controller@10200620 {
245c4629c34SSean Wang		compatible = "mediatek,mt7622-sysirq",
246c4629c34SSean Wang			     "mediatek,mt6577-sysirq";
247c4629c34SSean Wang		interrupt-controller;
248c4629c34SSean Wang		#interrupt-cells = <3>;
249c4629c34SSean Wang		interrupt-parent = <&gic>;
250c4629c34SSean Wang		reg = <0 0x10200620 0 0x20>;
251c4629c34SSean Wang	};
252c4629c34SSean Wang
253ae457b76SSean Wang	efuse: efuse@10206000 {
254ae457b76SSean Wang		compatible = "mediatek,mt7622-efuse",
255ae457b76SSean Wang			     "mediatek,efuse";
256ae457b76SSean Wang		reg = <0 0x10206000 0 0x1000>;
257ae457b76SSean Wang		#address-cells = <1>;
258ae457b76SSean Wang		#size-cells = <1>;
259ae457b76SSean Wang
260ae457b76SSean Wang		thermal_calibration: calib@198 {
261ae457b76SSean Wang			reg = <0x198 0xc>;
262ae457b76SSean Wang		};
263ae457b76SSean Wang	};
264ae457b76SSean Wang
265d7167881SSean Wang	apmixedsys: apmixedsys@10209000 {
266d7167881SSean Wang		compatible = "mediatek,mt7622-apmixedsys",
267d7167881SSean Wang			     "syscon";
268d7167881SSean Wang		reg = <0 0x10209000 0 0x1000>;
269d7167881SSean Wang		#clock-cells = <1>;
270d7167881SSean Wang	};
271d7167881SSean Wang
272d7167881SSean Wang	topckgen: topckgen@10210000 {
273d7167881SSean Wang		compatible = "mediatek,mt7622-topckgen",
274d7167881SSean Wang			     "syscon";
275d7167881SSean Wang		reg = <0 0x10210000 0 0x1000>;
276d7167881SSean Wang		#clock-cells = <1>;
277d7167881SSean Wang	};
278d7167881SSean Wang
279ae457b76SSean Wang	rng: rng@1020f000 {
280ae457b76SSean Wang		compatible = "mediatek,mt7622-rng",
281ae457b76SSean Wang			     "mediatek,mt7623-rng";
282ae457b76SSean Wang		reg = <0 0x1020f000 0 0x1000>;
283ae457b76SSean Wang		clocks = <&infracfg CLK_INFRA_TRNG>;
284ae457b76SSean Wang		clock-names = "rng";
285ae457b76SSean Wang	};
286ae457b76SSean Wang
2873725ba3fSSean Wang	pio: pinctrl@10211000 {
2883725ba3fSSean Wang		compatible = "mediatek,mt7622-pinctrl";
289*34093104SSean Wang		reg = <0 0x10211000 0 0x1000>,
290*34093104SSean Wang		      <0 0x10005000 0 0x1000>;
291*34093104SSean Wang		reg-names = "base", "eint";
2923725ba3fSSean Wang		gpio-controller;
2933725ba3fSSean Wang		#gpio-cells = <2>;
294*34093104SSean Wang		interrupt-controller;
295*34093104SSean Wang		interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
296*34093104SSean Wang		interrupt-parent = <&gic>;
297*34093104SSean Wang		#interrupt-cells = <2>;
2983725ba3fSSean Wang	};
2993725ba3fSSean Wang
300ae457b76SSean Wang	watchdog: watchdog@10212000 {
301ae457b76SSean Wang		compatible = "mediatek,mt7622-wdt",
302ae457b76SSean Wang			     "mediatek,mt6589-wdt";
303ae457b76SSean Wang		reg = <0 0x10212000 0 0x800>;
304ae457b76SSean Wang	};
305ae457b76SSean Wang
306ae457b76SSean Wang	rtc: rtc@10212800 {
307ae457b76SSean Wang		compatible = "mediatek,mt7622-rtc",
308ae457b76SSean Wang			     "mediatek,soc-rtc";
309ae457b76SSean Wang		reg = <0 0x10212800 0 0x200>;
310ae457b76SSean Wang		interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_LOW>;
311ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_RTC>;
312ae457b76SSean Wang		clock-names = "rtc";
313ae457b76SSean Wang	};
314ae457b76SSean Wang
315c4629c34SSean Wang	gic: interrupt-controller@10300000 {
316c4629c34SSean Wang		compatible = "arm,gic-400";
317c4629c34SSean Wang		interrupt-controller;
318c4629c34SSean Wang		#interrupt-cells = <3>;
319c4629c34SSean Wang		interrupt-parent = <&gic>;
320c4629c34SSean Wang		reg = <0 0x10310000 0 0x1000>,
321c4629c34SSean Wang		      <0 0x10320000 0 0x1000>,
322c4629c34SSean Wang		      <0 0x10340000 0 0x2000>,
323c4629c34SSean Wang		      <0 0x10360000 0 0x2000>;
324c4629c34SSean Wang	};
325c4629c34SSean Wang
326ae457b76SSean Wang	auxadc: adc@11001000 {
327ae457b76SSean Wang		compatible = "mediatek,mt7622-auxadc";
328ae457b76SSean Wang		reg = <0 0x11001000 0 0x1000>;
329ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_AUXADC_PD>;
330ae457b76SSean Wang		clock-names = "main";
331ae457b76SSean Wang		#io-channel-cells = <1>;
332ae457b76SSean Wang	};
333ae457b76SSean Wang
334c4629c34SSean Wang	uart0: serial@11002000 {
335c4629c34SSean Wang		compatible = "mediatek,mt7622-uart",
336c4629c34SSean Wang			     "mediatek,mt6577-uart";
337c4629c34SSean Wang		reg = <0 0x11002000 0 0x400>;
338c4629c34SSean Wang		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
33913f36c32SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
34013f36c32SSean Wang			 <&pericfg CLK_PERI_UART1_PD>;
341c4629c34SSean Wang		clock-names = "baud", "bus";
342c4629c34SSean Wang		status = "disabled";
343c4629c34SSean Wang	};
344d7167881SSean Wang
345ae457b76SSean Wang	uart1: serial@11003000 {
346ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
347ae457b76SSean Wang			     "mediatek,mt6577-uart";
348ae457b76SSean Wang		reg = <0 0x11003000 0 0x400>;
349ae457b76SSean Wang		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
350ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
351ae457b76SSean Wang			 <&pericfg CLK_PERI_UART1_PD>;
352ae457b76SSean Wang		clock-names = "baud", "bus";
353ae457b76SSean Wang		status = "disabled";
354ae457b76SSean Wang	};
355ae457b76SSean Wang
356ae457b76SSean Wang	uart2: serial@11004000 {
357ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
358ae457b76SSean Wang			     "mediatek,mt6577-uart";
359ae457b76SSean Wang		reg = <0 0x11004000 0 0x400>;
360ae457b76SSean Wang		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
361ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
362ae457b76SSean Wang			 <&pericfg CLK_PERI_UART2_PD>;
363ae457b76SSean Wang		clock-names = "baud", "bus";
364ae457b76SSean Wang		status = "disabled";
365ae457b76SSean Wang	};
366ae457b76SSean Wang
367ae457b76SSean Wang	uart3: serial@11005000 {
368ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
369ae457b76SSean Wang			     "mediatek,mt6577-uart";
370ae457b76SSean Wang		reg = <0 0x11005000 0 0x400>;
371ae457b76SSean Wang		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>;
372ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
373ae457b76SSean Wang			 <&pericfg CLK_PERI_UART3_PD>;
374ae457b76SSean Wang		clock-names = "baud", "bus";
375ae457b76SSean Wang		status = "disabled";
376ae457b76SSean Wang	};
377ae457b76SSean Wang
378ae457b76SSean Wang	pwm: pwm@11006000 {
379ae457b76SSean Wang		compatible = "mediatek,mt7622-pwm";
380ae457b76SSean Wang		reg = <0 0x11006000 0 0x1000>;
381ae457b76SSean Wang		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
382ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_PWM_SEL>,
383ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM_PD>,
384ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM1_PD>,
385ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM2_PD>,
386ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM3_PD>,
387ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM4_PD>,
388ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM5_PD>,
389ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM6_PD>;
390ae457b76SSean Wang		clock-names = "top", "main", "pwm1", "pwm2", "pwm3", "pwm4",
391ae457b76SSean Wang			      "pwm5", "pwm6";
392ae457b76SSean Wang		status = "disabled";
393ae457b76SSean Wang	};
394ae457b76SSean Wang
395ae457b76SSean Wang	i2c0: i2c@11007000 {
396ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
397ae457b76SSean Wang		reg = <0 0x11007000 0 0x90>,
398ae457b76SSean Wang		      <0 0x11000100 0 0x80>;
399ae457b76SSean Wang		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
400ae457b76SSean Wang		clock-div = <16>;
401ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C0_PD>,
402ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
403ae457b76SSean Wang		clock-names = "main", "dma";
404ae457b76SSean Wang		#address-cells = <1>;
405ae457b76SSean Wang		#size-cells = <0>;
406ae457b76SSean Wang		status = "disabled";
407ae457b76SSean Wang	};
408ae457b76SSean Wang
409ae457b76SSean Wang	i2c1: i2c@11008000 {
410ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
411ae457b76SSean Wang		reg = <0 0x11008000 0 0x90>,
412ae457b76SSean Wang		      <0 0x11000180 0 0x80>;
413ae457b76SSean Wang		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
414ae457b76SSean Wang		clock-div = <16>;
415ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C1_PD>,
416ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
417ae457b76SSean Wang		clock-names = "main", "dma";
418ae457b76SSean Wang		#address-cells = <1>;
419ae457b76SSean Wang		#size-cells = <0>;
420ae457b76SSean Wang		status = "disabled";
421ae457b76SSean Wang	};
422ae457b76SSean Wang
423ae457b76SSean Wang	i2c2: i2c@11009000 {
424ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
425ae457b76SSean Wang		reg = <0 0x11009000 0 0x90>,
426ae457b76SSean Wang		      <0 0x11000200 0 0x80>;
427ae457b76SSean Wang		interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
428ae457b76SSean Wang		clock-div = <16>;
429ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C2_PD>,
430ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
431ae457b76SSean Wang		clock-names = "main", "dma";
432ae457b76SSean Wang		#address-cells = <1>;
433ae457b76SSean Wang		#size-cells = <0>;
434ae457b76SSean Wang		status = "disabled";
435ae457b76SSean Wang	};
436ae457b76SSean Wang
437ae457b76SSean Wang	spi0: spi@1100a000 {
438ae457b76SSean Wang		compatible = "mediatek,mt7622-spi";
439ae457b76SSean Wang		reg = <0 0x1100a000 0 0x100>;
440ae457b76SSean Wang		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_LOW>;
441ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
442ae457b76SSean Wang			 <&topckgen CLK_TOP_SPI0_SEL>,
443ae457b76SSean Wang			 <&pericfg CLK_PERI_SPI0_PD>;
444ae457b76SSean Wang		clock-names = "parent-clk", "sel-clk", "spi-clk";
445ae457b76SSean Wang		#address-cells = <1>;
446ae457b76SSean Wang		#size-cells = <0>;
447ae457b76SSean Wang		status = "disabled";
448ae457b76SSean Wang	};
449ae457b76SSean Wang
450ae457b76SSean Wang	thermal: thermal@1100b000 {
451ae457b76SSean Wang		#thermal-sensor-cells = <1>;
452ae457b76SSean Wang		compatible = "mediatek,mt7622-thermal";
453ae457b76SSean Wang		reg = <0 0x1100b000 0 0x1000>;
454ae457b76SSean Wang		interrupts = <0 78 IRQ_TYPE_LEVEL_LOW>;
455ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_THERM_PD>,
456ae457b76SSean Wang			 <&pericfg CLK_PERI_AUXADC_PD>;
457ae457b76SSean Wang		clock-names = "therm", "auxadc";
458ae457b76SSean Wang		resets = <&pericfg MT7622_PERI_THERM_SW_RST>;
459ae457b76SSean Wang		reset-names = "therm";
460ae457b76SSean Wang		mediatek,auxadc = <&auxadc>;
461ae457b76SSean Wang		mediatek,apmixedsys = <&apmixedsys>;
462ae457b76SSean Wang		nvmem-cells = <&thermal_calibration>;
463ae457b76SSean Wang		nvmem-cell-names = "calibration-data";
464ae457b76SSean Wang	};
465ae457b76SSean Wang
466ae457b76SSean Wang	btif: serial@1100c000 {
467ae457b76SSean Wang		compatible = "mediatek,mt7622-btif",
468ae457b76SSean Wang			     "mediatek,mtk-btif";
469ae457b76SSean Wang		reg = <0 0x1100c000 0 0x1000>;
470ae457b76SSean Wang		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_LOW>;
471ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_BTIF_PD>;
472ae457b76SSean Wang		clock-names = "main";
473ae457b76SSean Wang		reg-shift = <2>;
474ae457b76SSean Wang		reg-io-width = <4>;
475ae457b76SSean Wang		status = "disabled";
476ae457b76SSean Wang	};
477ae457b76SSean Wang
47823beb1adSSean Wang	nandc: nfi@1100d000 {
47923beb1adSSean Wang		compatible = "mediatek,mt7622-nfc";
48023beb1adSSean Wang		reg = <0 0x1100D000 0 0x1000>;
48123beb1adSSean Wang		interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>;
48223beb1adSSean Wang		clocks = <&pericfg CLK_PERI_NFI_PD>,
48323beb1adSSean Wang			 <&pericfg CLK_PERI_SNFI_PD>;
48423beb1adSSean Wang		clock-names = "nfi_clk", "pad_clk";
48523beb1adSSean Wang		ecc-engine = <&bch>;
48623beb1adSSean Wang		#address-cells = <1>;
48723beb1adSSean Wang		#size-cells = <0>;
48823beb1adSSean Wang		status = "disabled";
48923beb1adSSean Wang	};
49023beb1adSSean Wang
49123beb1adSSean Wang	bch: ecc@1100e000 {
49223beb1adSSean Wang		compatible = "mediatek,mt7622-ecc";
49323beb1adSSean Wang		reg = <0 0x1100e000 0 0x1000>;
49423beb1adSSean Wang		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>;
49523beb1adSSean Wang		clocks = <&pericfg CLK_PERI_NFIECC_PD>;
49623beb1adSSean Wang		clock-names = "nfiecc_clk";
49723beb1adSSean Wang		status = "disabled";
49823beb1adSSean Wang	};
49923beb1adSSean Wang
50023beb1adSSean Wang	nor_flash: spi@11014000 {
50123beb1adSSean Wang		compatible = "mediatek,mt7622-nor",
50223beb1adSSean Wang			     "mediatek,mt8173-nor";
50323beb1adSSean Wang		reg = <0 0x11014000 0 0xe0>;
50423beb1adSSean Wang		clocks = <&pericfg CLK_PERI_FLASH_PD>,
50523beb1adSSean Wang			 <&topckgen CLK_TOP_FLASH_SEL>;
50623beb1adSSean Wang		clock-names = "spi", "sf";
50723beb1adSSean Wang		#address-cells = <1>;
50823beb1adSSean Wang		#size-cells = <0>;
50923beb1adSSean Wang		status = "disabled";
51023beb1adSSean Wang	};
51123beb1adSSean Wang
512ae457b76SSean Wang	spi1: spi@11016000 {
513ae457b76SSean Wang		compatible = "mediatek,mt7622-spi";
514ae457b76SSean Wang		reg = <0 0x11016000 0 0x100>;
515ae457b76SSean Wang		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_LOW>;
516ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
517ae457b76SSean Wang			 <&topckgen CLK_TOP_SPI1_SEL>,
518ae457b76SSean Wang			 <&pericfg CLK_PERI_SPI1_PD>;
519ae457b76SSean Wang		clock-names = "parent-clk", "sel-clk", "spi-clk";
520ae457b76SSean Wang		#address-cells = <1>;
521ae457b76SSean Wang		#size-cells = <0>;
522ae457b76SSean Wang		status = "disabled";
523ae457b76SSean Wang	};
524ae457b76SSean Wang
525ae457b76SSean Wang	uart4: serial@11019000 {
526ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
527ae457b76SSean Wang			     "mediatek,mt6577-uart";
528ae457b76SSean Wang		reg = <0 0x11019000 0 0x400>;
529ae457b76SSean Wang		interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_LOW>;
530ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
531ae457b76SSean Wang			 <&pericfg CLK_PERI_UART4_PD>;
532ae457b76SSean Wang		clock-names = "baud", "bus";
533ae457b76SSean Wang		status = "disabled";
534ae457b76SSean Wang	};
535ae457b76SSean Wang
536f1e0d0d8SRyder Lee	audsys: clock-controller@11220000 {
537f1e0d0d8SRyder Lee		compatible = "mediatek,mt7622-audsys", "syscon";
538f1e0d0d8SRyder Lee		reg = <0 0x11220000 0 0x2000>;
539f1e0d0d8SRyder Lee		#clock-cells = <1>;
540f1e0d0d8SRyder Lee
541f1e0d0d8SRyder Lee		afe: audio-controller {
542f1e0d0d8SRyder Lee			compatible = "mediatek,mt7622-audio";
543f1e0d0d8SRyder Lee			interrupts =  <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>,
544f1e0d0d8SRyder Lee				      <GIC_SPI 145 IRQ_TYPE_LEVEL_LOW>;
545f1e0d0d8SRyder Lee			interrupt-names	= "afe", "asys";
546f1e0d0d8SRyder Lee
547f1e0d0d8SRyder Lee			clocks = <&infracfg CLK_INFRA_AUDIO_PD>,
548f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_AUD1_SEL>,
549f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_AUD2_SEL>,
550f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_A1SYS_HP_DIV_PD>,
551f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_A2SYS_HP_DIV_PD>,
552f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S0_MCK_SEL>,
553f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S1_MCK_SEL>,
554f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S2_MCK_SEL>,
555f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S3_MCK_SEL>,
556f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S0_MCK_DIV>,
557f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S1_MCK_DIV>,
558f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S2_MCK_DIV>,
559f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S3_MCK_DIV>,
560f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S0_MCK_DIV_PD>,
561f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S1_MCK_DIV_PD>,
562f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S2_MCK_DIV_PD>,
563f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S3_MCK_DIV_PD>,
564f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SO1>,
565f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SO2>,
566f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SO3>,
567f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SO4>,
568f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SIN1>,
569f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SIN2>,
570f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SIN3>,
571f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SIN4>,
572f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_ASRCO1>,
573f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_ASRCO2>,
574f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_ASRCO3>,
575f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_ASRCO4>,
576f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_AFE>,
577f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_AFE_CONN>,
578f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_A1SYS>,
579f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_A2SYS>;
580f1e0d0d8SRyder Lee
581f1e0d0d8SRyder Lee			clock-names = "infra_sys_audio_clk",
582f1e0d0d8SRyder Lee				      "top_audio_mux1_sel",
583f1e0d0d8SRyder Lee				      "top_audio_mux2_sel",
584f1e0d0d8SRyder Lee				      "top_audio_a1sys_hp",
585f1e0d0d8SRyder Lee				      "top_audio_a2sys_hp",
586f1e0d0d8SRyder Lee				      "i2s0_src_sel",
587f1e0d0d8SRyder Lee				      "i2s1_src_sel",
588f1e0d0d8SRyder Lee				      "i2s2_src_sel",
589f1e0d0d8SRyder Lee				      "i2s3_src_sel",
590f1e0d0d8SRyder Lee				      "i2s0_src_div",
591f1e0d0d8SRyder Lee				      "i2s1_src_div",
592f1e0d0d8SRyder Lee				      "i2s2_src_div",
593f1e0d0d8SRyder Lee				      "i2s3_src_div",
594f1e0d0d8SRyder Lee				      "i2s0_mclk_en",
595f1e0d0d8SRyder Lee				      "i2s1_mclk_en",
596f1e0d0d8SRyder Lee				      "i2s2_mclk_en",
597f1e0d0d8SRyder Lee				      "i2s3_mclk_en",
598f1e0d0d8SRyder Lee				      "i2so0_hop_ck",
599f1e0d0d8SRyder Lee				      "i2so1_hop_ck",
600f1e0d0d8SRyder Lee				      "i2so2_hop_ck",
601f1e0d0d8SRyder Lee				      "i2so3_hop_ck",
602f1e0d0d8SRyder Lee				      "i2si0_hop_ck",
603f1e0d0d8SRyder Lee				      "i2si1_hop_ck",
604f1e0d0d8SRyder Lee				      "i2si2_hop_ck",
605f1e0d0d8SRyder Lee				      "i2si3_hop_ck",
606f1e0d0d8SRyder Lee				      "asrc0_out_ck",
607f1e0d0d8SRyder Lee				      "asrc1_out_ck",
608f1e0d0d8SRyder Lee				      "asrc2_out_ck",
609f1e0d0d8SRyder Lee				      "asrc3_out_ck",
610f1e0d0d8SRyder Lee				      "audio_afe_pd",
611f1e0d0d8SRyder Lee				      "audio_afe_conn_pd",
612f1e0d0d8SRyder Lee				      "audio_a1sys_pd",
613f1e0d0d8SRyder Lee				      "audio_a2sys_pd";
614f1e0d0d8SRyder Lee
615f1e0d0d8SRyder Lee			assigned-clocks = <&topckgen CLK_TOP_A1SYS_HP_SEL>,
616f1e0d0d8SRyder Lee					  <&topckgen CLK_TOP_A2SYS_HP_SEL>,
617f1e0d0d8SRyder Lee					  <&topckgen CLK_TOP_A1SYS_HP_DIV>,
618f1e0d0d8SRyder Lee					  <&topckgen CLK_TOP_A2SYS_HP_DIV>;
619f1e0d0d8SRyder Lee			assigned-clock-parents = <&topckgen CLK_TOP_AUD1PLL>,
620f1e0d0d8SRyder Lee						 <&topckgen CLK_TOP_AUD2PLL>;
621f1e0d0d8SRyder Lee			assigned-clock-rates = <0>, <0>, <49152000>, <45158400>;
622f1e0d0d8SRyder Lee		};
623f1e0d0d8SRyder Lee	};
624f1e0d0d8SRyder Lee
6252c002a30SSean Wang	mmc0: mmc@11230000 {
6262c002a30SSean Wang		compatible = "mediatek,mt7622-mmc";
6272c002a30SSean Wang		reg = <0 0x11230000 0 0x1000>;
6282c002a30SSean Wang		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
6292c002a30SSean Wang		clocks = <&pericfg CLK_PERI_MSDC30_0_PD>,
6302c002a30SSean Wang			 <&topckgen CLK_TOP_MSDC50_0_SEL>;
6312c002a30SSean Wang		clock-names = "source", "hclk";
6322c002a30SSean Wang		status = "disabled";
6332c002a30SSean Wang	};
6342c002a30SSean Wang
6352c002a30SSean Wang	mmc1: mmc@11240000 {
6362c002a30SSean Wang		compatible = "mediatek,mt7622-mmc";
6372c002a30SSean Wang		reg = <0 0x11240000 0 0x1000>;
6382c002a30SSean Wang		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>;
6392c002a30SSean Wang		clocks = <&pericfg CLK_PERI_MSDC30_1_PD>,
6402c002a30SSean Wang			 <&topckgen CLK_TOP_AXI_SEL>;
6412c002a30SSean Wang		clock-names = "source", "hclk";
6422c002a30SSean Wang		status = "disabled";
6432c002a30SSean Wang	};
6442c002a30SSean Wang
645d7167881SSean Wang	ssusbsys: ssusbsys@1a000000 {
646d7167881SSean Wang		compatible = "mediatek,mt7622-ssusbsys",
647d7167881SSean Wang			     "syscon";
648d7167881SSean Wang		reg = <0 0x1a000000 0 0x1000>;
649d7167881SSean Wang		#clock-cells = <1>;
650d7167881SSean Wang		#reset-cells = <1>;
651d7167881SSean Wang	};
652d7167881SSean Wang
6530f12d5b3SChunfeng Yun	ssusb: usb@1a0c0000 {
6540f12d5b3SChunfeng Yun		compatible = "mediatek,mt7622-xhci",
6550f12d5b3SChunfeng Yun			     "mediatek,mtk-xhci";
6560f12d5b3SChunfeng Yun		reg = <0 0x1a0c0000 0 0x01000>,
6570f12d5b3SChunfeng Yun		      <0 0x1a0c4700 0 0x0100>;
6580f12d5b3SChunfeng Yun		reg-names = "mac", "ippc";
6590f12d5b3SChunfeng Yun		interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_LOW>;
6600f12d5b3SChunfeng Yun		power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF1>;
6610f12d5b3SChunfeng Yun		clocks = <&ssusbsys CLK_SSUSB_SYS_EN>,
6620f12d5b3SChunfeng Yun			 <&ssusbsys CLK_SSUSB_REF_EN>,
6630f12d5b3SChunfeng Yun			 <&ssusbsys CLK_SSUSB_MCU_EN>,
6640f12d5b3SChunfeng Yun			 <&ssusbsys CLK_SSUSB_DMA_EN>;
6650f12d5b3SChunfeng Yun		clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck";
6660f12d5b3SChunfeng Yun		phys = <&u2port0 PHY_TYPE_USB2>,
6670f12d5b3SChunfeng Yun		       <&u3port0 PHY_TYPE_USB3>,
6680f12d5b3SChunfeng Yun		       <&u2port1 PHY_TYPE_USB2>;
6690f12d5b3SChunfeng Yun
6700f12d5b3SChunfeng Yun		status = "disabled";
6710f12d5b3SChunfeng Yun	};
6720f12d5b3SChunfeng Yun
6730f12d5b3SChunfeng Yun	u3phy: usb-phy@1a0c4000 {
6740f12d5b3SChunfeng Yun		compatible = "mediatek,mt7622-u3phy",
6750f12d5b3SChunfeng Yun			     "mediatek,generic-tphy-v1";
6760f12d5b3SChunfeng Yun		reg = <0 0x1a0c4000 0 0x700>;
6770f12d5b3SChunfeng Yun		#address-cells = <2>;
6780f12d5b3SChunfeng Yun		#size-cells = <2>;
6790f12d5b3SChunfeng Yun		ranges;
6800f12d5b3SChunfeng Yun		status = "disabled";
6810f12d5b3SChunfeng Yun
6820f12d5b3SChunfeng Yun		u2port0: usb-phy@1a0c4800 {
6830f12d5b3SChunfeng Yun			reg = <0 0x1a0c4800 0 0x0100>;
6840f12d5b3SChunfeng Yun			#phy-cells = <1>;
6850f12d5b3SChunfeng Yun			clocks = <&ssusbsys CLK_SSUSB_U2_PHY_EN>;
6860f12d5b3SChunfeng Yun			clock-names = "ref";
6870f12d5b3SChunfeng Yun		};
6880f12d5b3SChunfeng Yun
6890f12d5b3SChunfeng Yun		u3port0: usb-phy@1a0c4900 {
6900f12d5b3SChunfeng Yun			reg = <0 0x1a0c4900 0 0x0700>;
6910f12d5b3SChunfeng Yun			#phy-cells = <1>;
6920f12d5b3SChunfeng Yun			clocks = <&clk25m>;
6930f12d5b3SChunfeng Yun			clock-names = "ref";
6940f12d5b3SChunfeng Yun		};
6950f12d5b3SChunfeng Yun
6960f12d5b3SChunfeng Yun		u2port1: usb-phy@1a0c5000 {
6970f12d5b3SChunfeng Yun			reg = <0 0x1a0c5000 0 0x0100>;
6980f12d5b3SChunfeng Yun			#phy-cells = <1>;
6990f12d5b3SChunfeng Yun			clocks = <&ssusbsys CLK_SSUSB_U2_PHY_1P_EN>;
7000f12d5b3SChunfeng Yun			clock-names = "ref";
7010f12d5b3SChunfeng Yun		};
7020f12d5b3SChunfeng Yun	};
7030f12d5b3SChunfeng Yun
704d7167881SSean Wang	pciesys: pciesys@1a100800 {
705d7167881SSean Wang		compatible = "mediatek,mt7622-pciesys",
706d7167881SSean Wang			     "syscon";
707d7167881SSean Wang		reg = <0 0x1a100800 0 0x1000>;
708d7167881SSean Wang		#clock-cells = <1>;
709d7167881SSean Wang		#reset-cells = <1>;
710d7167881SSean Wang	};
711d7167881SSean Wang
71226907b53SRyder Lee	pcie: pcie@1a140000 {
71326907b53SRyder Lee		compatible = "mediatek,mt7622-pcie";
71426907b53SRyder Lee		device_type = "pci";
71526907b53SRyder Lee		reg = <0 0x1a140000 0 0x1000>,
71626907b53SRyder Lee		      <0 0x1a143000 0 0x1000>,
71726907b53SRyder Lee		      <0 0x1a145000 0 0x1000>;
71826907b53SRyder Lee		reg-names = "subsys", "port0", "port1";
71926907b53SRyder Lee		#address-cells = <3>;
72026907b53SRyder Lee		#size-cells = <2>;
72126907b53SRyder Lee		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>,
72226907b53SRyder Lee			     <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>;
72326907b53SRyder Lee		clocks = <&pciesys CLK_PCIE_P0_MAC_EN>,
72426907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_MAC_EN>,
72526907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AHB_EN>,
72626907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AHB_EN>,
72726907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AUX_EN>,
72826907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_AUX_EN>,
72926907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AXI_EN>,
73026907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_AXI_EN>,
73126907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_OBFF_EN>,
73226907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_OBFF_EN>,
73326907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_PIPE_EN>,
73426907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_PIPE_EN>;
73526907b53SRyder Lee		clock-names = "sys_ck0", "sys_ck1", "ahb_ck0", "ahb_ck1",
73626907b53SRyder Lee			      "aux_ck0", "aux_ck1", "axi_ck0", "axi_ck1",
73726907b53SRyder Lee			      "obff_ck0", "obff_ck1", "pipe_ck0", "pipe_ck1";
73826907b53SRyder Lee		power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
73926907b53SRyder Lee		bus-range = <0x00 0xff>;
74026907b53SRyder Lee		ranges = <0x82000000 0 0x20000000 0x0 0x20000000 0 0x10000000>;
74126907b53SRyder Lee		status = "disabled";
74226907b53SRyder Lee
74326907b53SRyder Lee		pcie0: pcie@0,0 {
74426907b53SRyder Lee			reg = <0x0000 0 0 0 0>;
74526907b53SRyder Lee			#address-cells = <3>;
74626907b53SRyder Lee			#size-cells = <2>;
74726907b53SRyder Lee			#interrupt-cells = <1>;
74826907b53SRyder Lee			ranges;
74926907b53SRyder Lee			status = "disabled";
75026907b53SRyder Lee
75126907b53SRyder Lee			num-lanes = <1>;
75226907b53SRyder Lee			interrupt-map-mask = <0 0 0 7>;
75326907b53SRyder Lee			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
75426907b53SRyder Lee					<0 0 0 2 &pcie_intc0 1>,
75526907b53SRyder Lee					<0 0 0 3 &pcie_intc0 2>,
75626907b53SRyder Lee					<0 0 0 4 &pcie_intc0 3>;
75726907b53SRyder Lee			pcie_intc0: interrupt-controller {
75826907b53SRyder Lee				interrupt-controller;
75926907b53SRyder Lee				#address-cells = <0>;
76026907b53SRyder Lee				#interrupt-cells = <1>;
76126907b53SRyder Lee			};
76226907b53SRyder Lee		};
76326907b53SRyder Lee
76426907b53SRyder Lee		pcie1: pcie@1,0 {
76526907b53SRyder Lee			reg = <0x0800 0 0 0 0>;
76626907b53SRyder Lee			#address-cells = <3>;
76726907b53SRyder Lee			#size-cells = <2>;
76826907b53SRyder Lee			#interrupt-cells = <1>;
76926907b53SRyder Lee			ranges;
77026907b53SRyder Lee			status = "disabled";
77126907b53SRyder Lee
77226907b53SRyder Lee			num-lanes = <1>;
77326907b53SRyder Lee			interrupt-map-mask = <0 0 0 7>;
77426907b53SRyder Lee			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
77526907b53SRyder Lee					<0 0 0 2 &pcie_intc1 1>,
77626907b53SRyder Lee					<0 0 0 3 &pcie_intc1 2>,
77726907b53SRyder Lee					<0 0 0 4 &pcie_intc1 3>;
77826907b53SRyder Lee			pcie_intc1: interrupt-controller {
77926907b53SRyder Lee				interrupt-controller;
78026907b53SRyder Lee				#address-cells = <0>;
78126907b53SRyder Lee				#interrupt-cells = <1>;
78226907b53SRyder Lee			};
78326907b53SRyder Lee		};
78426907b53SRyder Lee	};
78526907b53SRyder Lee
786a39251eeSRyder Lee	sata: sata@1a200000 {
787a39251eeSRyder Lee		compatible = "mediatek,mt7622-ahci",
788a39251eeSRyder Lee			     "mediatek,mtk-ahci";
789a39251eeSRyder Lee		reg = <0 0x1a200000 0 0x1100>;
790a39251eeSRyder Lee		interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
791a39251eeSRyder Lee		interrupt-names = "hostc";
792a39251eeSRyder Lee		clocks = <&pciesys CLK_SATA_AHB_EN>,
793a39251eeSRyder Lee			 <&pciesys CLK_SATA_AXI_EN>,
794a39251eeSRyder Lee			 <&pciesys CLK_SATA_ASIC_EN>,
795a39251eeSRyder Lee			 <&pciesys CLK_SATA_RBC_EN>,
796a39251eeSRyder Lee			 <&pciesys CLK_SATA_PM_EN>;
797a39251eeSRyder Lee		clock-names = "ahb", "axi", "asic", "rbc", "pm";
798a39251eeSRyder Lee		phys = <&sata_port PHY_TYPE_SATA>;
799a39251eeSRyder Lee		phy-names = "sata-phy";
800a39251eeSRyder Lee		ports-implemented = <0x1>;
801a39251eeSRyder Lee		power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
802a39251eeSRyder Lee		resets = <&pciesys MT7622_SATA_AXI_BUS_RST>,
803a39251eeSRyder Lee			 <&pciesys MT7622_SATA_PHY_SW_RST>,
804a39251eeSRyder Lee			 <&pciesys MT7622_SATA_PHY_REG_RST>;
805a39251eeSRyder Lee		reset-names = "axi", "sw", "reg";
806a39251eeSRyder Lee		mediatek,phy-mode = <&pciesys>;
807a39251eeSRyder Lee		status = "disabled";
808a39251eeSRyder Lee	};
809a39251eeSRyder Lee
810a39251eeSRyder Lee	sata_phy: sata-phy@1a243000 {
811a39251eeSRyder Lee		compatible = "mediatek,generic-tphy-v1";
812a39251eeSRyder Lee		#address-cells = <2>;
813a39251eeSRyder Lee		#size-cells = <2>;
814a39251eeSRyder Lee		ranges;
815a39251eeSRyder Lee		status = "disabled";
816a39251eeSRyder Lee
817a39251eeSRyder Lee		sata_port: sata-phy@1a243000 {
818a39251eeSRyder Lee			reg = <0 0x1a243000 0 0x0100>;
819a39251eeSRyder Lee			clocks = <&topckgen CLK_TOP_ETH_500M>;
820a39251eeSRyder Lee			clock-names = "ref";
821a39251eeSRyder Lee			#phy-cells = <1>;
822a39251eeSRyder Lee		};
823a39251eeSRyder Lee	};
824a39251eeSRyder Lee
825d7167881SSean Wang	ethsys: syscon@1b000000 {
826d7167881SSean Wang		compatible = "mediatek,mt7622-ethsys",
827d7167881SSean Wang			     "syscon";
828d7167881SSean Wang		reg = <0 0x1b000000 0 0x1000>;
829d7167881SSean Wang		#clock-cells = <1>;
830d7167881SSean Wang		#reset-cells = <1>;
831d7167881SSean Wang	};
832d7167881SSean Wang
83318928e33SSean Wang	hsdma: dma-controller@1b007000 {
83418928e33SSean Wang		compatible = "mediatek,mt7622-hsdma";
83518928e33SSean Wang		reg = <0 0x1b007000 0 0x1000>;
83618928e33SSean Wang		interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_LOW>;
83718928e33SSean Wang		clocks = <&ethsys CLK_ETH_HSDMA_EN>;
83818928e33SSean Wang		clock-names = "hsdma";
83918928e33SSean Wang		power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>;
84018928e33SSean Wang		#dma-cells = <1>;
84118928e33SSean Wang	};
84218928e33SSean Wang
8435f599b3aSSean Wang	eth: ethernet@1b100000 {
8445f599b3aSSean Wang		compatible = "mediatek,mt7622-eth",
8455f599b3aSSean Wang			     "mediatek,mt2701-eth",
8465f599b3aSSean Wang			     "syscon";
8475f599b3aSSean Wang		reg = <0 0x1b100000 0 0x20000>;
8485f599b3aSSean Wang		interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_LOW>,
8495f599b3aSSean Wang			     <GIC_SPI 224 IRQ_TYPE_LEVEL_LOW>,
8505f599b3aSSean Wang			     <GIC_SPI 225 IRQ_TYPE_LEVEL_LOW>;
8515f599b3aSSean Wang		clocks = <&topckgen CLK_TOP_ETH_SEL>,
8525f599b3aSSean Wang			 <&ethsys CLK_ETH_ESW_EN>,
8535f599b3aSSean Wang			 <&ethsys CLK_ETH_GP0_EN>,
8545f599b3aSSean Wang			 <&ethsys CLK_ETH_GP1_EN>,
8555f599b3aSSean Wang			 <&ethsys CLK_ETH_GP2_EN>,
8565f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_TX250M_EN>,
8575f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_RX250M_EN>,
8585f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_CDR_REF>,
8595f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_CDR_FB>,
8605f599b3aSSean Wang			 <&topckgen CLK_TOP_SGMIIPLL>,
8615f599b3aSSean Wang			 <&apmixedsys CLK_APMIXED_ETH2PLL>;
8625f599b3aSSean Wang		clock-names = "ethif", "esw", "gp0", "gp1", "gp2",
8635f599b3aSSean Wang			      "sgmii_tx250m", "sgmii_rx250m",
8645f599b3aSSean Wang			      "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck",
8655f599b3aSSean Wang			      "eth2pll";
8665f599b3aSSean Wang		power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>;
8675f599b3aSSean Wang		mediatek,ethsys = <&ethsys>;
8685f599b3aSSean Wang		mediatek,sgmiisys = <&sgmiisys>;
8695f599b3aSSean Wang		#address-cells = <1>;
8705f599b3aSSean Wang		#size-cells = <0>;
8715f599b3aSSean Wang		status = "disabled";
8725f599b3aSSean Wang	};
8735f599b3aSSean Wang
874d7167881SSean Wang	sgmiisys: sgmiisys@1b128000 {
875d7167881SSean Wang		compatible = "mediatek,mt7622-sgmiisys",
876d7167881SSean Wang			     "syscon";
877d7167881SSean Wang		reg = <0 0x1b128000 0 0x1000>;
878d7167881SSean Wang		#clock-cells = <1>;
879d7167881SSean Wang	};
880c4629c34SSean Wang};
881