xref: /openbmc/linux/arch/arm64/boot/dts/mediatek/mt7622.dtsi (revision 2b519747ae4859e886c37834d766fe0c7d8d82e2)
1c4629c34SSean Wang/*
2c4629c34SSean Wang * Copyright (c) 2017 MediaTek Inc.
3c4629c34SSean Wang * Author: Ming Huang <ming.huang@mediatek.com>
4c4629c34SSean Wang *	   Sean Wang <sean.wang@mediatek.com>
5c4629c34SSean Wang *
6c4629c34SSean Wang * SPDX-License-Identifier: (GPL-2.0 OR MIT)
7c4629c34SSean Wang */
8c4629c34SSean Wang
9c4629c34SSean Wang#include <dt-bindings/interrupt-controller/irq.h>
10c4629c34SSean Wang#include <dt-bindings/interrupt-controller/arm-gic.h>
11d7167881SSean Wang#include <dt-bindings/clock/mt7622-clk.h>
12a39251eeSRyder Lee#include <dt-bindings/phy/phy.h>
13925bd27fSSean Wang#include <dt-bindings/power/mt7622-power.h>
14d7167881SSean Wang#include <dt-bindings/reset/mt7622-reset.h>
15ae457b76SSean Wang#include <dt-bindings/thermal/thermal.h>
16c4629c34SSean Wang
17c4629c34SSean Wang/ {
18c4629c34SSean Wang	compatible = "mediatek,mt7622";
19c4629c34SSean Wang	interrupt-parent = <&sysirq>;
20c4629c34SSean Wang	#address-cells = <2>;
21c4629c34SSean Wang	#size-cells = <2>;
22c4629c34SSean Wang
23a5a80f78SSean Wang	cpu_opp_table: opp-table {
24a5a80f78SSean Wang		compatible = "operating-points-v2";
25a5a80f78SSean Wang		opp-shared;
26a5a80f78SSean Wang		opp-300000000 {
27a5a80f78SSean Wang			opp-hz = /bits/ 64 <30000000>;
28a5a80f78SSean Wang			opp-microvolt = <950000>;
29a5a80f78SSean Wang		};
30a5a80f78SSean Wang
31a5a80f78SSean Wang		opp-437500000 {
32a5a80f78SSean Wang			opp-hz = /bits/ 64 <437500000>;
33a5a80f78SSean Wang			opp-microvolt = <1000000>;
34a5a80f78SSean Wang		};
35a5a80f78SSean Wang
36a5a80f78SSean Wang		opp-600000000 {
37a5a80f78SSean Wang			opp-hz = /bits/ 64 <600000000>;
38a5a80f78SSean Wang			opp-microvolt = <1050000>;
39a5a80f78SSean Wang		};
40a5a80f78SSean Wang
41a5a80f78SSean Wang		opp-812500000 {
42a5a80f78SSean Wang			opp-hz = /bits/ 64 <812500000>;
43a5a80f78SSean Wang			opp-microvolt = <1100000>;
44a5a80f78SSean Wang		};
45a5a80f78SSean Wang
46a5a80f78SSean Wang		opp-1025000000 {
47a5a80f78SSean Wang			opp-hz = /bits/ 64 <1025000000>;
48a5a80f78SSean Wang			opp-microvolt = <1150000>;
49a5a80f78SSean Wang		};
50a5a80f78SSean Wang
51a5a80f78SSean Wang		opp-1137500000 {
52a5a80f78SSean Wang			opp-hz = /bits/ 64 <1137500000>;
53a5a80f78SSean Wang			opp-microvolt = <1200000>;
54a5a80f78SSean Wang		};
55a5a80f78SSean Wang
56a5a80f78SSean Wang		opp-1262500000 {
57a5a80f78SSean Wang			opp-hz = /bits/ 64 <1262500000>;
58a5a80f78SSean Wang			opp-microvolt = <1250000>;
59a5a80f78SSean Wang		};
60a5a80f78SSean Wang
61a5a80f78SSean Wang		opp-1350000000 {
62a5a80f78SSean Wang			opp-hz = /bits/ 64 <1350000000>;
63a5a80f78SSean Wang			opp-microvolt = <1310000>;
64a5a80f78SSean Wang		};
65a5a80f78SSean Wang	};
66a5a80f78SSean Wang
67c4629c34SSean Wang	cpus {
68c4629c34SSean Wang		#address-cells = <2>;
69c4629c34SSean Wang		#size-cells = <0>;
70c4629c34SSean Wang
71c4629c34SSean Wang		cpu0: cpu@0 {
72c4629c34SSean Wang			device_type = "cpu";
73c4629c34SSean Wang			compatible = "arm,cortex-a53", "arm,armv8";
74c4629c34SSean Wang			reg = <0x0 0x0>;
75a5a80f78SSean Wang			clocks = <&infracfg CLK_INFRA_MUX1_SEL>,
76a5a80f78SSean Wang				 <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>;
77a5a80f78SSean Wang			clock-names = "cpu", "intermediate";
78a5a80f78SSean Wang			operating-points-v2 = <&cpu_opp_table>;
79ae457b76SSean Wang			#cooling-cells = <2>;
80c4629c34SSean Wang			enable-method = "psci";
81c4629c34SSean Wang			clock-frequency = <1300000000>;
82c4629c34SSean Wang		};
83c4629c34SSean Wang
84c4629c34SSean Wang		cpu1: cpu@1 {
85c4629c34SSean Wang			device_type = "cpu";
86c4629c34SSean Wang			compatible = "arm,cortex-a53", "arm,armv8";
87c4629c34SSean Wang			reg = <0x0 0x1>;
88a5a80f78SSean Wang			clocks = <&infracfg CLK_INFRA_MUX1_SEL>,
89a5a80f78SSean Wang				 <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>;
90a5a80f78SSean Wang			clock-names = "cpu", "intermediate";
91a5a80f78SSean Wang			operating-points-v2 = <&cpu_opp_table>;
92a06e5c05SViresh Kumar			#cooling-cells = <2>;
93c4629c34SSean Wang			enable-method = "psci";
94c4629c34SSean Wang			clock-frequency = <1300000000>;
95c4629c34SSean Wang		};
96c4629c34SSean Wang	};
97c4629c34SSean Wang
98d7167881SSean Wang	pwrap_clk: dummy40m {
99d7167881SSean Wang		compatible = "fixed-clock";
100d7167881SSean Wang		clock-frequency = <40000000>;
101d7167881SSean Wang		#clock-cells = <0>;
102d7167881SSean Wang	};
103d7167881SSean Wang
104d7167881SSean Wang	clk25m: oscillator {
105d7167881SSean Wang		compatible = "fixed-clock";
106d7167881SSean Wang		#clock-cells = <0>;
107d7167881SSean Wang		clock-frequency = <25000000>;
108d7167881SSean Wang		clock-output-names = "clkxtal";
109d7167881SSean Wang	};
110d7167881SSean Wang
111c4629c34SSean Wang	psci {
112c4629c34SSean Wang		compatible  = "arm,psci-0.2";
113c4629c34SSean Wang		method      = "smc";
114c4629c34SSean Wang	};
115c4629c34SSean Wang
116c4629c34SSean Wang	reserved-memory {
117c4629c34SSean Wang		#address-cells = <2>;
118c4629c34SSean Wang		#size-cells = <2>;
119c4629c34SSean Wang		ranges;
120c4629c34SSean Wang
121c4629c34SSean Wang		/* 192 KiB reserved for ARM Trusted Firmware (BL31) */
122c4629c34SSean Wang		secmon_reserved: secmon@43000000 {
123c4629c34SSean Wang			reg = <0 0x43000000 0 0x30000>;
124c4629c34SSean Wang			no-map;
125c4629c34SSean Wang		};
126c4629c34SSean Wang	};
127c4629c34SSean Wang
128ae457b76SSean Wang	thermal-zones {
129ae457b76SSean Wang		cpu_thermal: cpu-thermal {
130ae457b76SSean Wang			polling-delay-passive = <1000>;
131ae457b76SSean Wang			polling-delay = <1000>;
132ae457b76SSean Wang
133ae457b76SSean Wang			thermal-sensors = <&thermal 0>;
134ae457b76SSean Wang
135ae457b76SSean Wang			trips {
136ae457b76SSean Wang				cpu_passive: cpu-passive {
137ae457b76SSean Wang					temperature = <47000>;
138ae457b76SSean Wang					hysteresis = <2000>;
139ae457b76SSean Wang					type = "passive";
140ae457b76SSean Wang				};
141ae457b76SSean Wang
142ae457b76SSean Wang				cpu_active: cpu-active {
143ae457b76SSean Wang					temperature = <67000>;
144ae457b76SSean Wang					hysteresis = <2000>;
145ae457b76SSean Wang					type = "active";
146ae457b76SSean Wang				};
147ae457b76SSean Wang
148ae457b76SSean Wang				cpu_hot: cpu-hot {
149ae457b76SSean Wang					temperature = <87000>;
150ae457b76SSean Wang					hysteresis = <2000>;
151ae457b76SSean Wang					type = "hot";
152ae457b76SSean Wang				};
153ae457b76SSean Wang
154ae457b76SSean Wang				cpu-crit {
155ae457b76SSean Wang					temperature = <107000>;
156ae457b76SSean Wang					hysteresis = <2000>;
157ae457b76SSean Wang					type = "critical";
158ae457b76SSean Wang				};
159ae457b76SSean Wang			};
160ae457b76SSean Wang
161ae457b76SSean Wang			cooling-maps {
162ae457b76SSean Wang				map0 {
163ae457b76SSean Wang					trip = <&cpu_passive>;
164ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
165ae457b76SSean Wang				};
166ae457b76SSean Wang
167ae457b76SSean Wang				map1 {
168ae457b76SSean Wang					trip = <&cpu_active>;
169ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
170ae457b76SSean Wang				};
171ae457b76SSean Wang
172ae457b76SSean Wang				map2 {
173ae457b76SSean Wang					trip = <&cpu_hot>;
174ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
175ae457b76SSean Wang				};
176ae457b76SSean Wang			};
177ae457b76SSean Wang		};
178ae457b76SSean Wang	};
179ae457b76SSean Wang
180c4629c34SSean Wang	timer {
181c4629c34SSean Wang		compatible = "arm,armv8-timer";
182c4629c34SSean Wang		interrupt-parent = <&gic>;
183c4629c34SSean Wang		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
184c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
185c4629c34SSean Wang			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
186c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
187c4629c34SSean Wang			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) |
188c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
189c4629c34SSean Wang			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) |
190c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>;
191c4629c34SSean Wang	};
192c4629c34SSean Wang
193d7167881SSean Wang	infracfg: infracfg@10000000 {
194d7167881SSean Wang		compatible = "mediatek,mt7622-infracfg",
195d7167881SSean Wang			     "syscon";
196d7167881SSean Wang		reg = <0 0x10000000 0 0x1000>;
197d7167881SSean Wang		#clock-cells = <1>;
198d7167881SSean Wang		#reset-cells = <1>;
199d7167881SSean Wang	};
200d7167881SSean Wang
201c4ff2adeSSean Wang	pwrap: pwrap@10001000 {
202c4ff2adeSSean Wang		compatible = "mediatek,mt7622-pwrap";
203c4ff2adeSSean Wang		reg = <0 0x10001000 0 0x250>;
204c4ff2adeSSean Wang		reg-names = "pwrap";
205c4ff2adeSSean Wang		clocks = <&infracfg CLK_INFRA_PMIC_PD>, <&pwrap_clk>;
206c4ff2adeSSean Wang		clock-names = "spi", "wrap";
207c4ff2adeSSean Wang		resets = <&infracfg MT7622_INFRA_PMIC_WRAP_RST>;
208c4ff2adeSSean Wang		reset-names = "pwrap";
209c4ff2adeSSean Wang		interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
210c4ff2adeSSean Wang		status = "disabled";
211c4ff2adeSSean Wang	};
212c4ff2adeSSean Wang
213d7167881SSean Wang	pericfg: pericfg@10002000 {
214d7167881SSean Wang		compatible = "mediatek,mt7622-pericfg",
215d7167881SSean Wang			     "syscon";
216d7167881SSean Wang		reg = <0 0x10002000 0 0x1000>;
217d7167881SSean Wang		#clock-cells = <1>;
218d7167881SSean Wang		#reset-cells = <1>;
219d7167881SSean Wang	};
220d7167881SSean Wang
221925bd27fSSean Wang	scpsys: scpsys@10006000 {
222925bd27fSSean Wang		compatible = "mediatek,mt7622-scpsys",
223925bd27fSSean Wang			     "syscon";
224925bd27fSSean Wang		#power-domain-cells = <1>;
225925bd27fSSean Wang		reg = <0 0x10006000 0 0x1000>;
226925bd27fSSean Wang		interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_LOW>,
227925bd27fSSean Wang			     <GIC_SPI 166 IRQ_TYPE_LEVEL_LOW>,
228925bd27fSSean Wang			     <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>,
229925bd27fSSean Wang			     <GIC_SPI 168 IRQ_TYPE_LEVEL_LOW>;
230925bd27fSSean Wang		infracfg = <&infracfg>;
231925bd27fSSean Wang		clocks = <&topckgen CLK_TOP_HIF_SEL>;
232925bd27fSSean Wang		clock-names = "hif_sel";
233925bd27fSSean Wang	};
234925bd27fSSean Wang
235ae457b76SSean Wang	cir: cir@10009000 {
236ae457b76SSean Wang		compatible = "mediatek,mt7622-cir";
237ae457b76SSean Wang		reg = <0 0x10009000 0 0x1000>;
238ae457b76SSean Wang		interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_LOW>;
239ae457b76SSean Wang		clocks = <&infracfg CLK_INFRA_IRRX_PD>,
240ae457b76SSean Wang			 <&topckgen CLK_TOP_AXI_SEL>;
241ae457b76SSean Wang		clock-names = "clk", "bus";
242ae457b76SSean Wang		status = "disabled";
243ae457b76SSean Wang	};
244ae457b76SSean Wang
245c4629c34SSean Wang	sysirq: interrupt-controller@10200620 {
246c4629c34SSean Wang		compatible = "mediatek,mt7622-sysirq",
247c4629c34SSean Wang			     "mediatek,mt6577-sysirq";
248c4629c34SSean Wang		interrupt-controller;
249c4629c34SSean Wang		#interrupt-cells = <3>;
250c4629c34SSean Wang		interrupt-parent = <&gic>;
251c4629c34SSean Wang		reg = <0 0x10200620 0 0x20>;
252c4629c34SSean Wang	};
253c4629c34SSean Wang
254ae457b76SSean Wang	efuse: efuse@10206000 {
255ae457b76SSean Wang		compatible = "mediatek,mt7622-efuse",
256ae457b76SSean Wang			     "mediatek,efuse";
257ae457b76SSean Wang		reg = <0 0x10206000 0 0x1000>;
258ae457b76SSean Wang		#address-cells = <1>;
259ae457b76SSean Wang		#size-cells = <1>;
260ae457b76SSean Wang
261ae457b76SSean Wang		thermal_calibration: calib@198 {
262ae457b76SSean Wang			reg = <0x198 0xc>;
263ae457b76SSean Wang		};
264ae457b76SSean Wang	};
265ae457b76SSean Wang
266d7167881SSean Wang	apmixedsys: apmixedsys@10209000 {
267d7167881SSean Wang		compatible = "mediatek,mt7622-apmixedsys",
268d7167881SSean Wang			     "syscon";
269d7167881SSean Wang		reg = <0 0x10209000 0 0x1000>;
270d7167881SSean Wang		#clock-cells = <1>;
271d7167881SSean Wang	};
272d7167881SSean Wang
273d7167881SSean Wang	topckgen: topckgen@10210000 {
274d7167881SSean Wang		compatible = "mediatek,mt7622-topckgen",
275d7167881SSean Wang			     "syscon";
276d7167881SSean Wang		reg = <0 0x10210000 0 0x1000>;
277d7167881SSean Wang		#clock-cells = <1>;
278d7167881SSean Wang	};
279d7167881SSean Wang
280ae457b76SSean Wang	rng: rng@1020f000 {
281ae457b76SSean Wang		compatible = "mediatek,mt7622-rng",
282ae457b76SSean Wang			     "mediatek,mt7623-rng";
283ae457b76SSean Wang		reg = <0 0x1020f000 0 0x1000>;
284ae457b76SSean Wang		clocks = <&infracfg CLK_INFRA_TRNG>;
285ae457b76SSean Wang		clock-names = "rng";
286ae457b76SSean Wang	};
287ae457b76SSean Wang
2883725ba3fSSean Wang	pio: pinctrl@10211000 {
2893725ba3fSSean Wang		compatible = "mediatek,mt7622-pinctrl";
29034093104SSean Wang		reg = <0 0x10211000 0 0x1000>,
29134093104SSean Wang		      <0 0x10005000 0 0x1000>;
29234093104SSean Wang		reg-names = "base", "eint";
2933725ba3fSSean Wang		gpio-controller;
2943725ba3fSSean Wang		#gpio-cells = <2>;
295aa54a84fSSean Wang		gpio-ranges = <&pio 0 0 103>;
29634093104SSean Wang		interrupt-controller;
29734093104SSean Wang		interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
29834093104SSean Wang		interrupt-parent = <&gic>;
29934093104SSean Wang		#interrupt-cells = <2>;
3003725ba3fSSean Wang	};
3013725ba3fSSean Wang
302ae457b76SSean Wang	watchdog: watchdog@10212000 {
303ae457b76SSean Wang		compatible = "mediatek,mt7622-wdt",
304ae457b76SSean Wang			     "mediatek,mt6589-wdt";
305ae457b76SSean Wang		reg = <0 0x10212000 0 0x800>;
306ae457b76SSean Wang	};
307ae457b76SSean Wang
308ae457b76SSean Wang	rtc: rtc@10212800 {
309ae457b76SSean Wang		compatible = "mediatek,mt7622-rtc",
310ae457b76SSean Wang			     "mediatek,soc-rtc";
311ae457b76SSean Wang		reg = <0 0x10212800 0 0x200>;
312ae457b76SSean Wang		interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_LOW>;
313ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_RTC>;
314ae457b76SSean Wang		clock-names = "rtc";
315ae457b76SSean Wang	};
316ae457b76SSean Wang
317c4629c34SSean Wang	gic: interrupt-controller@10300000 {
318c4629c34SSean Wang		compatible = "arm,gic-400";
319c4629c34SSean Wang		interrupt-controller;
320c4629c34SSean Wang		#interrupt-cells = <3>;
321c4629c34SSean Wang		interrupt-parent = <&gic>;
322c4629c34SSean Wang		reg = <0 0x10310000 0 0x1000>,
323c4629c34SSean Wang		      <0 0x10320000 0 0x1000>,
324c4629c34SSean Wang		      <0 0x10340000 0 0x2000>,
325c4629c34SSean Wang		      <0 0x10360000 0 0x2000>;
326c4629c34SSean Wang	};
327c4629c34SSean Wang
328ae457b76SSean Wang	auxadc: adc@11001000 {
329ae457b76SSean Wang		compatible = "mediatek,mt7622-auxadc";
330ae457b76SSean Wang		reg = <0 0x11001000 0 0x1000>;
331ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_AUXADC_PD>;
332ae457b76SSean Wang		clock-names = "main";
333ae457b76SSean Wang		#io-channel-cells = <1>;
334ae457b76SSean Wang	};
335ae457b76SSean Wang
336c4629c34SSean Wang	uart0: serial@11002000 {
337c4629c34SSean Wang		compatible = "mediatek,mt7622-uart",
338c4629c34SSean Wang			     "mediatek,mt6577-uart";
339c4629c34SSean Wang		reg = <0 0x11002000 0 0x400>;
340c4629c34SSean Wang		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
34113f36c32SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
342*2b519747SRyder Lee			 <&pericfg CLK_PERI_UART0_PD>;
343c4629c34SSean Wang		clock-names = "baud", "bus";
344c4629c34SSean Wang		status = "disabled";
345c4629c34SSean Wang	};
346d7167881SSean Wang
347ae457b76SSean Wang	uart1: serial@11003000 {
348ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
349ae457b76SSean Wang			     "mediatek,mt6577-uart";
350ae457b76SSean Wang		reg = <0 0x11003000 0 0x400>;
351ae457b76SSean Wang		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
352ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
353ae457b76SSean Wang			 <&pericfg CLK_PERI_UART1_PD>;
354ae457b76SSean Wang		clock-names = "baud", "bus";
355ae457b76SSean Wang		status = "disabled";
356ae457b76SSean Wang	};
357ae457b76SSean Wang
358ae457b76SSean Wang	uart2: serial@11004000 {
359ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
360ae457b76SSean Wang			     "mediatek,mt6577-uart";
361ae457b76SSean Wang		reg = <0 0x11004000 0 0x400>;
362ae457b76SSean Wang		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
363ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
364ae457b76SSean Wang			 <&pericfg CLK_PERI_UART2_PD>;
365ae457b76SSean Wang		clock-names = "baud", "bus";
366ae457b76SSean Wang		status = "disabled";
367ae457b76SSean Wang	};
368ae457b76SSean Wang
369ae457b76SSean Wang	uart3: serial@11005000 {
370ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
371ae457b76SSean Wang			     "mediatek,mt6577-uart";
372ae457b76SSean Wang		reg = <0 0x11005000 0 0x400>;
373ae457b76SSean Wang		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>;
374ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
375ae457b76SSean Wang			 <&pericfg CLK_PERI_UART3_PD>;
376ae457b76SSean Wang		clock-names = "baud", "bus";
377ae457b76SSean Wang		status = "disabled";
378ae457b76SSean Wang	};
379ae457b76SSean Wang
380ae457b76SSean Wang	pwm: pwm@11006000 {
381ae457b76SSean Wang		compatible = "mediatek,mt7622-pwm";
382ae457b76SSean Wang		reg = <0 0x11006000 0 0x1000>;
383ae457b76SSean Wang		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
384ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_PWM_SEL>,
385ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM_PD>,
386ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM1_PD>,
387ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM2_PD>,
388ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM3_PD>,
389ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM4_PD>,
390ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM5_PD>,
391ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM6_PD>;
392ae457b76SSean Wang		clock-names = "top", "main", "pwm1", "pwm2", "pwm3", "pwm4",
393ae457b76SSean Wang			      "pwm5", "pwm6";
394ae457b76SSean Wang		status = "disabled";
395ae457b76SSean Wang	};
396ae457b76SSean Wang
397ae457b76SSean Wang	i2c0: i2c@11007000 {
398ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
399ae457b76SSean Wang		reg = <0 0x11007000 0 0x90>,
400ae457b76SSean Wang		      <0 0x11000100 0 0x80>;
401ae457b76SSean Wang		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
402ae457b76SSean Wang		clock-div = <16>;
403ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C0_PD>,
404ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
405ae457b76SSean Wang		clock-names = "main", "dma";
406ae457b76SSean Wang		#address-cells = <1>;
407ae457b76SSean Wang		#size-cells = <0>;
408ae457b76SSean Wang		status = "disabled";
409ae457b76SSean Wang	};
410ae457b76SSean Wang
411ae457b76SSean Wang	i2c1: i2c@11008000 {
412ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
413ae457b76SSean Wang		reg = <0 0x11008000 0 0x90>,
414ae457b76SSean Wang		      <0 0x11000180 0 0x80>;
415ae457b76SSean Wang		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
416ae457b76SSean Wang		clock-div = <16>;
417ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C1_PD>,
418ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
419ae457b76SSean Wang		clock-names = "main", "dma";
420ae457b76SSean Wang		#address-cells = <1>;
421ae457b76SSean Wang		#size-cells = <0>;
422ae457b76SSean Wang		status = "disabled";
423ae457b76SSean Wang	};
424ae457b76SSean Wang
425ae457b76SSean Wang	i2c2: i2c@11009000 {
426ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
427ae457b76SSean Wang		reg = <0 0x11009000 0 0x90>,
428ae457b76SSean Wang		      <0 0x11000200 0 0x80>;
429ae457b76SSean Wang		interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
430ae457b76SSean Wang		clock-div = <16>;
431ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C2_PD>,
432ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
433ae457b76SSean Wang		clock-names = "main", "dma";
434ae457b76SSean Wang		#address-cells = <1>;
435ae457b76SSean Wang		#size-cells = <0>;
436ae457b76SSean Wang		status = "disabled";
437ae457b76SSean Wang	};
438ae457b76SSean Wang
439ae457b76SSean Wang	spi0: spi@1100a000 {
440ae457b76SSean Wang		compatible = "mediatek,mt7622-spi";
441ae457b76SSean Wang		reg = <0 0x1100a000 0 0x100>;
442ae457b76SSean Wang		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_LOW>;
443ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
444ae457b76SSean Wang			 <&topckgen CLK_TOP_SPI0_SEL>,
445ae457b76SSean Wang			 <&pericfg CLK_PERI_SPI0_PD>;
446ae457b76SSean Wang		clock-names = "parent-clk", "sel-clk", "spi-clk";
447ae457b76SSean Wang		#address-cells = <1>;
448ae457b76SSean Wang		#size-cells = <0>;
449ae457b76SSean Wang		status = "disabled";
450ae457b76SSean Wang	};
451ae457b76SSean Wang
452ae457b76SSean Wang	thermal: thermal@1100b000 {
453ae457b76SSean Wang		#thermal-sensor-cells = <1>;
454ae457b76SSean Wang		compatible = "mediatek,mt7622-thermal";
455ae457b76SSean Wang		reg = <0 0x1100b000 0 0x1000>;
456ae457b76SSean Wang		interrupts = <0 78 IRQ_TYPE_LEVEL_LOW>;
457ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_THERM_PD>,
458ae457b76SSean Wang			 <&pericfg CLK_PERI_AUXADC_PD>;
459ae457b76SSean Wang		clock-names = "therm", "auxadc";
460ae457b76SSean Wang		resets = <&pericfg MT7622_PERI_THERM_SW_RST>;
461ae457b76SSean Wang		reset-names = "therm";
462ae457b76SSean Wang		mediatek,auxadc = <&auxadc>;
463ae457b76SSean Wang		mediatek,apmixedsys = <&apmixedsys>;
464ae457b76SSean Wang		nvmem-cells = <&thermal_calibration>;
465ae457b76SSean Wang		nvmem-cell-names = "calibration-data";
466ae457b76SSean Wang	};
467ae457b76SSean Wang
468ae457b76SSean Wang	btif: serial@1100c000 {
469ae457b76SSean Wang		compatible = "mediatek,mt7622-btif",
470ae457b76SSean Wang			     "mediatek,mtk-btif";
471ae457b76SSean Wang		reg = <0 0x1100c000 0 0x1000>;
472ae457b76SSean Wang		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_LOW>;
473ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_BTIF_PD>;
474ae457b76SSean Wang		clock-names = "main";
475ae457b76SSean Wang		reg-shift = <2>;
476ae457b76SSean Wang		reg-io-width = <4>;
477ae457b76SSean Wang		status = "disabled";
478ae457b76SSean Wang	};
479ae457b76SSean Wang
48023beb1adSSean Wang	nandc: nfi@1100d000 {
48123beb1adSSean Wang		compatible = "mediatek,mt7622-nfc";
48223beb1adSSean Wang		reg = <0 0x1100D000 0 0x1000>;
48323beb1adSSean Wang		interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>;
48423beb1adSSean Wang		clocks = <&pericfg CLK_PERI_NFI_PD>,
48523beb1adSSean Wang			 <&pericfg CLK_PERI_SNFI_PD>;
48623beb1adSSean Wang		clock-names = "nfi_clk", "pad_clk";
48723beb1adSSean Wang		ecc-engine = <&bch>;
48823beb1adSSean Wang		#address-cells = <1>;
48923beb1adSSean Wang		#size-cells = <0>;
49023beb1adSSean Wang		status = "disabled";
49123beb1adSSean Wang	};
49223beb1adSSean Wang
49323beb1adSSean Wang	bch: ecc@1100e000 {
49423beb1adSSean Wang		compatible = "mediatek,mt7622-ecc";
49523beb1adSSean Wang		reg = <0 0x1100e000 0 0x1000>;
49623beb1adSSean Wang		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>;
49723beb1adSSean Wang		clocks = <&pericfg CLK_PERI_NFIECC_PD>;
49823beb1adSSean Wang		clock-names = "nfiecc_clk";
49923beb1adSSean Wang		status = "disabled";
50023beb1adSSean Wang	};
50123beb1adSSean Wang
50223beb1adSSean Wang	nor_flash: spi@11014000 {
50323beb1adSSean Wang		compatible = "mediatek,mt7622-nor",
50423beb1adSSean Wang			     "mediatek,mt8173-nor";
50523beb1adSSean Wang		reg = <0 0x11014000 0 0xe0>;
50623beb1adSSean Wang		clocks = <&pericfg CLK_PERI_FLASH_PD>,
50723beb1adSSean Wang			 <&topckgen CLK_TOP_FLASH_SEL>;
50823beb1adSSean Wang		clock-names = "spi", "sf";
50923beb1adSSean Wang		#address-cells = <1>;
51023beb1adSSean Wang		#size-cells = <0>;
51123beb1adSSean Wang		status = "disabled";
51223beb1adSSean Wang	};
51323beb1adSSean Wang
514ae457b76SSean Wang	spi1: spi@11016000 {
515ae457b76SSean Wang		compatible = "mediatek,mt7622-spi";
516ae457b76SSean Wang		reg = <0 0x11016000 0 0x100>;
517ae457b76SSean Wang		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_LOW>;
518ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
519ae457b76SSean Wang			 <&topckgen CLK_TOP_SPI1_SEL>,
520ae457b76SSean Wang			 <&pericfg CLK_PERI_SPI1_PD>;
521ae457b76SSean Wang		clock-names = "parent-clk", "sel-clk", "spi-clk";
522ae457b76SSean Wang		#address-cells = <1>;
523ae457b76SSean Wang		#size-cells = <0>;
524ae457b76SSean Wang		status = "disabled";
525ae457b76SSean Wang	};
526ae457b76SSean Wang
527ae457b76SSean Wang	uart4: serial@11019000 {
528ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
529ae457b76SSean Wang			     "mediatek,mt6577-uart";
530ae457b76SSean Wang		reg = <0 0x11019000 0 0x400>;
531ae457b76SSean Wang		interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_LOW>;
532ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
533ae457b76SSean Wang			 <&pericfg CLK_PERI_UART4_PD>;
534ae457b76SSean Wang		clock-names = "baud", "bus";
535ae457b76SSean Wang		status = "disabled";
536ae457b76SSean Wang	};
537ae457b76SSean Wang
538f1e0d0d8SRyder Lee	audsys: clock-controller@11220000 {
539f1e0d0d8SRyder Lee		compatible = "mediatek,mt7622-audsys", "syscon";
540f1e0d0d8SRyder Lee		reg = <0 0x11220000 0 0x2000>;
541f1e0d0d8SRyder Lee		#clock-cells = <1>;
542f1e0d0d8SRyder Lee
543f1e0d0d8SRyder Lee		afe: audio-controller {
544f1e0d0d8SRyder Lee			compatible = "mediatek,mt7622-audio";
545f1e0d0d8SRyder Lee			interrupts =  <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>,
546f1e0d0d8SRyder Lee				      <GIC_SPI 145 IRQ_TYPE_LEVEL_LOW>;
547f1e0d0d8SRyder Lee			interrupt-names	= "afe", "asys";
548f1e0d0d8SRyder Lee
549f1e0d0d8SRyder Lee			clocks = <&infracfg CLK_INFRA_AUDIO_PD>,
550f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_AUD1_SEL>,
551f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_AUD2_SEL>,
552f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_A1SYS_HP_DIV_PD>,
553f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_A2SYS_HP_DIV_PD>,
554f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S0_MCK_SEL>,
555f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S1_MCK_SEL>,
556f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S2_MCK_SEL>,
557f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S3_MCK_SEL>,
558f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S0_MCK_DIV>,
559f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S1_MCK_DIV>,
560f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S2_MCK_DIV>,
561f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S3_MCK_DIV>,
562f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S0_MCK_DIV_PD>,
563f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S1_MCK_DIV_PD>,
564f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S2_MCK_DIV_PD>,
565f1e0d0d8SRyder Lee				 <&topckgen CLK_TOP_I2S3_MCK_DIV_PD>,
566f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SO1>,
567f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SO2>,
568f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SO3>,
569f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SO4>,
570f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SIN1>,
571f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SIN2>,
572f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SIN3>,
573f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_I2SIN4>,
574f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_ASRCO1>,
575f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_ASRCO2>,
576f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_ASRCO3>,
577f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_ASRCO4>,
578f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_AFE>,
579f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_AFE_CONN>,
580f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_A1SYS>,
581f1e0d0d8SRyder Lee				 <&audsys CLK_AUDIO_A2SYS>;
582f1e0d0d8SRyder Lee
583f1e0d0d8SRyder Lee			clock-names = "infra_sys_audio_clk",
584f1e0d0d8SRyder Lee				      "top_audio_mux1_sel",
585f1e0d0d8SRyder Lee				      "top_audio_mux2_sel",
586f1e0d0d8SRyder Lee				      "top_audio_a1sys_hp",
587f1e0d0d8SRyder Lee				      "top_audio_a2sys_hp",
588f1e0d0d8SRyder Lee				      "i2s0_src_sel",
589f1e0d0d8SRyder Lee				      "i2s1_src_sel",
590f1e0d0d8SRyder Lee				      "i2s2_src_sel",
591f1e0d0d8SRyder Lee				      "i2s3_src_sel",
592f1e0d0d8SRyder Lee				      "i2s0_src_div",
593f1e0d0d8SRyder Lee				      "i2s1_src_div",
594f1e0d0d8SRyder Lee				      "i2s2_src_div",
595f1e0d0d8SRyder Lee				      "i2s3_src_div",
596f1e0d0d8SRyder Lee				      "i2s0_mclk_en",
597f1e0d0d8SRyder Lee				      "i2s1_mclk_en",
598f1e0d0d8SRyder Lee				      "i2s2_mclk_en",
599f1e0d0d8SRyder Lee				      "i2s3_mclk_en",
600f1e0d0d8SRyder Lee				      "i2so0_hop_ck",
601f1e0d0d8SRyder Lee				      "i2so1_hop_ck",
602f1e0d0d8SRyder Lee				      "i2so2_hop_ck",
603f1e0d0d8SRyder Lee				      "i2so3_hop_ck",
604f1e0d0d8SRyder Lee				      "i2si0_hop_ck",
605f1e0d0d8SRyder Lee				      "i2si1_hop_ck",
606f1e0d0d8SRyder Lee				      "i2si2_hop_ck",
607f1e0d0d8SRyder Lee				      "i2si3_hop_ck",
608f1e0d0d8SRyder Lee				      "asrc0_out_ck",
609f1e0d0d8SRyder Lee				      "asrc1_out_ck",
610f1e0d0d8SRyder Lee				      "asrc2_out_ck",
611f1e0d0d8SRyder Lee				      "asrc3_out_ck",
612f1e0d0d8SRyder Lee				      "audio_afe_pd",
613f1e0d0d8SRyder Lee				      "audio_afe_conn_pd",
614f1e0d0d8SRyder Lee				      "audio_a1sys_pd",
615f1e0d0d8SRyder Lee				      "audio_a2sys_pd";
616f1e0d0d8SRyder Lee
617f1e0d0d8SRyder Lee			assigned-clocks = <&topckgen CLK_TOP_A1SYS_HP_SEL>,
618f1e0d0d8SRyder Lee					  <&topckgen CLK_TOP_A2SYS_HP_SEL>,
619f1e0d0d8SRyder Lee					  <&topckgen CLK_TOP_A1SYS_HP_DIV>,
620f1e0d0d8SRyder Lee					  <&topckgen CLK_TOP_A2SYS_HP_DIV>;
621f1e0d0d8SRyder Lee			assigned-clock-parents = <&topckgen CLK_TOP_AUD1PLL>,
622f1e0d0d8SRyder Lee						 <&topckgen CLK_TOP_AUD2PLL>;
623f1e0d0d8SRyder Lee			assigned-clock-rates = <0>, <0>, <49152000>, <45158400>;
624f1e0d0d8SRyder Lee		};
625f1e0d0d8SRyder Lee	};
626f1e0d0d8SRyder Lee
6272c002a30SSean Wang	mmc0: mmc@11230000 {
6282c002a30SSean Wang		compatible = "mediatek,mt7622-mmc";
6292c002a30SSean Wang		reg = <0 0x11230000 0 0x1000>;
6302c002a30SSean Wang		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
6312c002a30SSean Wang		clocks = <&pericfg CLK_PERI_MSDC30_0_PD>,
6322c002a30SSean Wang			 <&topckgen CLK_TOP_MSDC50_0_SEL>;
6332c002a30SSean Wang		clock-names = "source", "hclk";
6342c002a30SSean Wang		status = "disabled";
6352c002a30SSean Wang	};
6362c002a30SSean Wang
6372c002a30SSean Wang	mmc1: mmc@11240000 {
6382c002a30SSean Wang		compatible = "mediatek,mt7622-mmc";
6392c002a30SSean Wang		reg = <0 0x11240000 0 0x1000>;
6402c002a30SSean Wang		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>;
6412c002a30SSean Wang		clocks = <&pericfg CLK_PERI_MSDC30_1_PD>,
6422c002a30SSean Wang			 <&topckgen CLK_TOP_AXI_SEL>;
6432c002a30SSean Wang		clock-names = "source", "hclk";
6442c002a30SSean Wang		status = "disabled";
6452c002a30SSean Wang	};
6462c002a30SSean Wang
647d7167881SSean Wang	ssusbsys: ssusbsys@1a000000 {
648d7167881SSean Wang		compatible = "mediatek,mt7622-ssusbsys",
649d7167881SSean Wang			     "syscon";
650d7167881SSean Wang		reg = <0 0x1a000000 0 0x1000>;
651d7167881SSean Wang		#clock-cells = <1>;
652d7167881SSean Wang		#reset-cells = <1>;
653d7167881SSean Wang	};
654d7167881SSean Wang
6550f12d5b3SChunfeng Yun	ssusb: usb@1a0c0000 {
6560f12d5b3SChunfeng Yun		compatible = "mediatek,mt7622-xhci",
6570f12d5b3SChunfeng Yun			     "mediatek,mtk-xhci";
6580f12d5b3SChunfeng Yun		reg = <0 0x1a0c0000 0 0x01000>,
6590f12d5b3SChunfeng Yun		      <0 0x1a0c4700 0 0x0100>;
6600f12d5b3SChunfeng Yun		reg-names = "mac", "ippc";
6610f12d5b3SChunfeng Yun		interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_LOW>;
6620f12d5b3SChunfeng Yun		power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF1>;
6630f12d5b3SChunfeng Yun		clocks = <&ssusbsys CLK_SSUSB_SYS_EN>,
6640f12d5b3SChunfeng Yun			 <&ssusbsys CLK_SSUSB_REF_EN>,
6650f12d5b3SChunfeng Yun			 <&ssusbsys CLK_SSUSB_MCU_EN>,
6660f12d5b3SChunfeng Yun			 <&ssusbsys CLK_SSUSB_DMA_EN>;
6670f12d5b3SChunfeng Yun		clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck";
6680f12d5b3SChunfeng Yun		phys = <&u2port0 PHY_TYPE_USB2>,
6690f12d5b3SChunfeng Yun		       <&u3port0 PHY_TYPE_USB3>,
6700f12d5b3SChunfeng Yun		       <&u2port1 PHY_TYPE_USB2>;
6710f12d5b3SChunfeng Yun
6720f12d5b3SChunfeng Yun		status = "disabled";
6730f12d5b3SChunfeng Yun	};
6740f12d5b3SChunfeng Yun
6750f12d5b3SChunfeng Yun	u3phy: usb-phy@1a0c4000 {
6760f12d5b3SChunfeng Yun		compatible = "mediatek,mt7622-u3phy",
6770f12d5b3SChunfeng Yun			     "mediatek,generic-tphy-v1";
6780f12d5b3SChunfeng Yun		reg = <0 0x1a0c4000 0 0x700>;
6790f12d5b3SChunfeng Yun		#address-cells = <2>;
6800f12d5b3SChunfeng Yun		#size-cells = <2>;
6810f12d5b3SChunfeng Yun		ranges;
6820f12d5b3SChunfeng Yun		status = "disabled";
6830f12d5b3SChunfeng Yun
6840f12d5b3SChunfeng Yun		u2port0: usb-phy@1a0c4800 {
6850f12d5b3SChunfeng Yun			reg = <0 0x1a0c4800 0 0x0100>;
6860f12d5b3SChunfeng Yun			#phy-cells = <1>;
6870f12d5b3SChunfeng Yun			clocks = <&ssusbsys CLK_SSUSB_U2_PHY_EN>;
6880f12d5b3SChunfeng Yun			clock-names = "ref";
6890f12d5b3SChunfeng Yun		};
6900f12d5b3SChunfeng Yun
6910f12d5b3SChunfeng Yun		u3port0: usb-phy@1a0c4900 {
6920f12d5b3SChunfeng Yun			reg = <0 0x1a0c4900 0 0x0700>;
6930f12d5b3SChunfeng Yun			#phy-cells = <1>;
6940f12d5b3SChunfeng Yun			clocks = <&clk25m>;
6950f12d5b3SChunfeng Yun			clock-names = "ref";
6960f12d5b3SChunfeng Yun		};
6970f12d5b3SChunfeng Yun
6980f12d5b3SChunfeng Yun		u2port1: usb-phy@1a0c5000 {
6990f12d5b3SChunfeng Yun			reg = <0 0x1a0c5000 0 0x0100>;
7000f12d5b3SChunfeng Yun			#phy-cells = <1>;
7010f12d5b3SChunfeng Yun			clocks = <&ssusbsys CLK_SSUSB_U2_PHY_1P_EN>;
7020f12d5b3SChunfeng Yun			clock-names = "ref";
7030f12d5b3SChunfeng Yun		};
7040f12d5b3SChunfeng Yun	};
7050f12d5b3SChunfeng Yun
706d7167881SSean Wang	pciesys: pciesys@1a100800 {
707d7167881SSean Wang		compatible = "mediatek,mt7622-pciesys",
708d7167881SSean Wang			     "syscon";
709d7167881SSean Wang		reg = <0 0x1a100800 0 0x1000>;
710d7167881SSean Wang		#clock-cells = <1>;
711d7167881SSean Wang		#reset-cells = <1>;
712d7167881SSean Wang	};
713d7167881SSean Wang
71426907b53SRyder Lee	pcie: pcie@1a140000 {
71526907b53SRyder Lee		compatible = "mediatek,mt7622-pcie";
71626907b53SRyder Lee		device_type = "pci";
71726907b53SRyder Lee		reg = <0 0x1a140000 0 0x1000>,
71826907b53SRyder Lee		      <0 0x1a143000 0 0x1000>,
71926907b53SRyder Lee		      <0 0x1a145000 0 0x1000>;
72026907b53SRyder Lee		reg-names = "subsys", "port0", "port1";
72126907b53SRyder Lee		#address-cells = <3>;
72226907b53SRyder Lee		#size-cells = <2>;
72326907b53SRyder Lee		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>,
72426907b53SRyder Lee			     <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>;
72526907b53SRyder Lee		clocks = <&pciesys CLK_PCIE_P0_MAC_EN>,
72626907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_MAC_EN>,
72726907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AHB_EN>,
72826907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AHB_EN>,
72926907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AUX_EN>,
73026907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_AUX_EN>,
73126907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AXI_EN>,
73226907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_AXI_EN>,
73326907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_OBFF_EN>,
73426907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_OBFF_EN>,
73526907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_PIPE_EN>,
73626907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_PIPE_EN>;
73726907b53SRyder Lee		clock-names = "sys_ck0", "sys_ck1", "ahb_ck0", "ahb_ck1",
73826907b53SRyder Lee			      "aux_ck0", "aux_ck1", "axi_ck0", "axi_ck1",
73926907b53SRyder Lee			      "obff_ck0", "obff_ck1", "pipe_ck0", "pipe_ck1";
74026907b53SRyder Lee		power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
74126907b53SRyder Lee		bus-range = <0x00 0xff>;
74226907b53SRyder Lee		ranges = <0x82000000 0 0x20000000 0x0 0x20000000 0 0x10000000>;
74326907b53SRyder Lee		status = "disabled";
74426907b53SRyder Lee
74526907b53SRyder Lee		pcie0: pcie@0,0 {
74626907b53SRyder Lee			reg = <0x0000 0 0 0 0>;
74726907b53SRyder Lee			#address-cells = <3>;
74826907b53SRyder Lee			#size-cells = <2>;
74926907b53SRyder Lee			#interrupt-cells = <1>;
75026907b53SRyder Lee			ranges;
75126907b53SRyder Lee			status = "disabled";
75226907b53SRyder Lee
75326907b53SRyder Lee			num-lanes = <1>;
75426907b53SRyder Lee			interrupt-map-mask = <0 0 0 7>;
75526907b53SRyder Lee			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
75626907b53SRyder Lee					<0 0 0 2 &pcie_intc0 1>,
75726907b53SRyder Lee					<0 0 0 3 &pcie_intc0 2>,
75826907b53SRyder Lee					<0 0 0 4 &pcie_intc0 3>;
75926907b53SRyder Lee			pcie_intc0: interrupt-controller {
76026907b53SRyder Lee				interrupt-controller;
76126907b53SRyder Lee				#address-cells = <0>;
76226907b53SRyder Lee				#interrupt-cells = <1>;
76326907b53SRyder Lee			};
76426907b53SRyder Lee		};
76526907b53SRyder Lee
76626907b53SRyder Lee		pcie1: pcie@1,0 {
76726907b53SRyder Lee			reg = <0x0800 0 0 0 0>;
76826907b53SRyder Lee			#address-cells = <3>;
76926907b53SRyder Lee			#size-cells = <2>;
77026907b53SRyder Lee			#interrupt-cells = <1>;
77126907b53SRyder Lee			ranges;
77226907b53SRyder Lee			status = "disabled";
77326907b53SRyder Lee
77426907b53SRyder Lee			num-lanes = <1>;
77526907b53SRyder Lee			interrupt-map-mask = <0 0 0 7>;
77626907b53SRyder Lee			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
77726907b53SRyder Lee					<0 0 0 2 &pcie_intc1 1>,
77826907b53SRyder Lee					<0 0 0 3 &pcie_intc1 2>,
77926907b53SRyder Lee					<0 0 0 4 &pcie_intc1 3>;
78026907b53SRyder Lee			pcie_intc1: interrupt-controller {
78126907b53SRyder Lee				interrupt-controller;
78226907b53SRyder Lee				#address-cells = <0>;
78326907b53SRyder Lee				#interrupt-cells = <1>;
78426907b53SRyder Lee			};
78526907b53SRyder Lee		};
78626907b53SRyder Lee	};
78726907b53SRyder Lee
788a39251eeSRyder Lee	sata: sata@1a200000 {
789a39251eeSRyder Lee		compatible = "mediatek,mt7622-ahci",
790a39251eeSRyder Lee			     "mediatek,mtk-ahci";
791a39251eeSRyder Lee		reg = <0 0x1a200000 0 0x1100>;
792a39251eeSRyder Lee		interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>;
793a39251eeSRyder Lee		interrupt-names = "hostc";
794a39251eeSRyder Lee		clocks = <&pciesys CLK_SATA_AHB_EN>,
795a39251eeSRyder Lee			 <&pciesys CLK_SATA_AXI_EN>,
796a39251eeSRyder Lee			 <&pciesys CLK_SATA_ASIC_EN>,
797a39251eeSRyder Lee			 <&pciesys CLK_SATA_RBC_EN>,
798a39251eeSRyder Lee			 <&pciesys CLK_SATA_PM_EN>;
799a39251eeSRyder Lee		clock-names = "ahb", "axi", "asic", "rbc", "pm";
800a39251eeSRyder Lee		phys = <&sata_port PHY_TYPE_SATA>;
801a39251eeSRyder Lee		phy-names = "sata-phy";
802a39251eeSRyder Lee		ports-implemented = <0x1>;
803a39251eeSRyder Lee		power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
804a39251eeSRyder Lee		resets = <&pciesys MT7622_SATA_AXI_BUS_RST>,
805a39251eeSRyder Lee			 <&pciesys MT7622_SATA_PHY_SW_RST>,
806a39251eeSRyder Lee			 <&pciesys MT7622_SATA_PHY_REG_RST>;
807a39251eeSRyder Lee		reset-names = "axi", "sw", "reg";
808a39251eeSRyder Lee		mediatek,phy-mode = <&pciesys>;
809a39251eeSRyder Lee		status = "disabled";
810a39251eeSRyder Lee	};
811a39251eeSRyder Lee
812a39251eeSRyder Lee	sata_phy: sata-phy@1a243000 {
813a39251eeSRyder Lee		compatible = "mediatek,generic-tphy-v1";
814a39251eeSRyder Lee		#address-cells = <2>;
815a39251eeSRyder Lee		#size-cells = <2>;
816a39251eeSRyder Lee		ranges;
817a39251eeSRyder Lee		status = "disabled";
818a39251eeSRyder Lee
819a39251eeSRyder Lee		sata_port: sata-phy@1a243000 {
820a39251eeSRyder Lee			reg = <0 0x1a243000 0 0x0100>;
821a39251eeSRyder Lee			clocks = <&topckgen CLK_TOP_ETH_500M>;
822a39251eeSRyder Lee			clock-names = "ref";
823a39251eeSRyder Lee			#phy-cells = <1>;
824a39251eeSRyder Lee		};
825a39251eeSRyder Lee	};
826a39251eeSRyder Lee
827d7167881SSean Wang	ethsys: syscon@1b000000 {
828d7167881SSean Wang		compatible = "mediatek,mt7622-ethsys",
829d7167881SSean Wang			     "syscon";
830d7167881SSean Wang		reg = <0 0x1b000000 0 0x1000>;
831d7167881SSean Wang		#clock-cells = <1>;
832d7167881SSean Wang		#reset-cells = <1>;
833d7167881SSean Wang	};
834d7167881SSean Wang
83518928e33SSean Wang	hsdma: dma-controller@1b007000 {
83618928e33SSean Wang		compatible = "mediatek,mt7622-hsdma";
83718928e33SSean Wang		reg = <0 0x1b007000 0 0x1000>;
83818928e33SSean Wang		interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_LOW>;
83918928e33SSean Wang		clocks = <&ethsys CLK_ETH_HSDMA_EN>;
84018928e33SSean Wang		clock-names = "hsdma";
84118928e33SSean Wang		power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>;
84218928e33SSean Wang		#dma-cells = <1>;
84318928e33SSean Wang	};
84418928e33SSean Wang
8455f599b3aSSean Wang	eth: ethernet@1b100000 {
8465f599b3aSSean Wang		compatible = "mediatek,mt7622-eth",
8475f599b3aSSean Wang			     "mediatek,mt2701-eth",
8485f599b3aSSean Wang			     "syscon";
8495f599b3aSSean Wang		reg = <0 0x1b100000 0 0x20000>;
8505f599b3aSSean Wang		interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_LOW>,
8515f599b3aSSean Wang			     <GIC_SPI 224 IRQ_TYPE_LEVEL_LOW>,
8525f599b3aSSean Wang			     <GIC_SPI 225 IRQ_TYPE_LEVEL_LOW>;
8535f599b3aSSean Wang		clocks = <&topckgen CLK_TOP_ETH_SEL>,
8545f599b3aSSean Wang			 <&ethsys CLK_ETH_ESW_EN>,
8555f599b3aSSean Wang			 <&ethsys CLK_ETH_GP0_EN>,
8565f599b3aSSean Wang			 <&ethsys CLK_ETH_GP1_EN>,
8575f599b3aSSean Wang			 <&ethsys CLK_ETH_GP2_EN>,
8585f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_TX250M_EN>,
8595f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_RX250M_EN>,
8605f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_CDR_REF>,
8615f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_CDR_FB>,
8625f599b3aSSean Wang			 <&topckgen CLK_TOP_SGMIIPLL>,
8635f599b3aSSean Wang			 <&apmixedsys CLK_APMIXED_ETH2PLL>;
8645f599b3aSSean Wang		clock-names = "ethif", "esw", "gp0", "gp1", "gp2",
8655f599b3aSSean Wang			      "sgmii_tx250m", "sgmii_rx250m",
8665f599b3aSSean Wang			      "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck",
8675f599b3aSSean Wang			      "eth2pll";
8685f599b3aSSean Wang		power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>;
8695f599b3aSSean Wang		mediatek,ethsys = <&ethsys>;
8705f599b3aSSean Wang		mediatek,sgmiisys = <&sgmiisys>;
8715f599b3aSSean Wang		#address-cells = <1>;
8725f599b3aSSean Wang		#size-cells = <0>;
8735f599b3aSSean Wang		status = "disabled";
8745f599b3aSSean Wang	};
8755f599b3aSSean Wang
876d7167881SSean Wang	sgmiisys: sgmiisys@1b128000 {
877d7167881SSean Wang		compatible = "mediatek,mt7622-sgmiisys",
878d7167881SSean Wang			     "syscon";
879d7167881SSean Wang		reg = <0 0x1b128000 0 0x1000>;
880d7167881SSean Wang		#clock-cells = <1>;
881d7167881SSean Wang	};
882c4629c34SSean Wang};
883