xref: /openbmc/linux/arch/arm64/boot/dts/mediatek/mt7622.dtsi (revision 26907b5354daab98b50c0bd9098c770a68369dc4)
1c4629c34SSean Wang/*
2c4629c34SSean Wang * Copyright (c) 2017 MediaTek Inc.
3c4629c34SSean Wang * Author: Ming Huang <ming.huang@mediatek.com>
4c4629c34SSean Wang *	   Sean Wang <sean.wang@mediatek.com>
5c4629c34SSean Wang *
6c4629c34SSean Wang * SPDX-License-Identifier: (GPL-2.0 OR MIT)
7c4629c34SSean Wang */
8c4629c34SSean Wang
9c4629c34SSean Wang#include <dt-bindings/interrupt-controller/irq.h>
10c4629c34SSean Wang#include <dt-bindings/interrupt-controller/arm-gic.h>
11d7167881SSean Wang#include <dt-bindings/clock/mt7622-clk.h>
12925bd27fSSean Wang#include <dt-bindings/power/mt7622-power.h>
13d7167881SSean Wang#include <dt-bindings/reset/mt7622-reset.h>
14ae457b76SSean Wang#include <dt-bindings/thermal/thermal.h>
15c4629c34SSean Wang
16c4629c34SSean Wang/ {
17c4629c34SSean Wang	compatible = "mediatek,mt7622";
18c4629c34SSean Wang	interrupt-parent = <&sysirq>;
19c4629c34SSean Wang	#address-cells = <2>;
20c4629c34SSean Wang	#size-cells = <2>;
21c4629c34SSean Wang
22a5a80f78SSean Wang	cpu_opp_table: opp-table {
23a5a80f78SSean Wang		compatible = "operating-points-v2";
24a5a80f78SSean Wang		opp-shared;
25a5a80f78SSean Wang		opp-300000000 {
26a5a80f78SSean Wang			opp-hz = /bits/ 64 <30000000>;
27a5a80f78SSean Wang			opp-microvolt = <950000>;
28a5a80f78SSean Wang		};
29a5a80f78SSean Wang
30a5a80f78SSean Wang		opp-437500000 {
31a5a80f78SSean Wang			opp-hz = /bits/ 64 <437500000>;
32a5a80f78SSean Wang			opp-microvolt = <1000000>;
33a5a80f78SSean Wang		};
34a5a80f78SSean Wang
35a5a80f78SSean Wang		opp-600000000 {
36a5a80f78SSean Wang			opp-hz = /bits/ 64 <600000000>;
37a5a80f78SSean Wang			opp-microvolt = <1050000>;
38a5a80f78SSean Wang		};
39a5a80f78SSean Wang
40a5a80f78SSean Wang		opp-812500000 {
41a5a80f78SSean Wang			opp-hz = /bits/ 64 <812500000>;
42a5a80f78SSean Wang			opp-microvolt = <1100000>;
43a5a80f78SSean Wang		};
44a5a80f78SSean Wang
45a5a80f78SSean Wang		opp-1025000000 {
46a5a80f78SSean Wang			opp-hz = /bits/ 64 <1025000000>;
47a5a80f78SSean Wang			opp-microvolt = <1150000>;
48a5a80f78SSean Wang		};
49a5a80f78SSean Wang
50a5a80f78SSean Wang		opp-1137500000 {
51a5a80f78SSean Wang			opp-hz = /bits/ 64 <1137500000>;
52a5a80f78SSean Wang			opp-microvolt = <1200000>;
53a5a80f78SSean Wang		};
54a5a80f78SSean Wang
55a5a80f78SSean Wang		opp-1262500000 {
56a5a80f78SSean Wang			opp-hz = /bits/ 64 <1262500000>;
57a5a80f78SSean Wang			opp-microvolt = <1250000>;
58a5a80f78SSean Wang		};
59a5a80f78SSean Wang
60a5a80f78SSean Wang		opp-1350000000 {
61a5a80f78SSean Wang			opp-hz = /bits/ 64 <1350000000>;
62a5a80f78SSean Wang			opp-microvolt = <1310000>;
63a5a80f78SSean Wang		};
64a5a80f78SSean Wang	};
65a5a80f78SSean Wang
66c4629c34SSean Wang	cpus {
67c4629c34SSean Wang		#address-cells = <2>;
68c4629c34SSean Wang		#size-cells = <0>;
69c4629c34SSean Wang
70c4629c34SSean Wang		cpu0: cpu@0 {
71c4629c34SSean Wang			device_type = "cpu";
72c4629c34SSean Wang			compatible = "arm,cortex-a53", "arm,armv8";
73c4629c34SSean Wang			reg = <0x0 0x0>;
74a5a80f78SSean Wang			clocks = <&infracfg CLK_INFRA_MUX1_SEL>,
75a5a80f78SSean Wang				 <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>;
76a5a80f78SSean Wang			clock-names = "cpu", "intermediate";
77a5a80f78SSean Wang			operating-points-v2 = <&cpu_opp_table>;
78ae457b76SSean Wang			#cooling-cells = <2>;
79c4629c34SSean Wang			enable-method = "psci";
80c4629c34SSean Wang			clock-frequency = <1300000000>;
81c4629c34SSean Wang		};
82c4629c34SSean Wang
83c4629c34SSean Wang		cpu1: cpu@1 {
84c4629c34SSean Wang			device_type = "cpu";
85c4629c34SSean Wang			compatible = "arm,cortex-a53", "arm,armv8";
86c4629c34SSean Wang			reg = <0x0 0x1>;
87a5a80f78SSean Wang			clocks = <&infracfg CLK_INFRA_MUX1_SEL>,
88a5a80f78SSean Wang				 <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>;
89a5a80f78SSean Wang			clock-names = "cpu", "intermediate";
90a5a80f78SSean Wang			operating-points-v2 = <&cpu_opp_table>;
91c4629c34SSean Wang			enable-method = "psci";
92c4629c34SSean Wang			clock-frequency = <1300000000>;
93c4629c34SSean Wang		};
94c4629c34SSean Wang	};
95c4629c34SSean Wang
96d7167881SSean Wang	pwrap_clk: dummy40m {
97d7167881SSean Wang		compatible = "fixed-clock";
98d7167881SSean Wang		clock-frequency = <40000000>;
99d7167881SSean Wang		#clock-cells = <0>;
100d7167881SSean Wang	};
101d7167881SSean Wang
102d7167881SSean Wang	clk25m: oscillator {
103d7167881SSean Wang		compatible = "fixed-clock";
104d7167881SSean Wang		#clock-cells = <0>;
105d7167881SSean Wang		clock-frequency = <25000000>;
106d7167881SSean Wang		clock-output-names = "clkxtal";
107d7167881SSean Wang	};
108d7167881SSean Wang
109c4629c34SSean Wang	psci {
110c4629c34SSean Wang		compatible  = "arm,psci-0.2";
111c4629c34SSean Wang		method      = "smc";
112c4629c34SSean Wang	};
113c4629c34SSean Wang
114c4629c34SSean Wang	reserved-memory {
115c4629c34SSean Wang		#address-cells = <2>;
116c4629c34SSean Wang		#size-cells = <2>;
117c4629c34SSean Wang		ranges;
118c4629c34SSean Wang
119c4629c34SSean Wang		/* 192 KiB reserved for ARM Trusted Firmware (BL31) */
120c4629c34SSean Wang		secmon_reserved: secmon@43000000 {
121c4629c34SSean Wang			reg = <0 0x43000000 0 0x30000>;
122c4629c34SSean Wang			no-map;
123c4629c34SSean Wang		};
124c4629c34SSean Wang	};
125c4629c34SSean Wang
126ae457b76SSean Wang	thermal-zones {
127ae457b76SSean Wang		cpu_thermal: cpu-thermal {
128ae457b76SSean Wang			polling-delay-passive = <1000>;
129ae457b76SSean Wang			polling-delay = <1000>;
130ae457b76SSean Wang
131ae457b76SSean Wang			thermal-sensors = <&thermal 0>;
132ae457b76SSean Wang
133ae457b76SSean Wang			trips {
134ae457b76SSean Wang				cpu_passive: cpu-passive {
135ae457b76SSean Wang					temperature = <47000>;
136ae457b76SSean Wang					hysteresis = <2000>;
137ae457b76SSean Wang					type = "passive";
138ae457b76SSean Wang				};
139ae457b76SSean Wang
140ae457b76SSean Wang				cpu_active: cpu-active {
141ae457b76SSean Wang					temperature = <67000>;
142ae457b76SSean Wang					hysteresis = <2000>;
143ae457b76SSean Wang					type = "active";
144ae457b76SSean Wang				};
145ae457b76SSean Wang
146ae457b76SSean Wang				cpu_hot: cpu-hot {
147ae457b76SSean Wang					temperature = <87000>;
148ae457b76SSean Wang					hysteresis = <2000>;
149ae457b76SSean Wang					type = "hot";
150ae457b76SSean Wang				};
151ae457b76SSean Wang
152ae457b76SSean Wang				cpu-crit {
153ae457b76SSean Wang					temperature = <107000>;
154ae457b76SSean Wang					hysteresis = <2000>;
155ae457b76SSean Wang					type = "critical";
156ae457b76SSean Wang				};
157ae457b76SSean Wang			};
158ae457b76SSean Wang
159ae457b76SSean Wang			cooling-maps {
160ae457b76SSean Wang				map0 {
161ae457b76SSean Wang					trip = <&cpu_passive>;
162ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
163ae457b76SSean Wang				};
164ae457b76SSean Wang
165ae457b76SSean Wang				map1 {
166ae457b76SSean Wang					trip = <&cpu_active>;
167ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
168ae457b76SSean Wang				};
169ae457b76SSean Wang
170ae457b76SSean Wang				map2 {
171ae457b76SSean Wang					trip = <&cpu_hot>;
172ae457b76SSean Wang					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
173ae457b76SSean Wang				};
174ae457b76SSean Wang			};
175ae457b76SSean Wang		};
176ae457b76SSean Wang	};
177ae457b76SSean Wang
178c4629c34SSean Wang	timer {
179c4629c34SSean Wang		compatible = "arm,armv8-timer";
180c4629c34SSean Wang		interrupt-parent = <&gic>;
181c4629c34SSean Wang		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
182c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
183c4629c34SSean Wang			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
184c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
185c4629c34SSean Wang			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) |
186c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>,
187c4629c34SSean Wang			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) |
188c4629c34SSean Wang			      IRQ_TYPE_LEVEL_HIGH)>;
189c4629c34SSean Wang	};
190c4629c34SSean Wang
191d7167881SSean Wang	infracfg: infracfg@10000000 {
192d7167881SSean Wang		compatible = "mediatek,mt7622-infracfg",
193d7167881SSean Wang			     "syscon";
194d7167881SSean Wang		reg = <0 0x10000000 0 0x1000>;
195d7167881SSean Wang		#clock-cells = <1>;
196d7167881SSean Wang		#reset-cells = <1>;
197d7167881SSean Wang	};
198d7167881SSean Wang
199c4ff2adeSSean Wang	pwrap: pwrap@10001000 {
200c4ff2adeSSean Wang		compatible = "mediatek,mt7622-pwrap";
201c4ff2adeSSean Wang		reg = <0 0x10001000 0 0x250>;
202c4ff2adeSSean Wang		reg-names = "pwrap";
203c4ff2adeSSean Wang		clocks = <&infracfg CLK_INFRA_PMIC_PD>, <&pwrap_clk>;
204c4ff2adeSSean Wang		clock-names = "spi", "wrap";
205c4ff2adeSSean Wang		resets = <&infracfg MT7622_INFRA_PMIC_WRAP_RST>;
206c4ff2adeSSean Wang		reset-names = "pwrap";
207c4ff2adeSSean Wang		interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
208c4ff2adeSSean Wang		status = "disabled";
209c4ff2adeSSean Wang	};
210c4ff2adeSSean Wang
211d7167881SSean Wang	pericfg: pericfg@10002000 {
212d7167881SSean Wang		compatible = "mediatek,mt7622-pericfg",
213d7167881SSean Wang			     "syscon";
214d7167881SSean Wang		reg = <0 0x10002000 0 0x1000>;
215d7167881SSean Wang		#clock-cells = <1>;
216d7167881SSean Wang		#reset-cells = <1>;
217d7167881SSean Wang	};
218d7167881SSean Wang
219925bd27fSSean Wang	scpsys: scpsys@10006000 {
220925bd27fSSean Wang		compatible = "mediatek,mt7622-scpsys",
221925bd27fSSean Wang			     "syscon";
222925bd27fSSean Wang		#power-domain-cells = <1>;
223925bd27fSSean Wang		reg = <0 0x10006000 0 0x1000>;
224925bd27fSSean Wang		interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_LOW>,
225925bd27fSSean Wang			     <GIC_SPI 166 IRQ_TYPE_LEVEL_LOW>,
226925bd27fSSean Wang			     <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>,
227925bd27fSSean Wang			     <GIC_SPI 168 IRQ_TYPE_LEVEL_LOW>;
228925bd27fSSean Wang		infracfg = <&infracfg>;
229925bd27fSSean Wang		clocks = <&topckgen CLK_TOP_HIF_SEL>;
230925bd27fSSean Wang		clock-names = "hif_sel";
231925bd27fSSean Wang	};
232925bd27fSSean Wang
233ae457b76SSean Wang	cir: cir@10009000 {
234ae457b76SSean Wang		compatible = "mediatek,mt7622-cir";
235ae457b76SSean Wang		reg = <0 0x10009000 0 0x1000>;
236ae457b76SSean Wang		interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_LOW>;
237ae457b76SSean Wang		clocks = <&infracfg CLK_INFRA_IRRX_PD>,
238ae457b76SSean Wang			 <&topckgen CLK_TOP_AXI_SEL>;
239ae457b76SSean Wang		clock-names = "clk", "bus";
240ae457b76SSean Wang		status = "disabled";
241ae457b76SSean Wang	};
242ae457b76SSean Wang
243c4629c34SSean Wang	sysirq: interrupt-controller@10200620 {
244c4629c34SSean Wang		compatible = "mediatek,mt7622-sysirq",
245c4629c34SSean Wang			     "mediatek,mt6577-sysirq";
246c4629c34SSean Wang		interrupt-controller;
247c4629c34SSean Wang		#interrupt-cells = <3>;
248c4629c34SSean Wang		interrupt-parent = <&gic>;
249c4629c34SSean Wang		reg = <0 0x10200620 0 0x20>;
250c4629c34SSean Wang	};
251c4629c34SSean Wang
252ae457b76SSean Wang	efuse: efuse@10206000 {
253ae457b76SSean Wang		compatible = "mediatek,mt7622-efuse",
254ae457b76SSean Wang			     "mediatek,efuse";
255ae457b76SSean Wang		reg = <0 0x10206000 0 0x1000>;
256ae457b76SSean Wang		#address-cells = <1>;
257ae457b76SSean Wang		#size-cells = <1>;
258ae457b76SSean Wang
259ae457b76SSean Wang		thermal_calibration: calib@198 {
260ae457b76SSean Wang			reg = <0x198 0xc>;
261ae457b76SSean Wang		};
262ae457b76SSean Wang	};
263ae457b76SSean Wang
264d7167881SSean Wang	apmixedsys: apmixedsys@10209000 {
265d7167881SSean Wang		compatible = "mediatek,mt7622-apmixedsys",
266d7167881SSean Wang			     "syscon";
267d7167881SSean Wang		reg = <0 0x10209000 0 0x1000>;
268d7167881SSean Wang		#clock-cells = <1>;
269d7167881SSean Wang	};
270d7167881SSean Wang
271d7167881SSean Wang	topckgen: topckgen@10210000 {
272d7167881SSean Wang		compatible = "mediatek,mt7622-topckgen",
273d7167881SSean Wang			     "syscon";
274d7167881SSean Wang		reg = <0 0x10210000 0 0x1000>;
275d7167881SSean Wang		#clock-cells = <1>;
276d7167881SSean Wang	};
277d7167881SSean Wang
278ae457b76SSean Wang	rng: rng@1020f000 {
279ae457b76SSean Wang		compatible = "mediatek,mt7622-rng",
280ae457b76SSean Wang			     "mediatek,mt7623-rng";
281ae457b76SSean Wang		reg = <0 0x1020f000 0 0x1000>;
282ae457b76SSean Wang		clocks = <&infracfg CLK_INFRA_TRNG>;
283ae457b76SSean Wang		clock-names = "rng";
284ae457b76SSean Wang	};
285ae457b76SSean Wang
2863725ba3fSSean Wang	pio: pinctrl@10211000 {
2873725ba3fSSean Wang		compatible = "mediatek,mt7622-pinctrl";
2883725ba3fSSean Wang		reg = <0 0x10211000 0 0x1000>;
2893725ba3fSSean Wang		gpio-controller;
2903725ba3fSSean Wang		#gpio-cells = <2>;
2913725ba3fSSean Wang	};
2923725ba3fSSean Wang
293ae457b76SSean Wang	watchdog: watchdog@10212000 {
294ae457b76SSean Wang		compatible = "mediatek,mt7622-wdt",
295ae457b76SSean Wang			     "mediatek,mt6589-wdt";
296ae457b76SSean Wang		reg = <0 0x10212000 0 0x800>;
297ae457b76SSean Wang	};
298ae457b76SSean Wang
299ae457b76SSean Wang	rtc: rtc@10212800 {
300ae457b76SSean Wang		compatible = "mediatek,mt7622-rtc",
301ae457b76SSean Wang			     "mediatek,soc-rtc";
302ae457b76SSean Wang		reg = <0 0x10212800 0 0x200>;
303ae457b76SSean Wang		interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_LOW>;
304ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_RTC>;
305ae457b76SSean Wang		clock-names = "rtc";
306ae457b76SSean Wang	};
307ae457b76SSean Wang
308c4629c34SSean Wang	gic: interrupt-controller@10300000 {
309c4629c34SSean Wang		compatible = "arm,gic-400";
310c4629c34SSean Wang		interrupt-controller;
311c4629c34SSean Wang		#interrupt-cells = <3>;
312c4629c34SSean Wang		interrupt-parent = <&gic>;
313c4629c34SSean Wang		reg = <0 0x10310000 0 0x1000>,
314c4629c34SSean Wang		      <0 0x10320000 0 0x1000>,
315c4629c34SSean Wang		      <0 0x10340000 0 0x2000>,
316c4629c34SSean Wang		      <0 0x10360000 0 0x2000>;
317c4629c34SSean Wang	};
318c4629c34SSean Wang
319ae457b76SSean Wang	auxadc: adc@11001000 {
320ae457b76SSean Wang		compatible = "mediatek,mt7622-auxadc";
321ae457b76SSean Wang		reg = <0 0x11001000 0 0x1000>;
322ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_AUXADC_PD>;
323ae457b76SSean Wang		clock-names = "main";
324ae457b76SSean Wang		#io-channel-cells = <1>;
325ae457b76SSean Wang	};
326ae457b76SSean Wang
327c4629c34SSean Wang	uart0: serial@11002000 {
328c4629c34SSean Wang		compatible = "mediatek,mt7622-uart",
329c4629c34SSean Wang			     "mediatek,mt6577-uart";
330c4629c34SSean Wang		reg = <0 0x11002000 0 0x400>;
331c4629c34SSean Wang		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
33213f36c32SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
33313f36c32SSean Wang			 <&pericfg CLK_PERI_UART1_PD>;
334c4629c34SSean Wang		clock-names = "baud", "bus";
335c4629c34SSean Wang		status = "disabled";
336c4629c34SSean Wang	};
337d7167881SSean Wang
338ae457b76SSean Wang	uart1: serial@11003000 {
339ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
340ae457b76SSean Wang			     "mediatek,mt6577-uart";
341ae457b76SSean Wang		reg = <0 0x11003000 0 0x400>;
342ae457b76SSean Wang		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
343ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
344ae457b76SSean Wang			 <&pericfg CLK_PERI_UART1_PD>;
345ae457b76SSean Wang		clock-names = "baud", "bus";
346ae457b76SSean Wang		status = "disabled";
347ae457b76SSean Wang	};
348ae457b76SSean Wang
349ae457b76SSean Wang	uart2: serial@11004000 {
350ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
351ae457b76SSean Wang			     "mediatek,mt6577-uart";
352ae457b76SSean Wang		reg = <0 0x11004000 0 0x400>;
353ae457b76SSean Wang		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
354ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
355ae457b76SSean Wang			 <&pericfg CLK_PERI_UART2_PD>;
356ae457b76SSean Wang		clock-names = "baud", "bus";
357ae457b76SSean Wang		status = "disabled";
358ae457b76SSean Wang	};
359ae457b76SSean Wang
360ae457b76SSean Wang	uart3: serial@11005000 {
361ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
362ae457b76SSean Wang			     "mediatek,mt6577-uart";
363ae457b76SSean Wang		reg = <0 0x11005000 0 0x400>;
364ae457b76SSean Wang		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>;
365ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
366ae457b76SSean Wang			 <&pericfg CLK_PERI_UART3_PD>;
367ae457b76SSean Wang		clock-names = "baud", "bus";
368ae457b76SSean Wang		status = "disabled";
369ae457b76SSean Wang	};
370ae457b76SSean Wang
371ae457b76SSean Wang	pwm: pwm@11006000 {
372ae457b76SSean Wang		compatible = "mediatek,mt7622-pwm";
373ae457b76SSean Wang		reg = <0 0x11006000 0 0x1000>;
374ae457b76SSean Wang		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
375ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_PWM_SEL>,
376ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM_PD>,
377ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM1_PD>,
378ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM2_PD>,
379ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM3_PD>,
380ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM4_PD>,
381ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM5_PD>,
382ae457b76SSean Wang			 <&pericfg CLK_PERI_PWM6_PD>;
383ae457b76SSean Wang		clock-names = "top", "main", "pwm1", "pwm2", "pwm3", "pwm4",
384ae457b76SSean Wang			      "pwm5", "pwm6";
385ae457b76SSean Wang		status = "disabled";
386ae457b76SSean Wang	};
387ae457b76SSean Wang
388ae457b76SSean Wang	i2c0: i2c@11007000 {
389ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
390ae457b76SSean Wang		reg = <0 0x11007000 0 0x90>,
391ae457b76SSean Wang		      <0 0x11000100 0 0x80>;
392ae457b76SSean Wang		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
393ae457b76SSean Wang		clock-div = <16>;
394ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C0_PD>,
395ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
396ae457b76SSean Wang		clock-names = "main", "dma";
397ae457b76SSean Wang		#address-cells = <1>;
398ae457b76SSean Wang		#size-cells = <0>;
399ae457b76SSean Wang		status = "disabled";
400ae457b76SSean Wang	};
401ae457b76SSean Wang
402ae457b76SSean Wang	i2c1: i2c@11008000 {
403ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
404ae457b76SSean Wang		reg = <0 0x11008000 0 0x90>,
405ae457b76SSean Wang		      <0 0x11000180 0 0x80>;
406ae457b76SSean Wang		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
407ae457b76SSean Wang		clock-div = <16>;
408ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C1_PD>,
409ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
410ae457b76SSean Wang		clock-names = "main", "dma";
411ae457b76SSean Wang		#address-cells = <1>;
412ae457b76SSean Wang		#size-cells = <0>;
413ae457b76SSean Wang		status = "disabled";
414ae457b76SSean Wang	};
415ae457b76SSean Wang
416ae457b76SSean Wang	i2c2: i2c@11009000 {
417ae457b76SSean Wang		compatible = "mediatek,mt7622-i2c";
418ae457b76SSean Wang		reg = <0 0x11009000 0 0x90>,
419ae457b76SSean Wang		      <0 0x11000200 0 0x80>;
420ae457b76SSean Wang		interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
421ae457b76SSean Wang		clock-div = <16>;
422ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_I2C2_PD>,
423ae457b76SSean Wang			 <&pericfg CLK_PERI_AP_DMA_PD>;
424ae457b76SSean Wang		clock-names = "main", "dma";
425ae457b76SSean Wang		#address-cells = <1>;
426ae457b76SSean Wang		#size-cells = <0>;
427ae457b76SSean Wang		status = "disabled";
428ae457b76SSean Wang	};
429ae457b76SSean Wang
430ae457b76SSean Wang	spi0: spi@1100a000 {
431ae457b76SSean Wang		compatible = "mediatek,mt7622-spi";
432ae457b76SSean Wang		reg = <0 0x1100a000 0 0x100>;
433ae457b76SSean Wang		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_LOW>;
434ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
435ae457b76SSean Wang			 <&topckgen CLK_TOP_SPI0_SEL>,
436ae457b76SSean Wang			 <&pericfg CLK_PERI_SPI0_PD>;
437ae457b76SSean Wang		clock-names = "parent-clk", "sel-clk", "spi-clk";
438ae457b76SSean Wang		#address-cells = <1>;
439ae457b76SSean Wang		#size-cells = <0>;
440ae457b76SSean Wang		status = "disabled";
441ae457b76SSean Wang	};
442ae457b76SSean Wang
443ae457b76SSean Wang	thermal: thermal@1100b000 {
444ae457b76SSean Wang		#thermal-sensor-cells = <1>;
445ae457b76SSean Wang		compatible = "mediatek,mt7622-thermal";
446ae457b76SSean Wang		reg = <0 0x1100b000 0 0x1000>;
447ae457b76SSean Wang		interrupts = <0 78 IRQ_TYPE_LEVEL_LOW>;
448ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_THERM_PD>,
449ae457b76SSean Wang			 <&pericfg CLK_PERI_AUXADC_PD>;
450ae457b76SSean Wang		clock-names = "therm", "auxadc";
451ae457b76SSean Wang		resets = <&pericfg MT7622_PERI_THERM_SW_RST>;
452ae457b76SSean Wang		reset-names = "therm";
453ae457b76SSean Wang		mediatek,auxadc = <&auxadc>;
454ae457b76SSean Wang		mediatek,apmixedsys = <&apmixedsys>;
455ae457b76SSean Wang		nvmem-cells = <&thermal_calibration>;
456ae457b76SSean Wang		nvmem-cell-names = "calibration-data";
457ae457b76SSean Wang	};
458ae457b76SSean Wang
459ae457b76SSean Wang	btif: serial@1100c000 {
460ae457b76SSean Wang		compatible = "mediatek,mt7622-btif",
461ae457b76SSean Wang			     "mediatek,mtk-btif";
462ae457b76SSean Wang		reg = <0 0x1100c000 0 0x1000>;
463ae457b76SSean Wang		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_LOW>;
464ae457b76SSean Wang		clocks = <&pericfg CLK_PERI_BTIF_PD>;
465ae457b76SSean Wang		clock-names = "main";
466ae457b76SSean Wang		reg-shift = <2>;
467ae457b76SSean Wang		reg-io-width = <4>;
468ae457b76SSean Wang		status = "disabled";
469ae457b76SSean Wang	};
470ae457b76SSean Wang
47123beb1adSSean Wang	nandc: nfi@1100d000 {
47223beb1adSSean Wang		compatible = "mediatek,mt7622-nfc";
47323beb1adSSean Wang		reg = <0 0x1100D000 0 0x1000>;
47423beb1adSSean Wang		interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>;
47523beb1adSSean Wang		clocks = <&pericfg CLK_PERI_NFI_PD>,
47623beb1adSSean Wang			 <&pericfg CLK_PERI_SNFI_PD>;
47723beb1adSSean Wang		clock-names = "nfi_clk", "pad_clk";
47823beb1adSSean Wang		ecc-engine = <&bch>;
47923beb1adSSean Wang		#address-cells = <1>;
48023beb1adSSean Wang		#size-cells = <0>;
48123beb1adSSean Wang		status = "disabled";
48223beb1adSSean Wang	};
48323beb1adSSean Wang
48423beb1adSSean Wang	bch: ecc@1100e000 {
48523beb1adSSean Wang		compatible = "mediatek,mt7622-ecc";
48623beb1adSSean Wang		reg = <0 0x1100e000 0 0x1000>;
48723beb1adSSean Wang		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>;
48823beb1adSSean Wang		clocks = <&pericfg CLK_PERI_NFIECC_PD>;
48923beb1adSSean Wang		clock-names = "nfiecc_clk";
49023beb1adSSean Wang		status = "disabled";
49123beb1adSSean Wang	};
49223beb1adSSean Wang
49323beb1adSSean Wang	nor_flash: spi@11014000 {
49423beb1adSSean Wang		compatible = "mediatek,mt7622-nor",
49523beb1adSSean Wang			     "mediatek,mt8173-nor";
49623beb1adSSean Wang		reg = <0 0x11014000 0 0xe0>;
49723beb1adSSean Wang		clocks = <&pericfg CLK_PERI_FLASH_PD>,
49823beb1adSSean Wang			 <&topckgen CLK_TOP_FLASH_SEL>;
49923beb1adSSean Wang		clock-names = "spi", "sf";
50023beb1adSSean Wang		#address-cells = <1>;
50123beb1adSSean Wang		#size-cells = <0>;
50223beb1adSSean Wang		status = "disabled";
50323beb1adSSean Wang	};
50423beb1adSSean Wang
505ae457b76SSean Wang	spi1: spi@11016000 {
506ae457b76SSean Wang		compatible = "mediatek,mt7622-spi";
507ae457b76SSean Wang		reg = <0 0x11016000 0 0x100>;
508ae457b76SSean Wang		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_LOW>;
509ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
510ae457b76SSean Wang			 <&topckgen CLK_TOP_SPI1_SEL>,
511ae457b76SSean Wang			 <&pericfg CLK_PERI_SPI1_PD>;
512ae457b76SSean Wang		clock-names = "parent-clk", "sel-clk", "spi-clk";
513ae457b76SSean Wang		#address-cells = <1>;
514ae457b76SSean Wang		#size-cells = <0>;
515ae457b76SSean Wang		status = "disabled";
516ae457b76SSean Wang	};
517ae457b76SSean Wang
518ae457b76SSean Wang	uart4: serial@11019000 {
519ae457b76SSean Wang		compatible = "mediatek,mt7622-uart",
520ae457b76SSean Wang			     "mediatek,mt6577-uart";
521ae457b76SSean Wang		reg = <0 0x11019000 0 0x400>;
522ae457b76SSean Wang		interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_LOW>;
523ae457b76SSean Wang		clocks = <&topckgen CLK_TOP_UART_SEL>,
524ae457b76SSean Wang			 <&pericfg CLK_PERI_UART4_PD>;
525ae457b76SSean Wang		clock-names = "baud", "bus";
526ae457b76SSean Wang		status = "disabled";
527ae457b76SSean Wang	};
528ae457b76SSean Wang
529d7167881SSean Wang	ssusbsys: ssusbsys@1a000000 {
530d7167881SSean Wang		compatible = "mediatek,mt7622-ssusbsys",
531d7167881SSean Wang			     "syscon";
532d7167881SSean Wang		reg = <0 0x1a000000 0 0x1000>;
533d7167881SSean Wang		#clock-cells = <1>;
534d7167881SSean Wang		#reset-cells = <1>;
535d7167881SSean Wang	};
536d7167881SSean Wang
537d7167881SSean Wang	pciesys: pciesys@1a100800 {
538d7167881SSean Wang		compatible = "mediatek,mt7622-pciesys",
539d7167881SSean Wang			     "syscon";
540d7167881SSean Wang		reg = <0 0x1a100800 0 0x1000>;
541d7167881SSean Wang		#clock-cells = <1>;
542d7167881SSean Wang		#reset-cells = <1>;
543d7167881SSean Wang	};
544d7167881SSean Wang
545*26907b53SRyder Lee	pcie: pcie@1a140000 {
546*26907b53SRyder Lee		compatible = "mediatek,mt7622-pcie";
547*26907b53SRyder Lee		device_type = "pci";
548*26907b53SRyder Lee		reg = <0 0x1a140000 0 0x1000>,
549*26907b53SRyder Lee		      <0 0x1a143000 0 0x1000>,
550*26907b53SRyder Lee		      <0 0x1a145000 0 0x1000>;
551*26907b53SRyder Lee		reg-names = "subsys", "port0", "port1";
552*26907b53SRyder Lee		#address-cells = <3>;
553*26907b53SRyder Lee		#size-cells = <2>;
554*26907b53SRyder Lee		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>,
555*26907b53SRyder Lee			     <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>;
556*26907b53SRyder Lee		clocks = <&pciesys CLK_PCIE_P0_MAC_EN>,
557*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_MAC_EN>,
558*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AHB_EN>,
559*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AHB_EN>,
560*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AUX_EN>,
561*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_AUX_EN>,
562*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_AXI_EN>,
563*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_AXI_EN>,
564*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_OBFF_EN>,
565*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_OBFF_EN>,
566*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P0_PIPE_EN>,
567*26907b53SRyder Lee			 <&pciesys CLK_PCIE_P1_PIPE_EN>;
568*26907b53SRyder Lee		clock-names = "sys_ck0", "sys_ck1", "ahb_ck0", "ahb_ck1",
569*26907b53SRyder Lee			      "aux_ck0", "aux_ck1", "axi_ck0", "axi_ck1",
570*26907b53SRyder Lee			      "obff_ck0", "obff_ck1", "pipe_ck0", "pipe_ck1";
571*26907b53SRyder Lee		power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>;
572*26907b53SRyder Lee		bus-range = <0x00 0xff>;
573*26907b53SRyder Lee		ranges = <0x82000000 0 0x20000000 0x0 0x20000000 0 0x10000000>;
574*26907b53SRyder Lee		status = "disabled";
575*26907b53SRyder Lee
576*26907b53SRyder Lee		pcie0: pcie@0,0 {
577*26907b53SRyder Lee			reg = <0x0000 0 0 0 0>;
578*26907b53SRyder Lee			#address-cells = <3>;
579*26907b53SRyder Lee			#size-cells = <2>;
580*26907b53SRyder Lee			#interrupt-cells = <1>;
581*26907b53SRyder Lee			ranges;
582*26907b53SRyder Lee			status = "disabled";
583*26907b53SRyder Lee
584*26907b53SRyder Lee			num-lanes = <1>;
585*26907b53SRyder Lee			interrupt-map-mask = <0 0 0 7>;
586*26907b53SRyder Lee			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
587*26907b53SRyder Lee					<0 0 0 2 &pcie_intc0 1>,
588*26907b53SRyder Lee					<0 0 0 3 &pcie_intc0 2>,
589*26907b53SRyder Lee					<0 0 0 4 &pcie_intc0 3>;
590*26907b53SRyder Lee			pcie_intc0: interrupt-controller {
591*26907b53SRyder Lee				interrupt-controller;
592*26907b53SRyder Lee				#address-cells = <0>;
593*26907b53SRyder Lee				#interrupt-cells = <1>;
594*26907b53SRyder Lee			};
595*26907b53SRyder Lee		};
596*26907b53SRyder Lee
597*26907b53SRyder Lee		pcie1: pcie@1,0 {
598*26907b53SRyder Lee			reg = <0x0800 0 0 0 0>;
599*26907b53SRyder Lee			#address-cells = <3>;
600*26907b53SRyder Lee			#size-cells = <2>;
601*26907b53SRyder Lee			#interrupt-cells = <1>;
602*26907b53SRyder Lee			ranges;
603*26907b53SRyder Lee			status = "disabled";
604*26907b53SRyder Lee
605*26907b53SRyder Lee			num-lanes = <1>;
606*26907b53SRyder Lee			interrupt-map-mask = <0 0 0 7>;
607*26907b53SRyder Lee			interrupt-map = <0 0 0 1 &pcie_intc1 0>,
608*26907b53SRyder Lee					<0 0 0 2 &pcie_intc1 1>,
609*26907b53SRyder Lee					<0 0 0 3 &pcie_intc1 2>,
610*26907b53SRyder Lee					<0 0 0 4 &pcie_intc1 3>;
611*26907b53SRyder Lee			pcie_intc1: interrupt-controller {
612*26907b53SRyder Lee				interrupt-controller;
613*26907b53SRyder Lee				#address-cells = <0>;
614*26907b53SRyder Lee				#interrupt-cells = <1>;
615*26907b53SRyder Lee			};
616*26907b53SRyder Lee		};
617*26907b53SRyder Lee	};
618*26907b53SRyder Lee
619d7167881SSean Wang	ethsys: syscon@1b000000 {
620d7167881SSean Wang		compatible = "mediatek,mt7622-ethsys",
621d7167881SSean Wang			     "syscon";
622d7167881SSean Wang		reg = <0 0x1b000000 0 0x1000>;
623d7167881SSean Wang		#clock-cells = <1>;
624d7167881SSean Wang		#reset-cells = <1>;
625d7167881SSean Wang	};
626d7167881SSean Wang
6275f599b3aSSean Wang	eth: ethernet@1b100000 {
6285f599b3aSSean Wang		compatible = "mediatek,mt7622-eth",
6295f599b3aSSean Wang			     "mediatek,mt2701-eth",
6305f599b3aSSean Wang			     "syscon";
6315f599b3aSSean Wang		reg = <0 0x1b100000 0 0x20000>;
6325f599b3aSSean Wang		interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_LOW>,
6335f599b3aSSean Wang			     <GIC_SPI 224 IRQ_TYPE_LEVEL_LOW>,
6345f599b3aSSean Wang			     <GIC_SPI 225 IRQ_TYPE_LEVEL_LOW>;
6355f599b3aSSean Wang		clocks = <&topckgen CLK_TOP_ETH_SEL>,
6365f599b3aSSean Wang			 <&ethsys CLK_ETH_ESW_EN>,
6375f599b3aSSean Wang			 <&ethsys CLK_ETH_GP0_EN>,
6385f599b3aSSean Wang			 <&ethsys CLK_ETH_GP1_EN>,
6395f599b3aSSean Wang			 <&ethsys CLK_ETH_GP2_EN>,
6405f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_TX250M_EN>,
6415f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_RX250M_EN>,
6425f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_CDR_REF>,
6435f599b3aSSean Wang			 <&sgmiisys CLK_SGMII_CDR_FB>,
6445f599b3aSSean Wang			 <&topckgen CLK_TOP_SGMIIPLL>,
6455f599b3aSSean Wang			 <&apmixedsys CLK_APMIXED_ETH2PLL>;
6465f599b3aSSean Wang		clock-names = "ethif", "esw", "gp0", "gp1", "gp2",
6475f599b3aSSean Wang			      "sgmii_tx250m", "sgmii_rx250m",
6485f599b3aSSean Wang			      "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck",
6495f599b3aSSean Wang			      "eth2pll";
6505f599b3aSSean Wang		power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>;
6515f599b3aSSean Wang		mediatek,ethsys = <&ethsys>;
6525f599b3aSSean Wang		mediatek,sgmiisys = <&sgmiisys>;
6535f599b3aSSean Wang		#address-cells = <1>;
6545f599b3aSSean Wang		#size-cells = <0>;
6555f599b3aSSean Wang		status = "disabled";
6565f599b3aSSean Wang	};
6575f599b3aSSean Wang
658d7167881SSean Wang	sgmiisys: sgmiisys@1b128000 {
659d7167881SSean Wang		compatible = "mediatek,mt7622-sgmiisys",
660d7167881SSean Wang			     "syscon";
661d7167881SSean Wang		reg = <0 0x1b128000 0 0x1000>;
662d7167881SSean Wang		#clock-cells = <1>;
663d7167881SSean Wang	};
664c4629c34SSean Wang};
665