1b186b8b6SAlexander Stein// SPDX-License-Identifier: (GPL-2.0-or-later OR MIT) 2b186b8b6SAlexander Stein/* 3b186b8b6SAlexander Stein * Copyright 2019-2021 TQ-Systems GmbH 4b186b8b6SAlexander Stein */ 5b186b8b6SAlexander Stein 6b186b8b6SAlexander Stein#include "imx8mq.dtsi" 7b186b8b6SAlexander Stein 8b186b8b6SAlexander Stein/ { 9b186b8b6SAlexander Stein model = "TQ-Systems GmbH i.MX8MQ TQMa8MQ"; 10b186b8b6SAlexander Stein compatible = "tq,imx8mq-tqma8mq", "fsl,imx8mq"; 11b186b8b6SAlexander Stein 12b186b8b6SAlexander Stein memory@40000000 { 13b186b8b6SAlexander Stein device_type = "memory"; 14b186b8b6SAlexander Stein /* our minimum RAM config will be 1024 MiB */ 15b186b8b6SAlexander Stein reg = <0x00000000 0x40000000 0 0x40000000>; 16b186b8b6SAlexander Stein }; 17b186b8b6SAlexander Stein 18b186b8b6SAlexander Stein /* e-MMC IO, needed for HS modes */ 19b186b8b6SAlexander Stein reg_vcc1v8: regulator-vcc1v8 { 20b186b8b6SAlexander Stein compatible = "regulator-fixed"; 21b186b8b6SAlexander Stein regulator-name = "TQMA8MX_VCC1V8"; 22b186b8b6SAlexander Stein regulator-min-microvolt = <1800000>; 23b186b8b6SAlexander Stein regulator-max-microvolt = <1800000>; 24b186b8b6SAlexander Stein }; 25b186b8b6SAlexander Stein 26b186b8b6SAlexander Stein reg_vcc3v3: regulator-vcc3v3 { 27b186b8b6SAlexander Stein compatible = "regulator-fixed"; 28b186b8b6SAlexander Stein regulator-name = "TQMA8MX_VCC3V3"; 29b186b8b6SAlexander Stein regulator-min-microvolt = <3300000>; 30b186b8b6SAlexander Stein regulator-max-microvolt = <3300000>; 31b186b8b6SAlexander Stein }; 32b186b8b6SAlexander Stein 33b186b8b6SAlexander Stein reg_vdd_arm: regulator-vdd-arm { 34b186b8b6SAlexander Stein compatible = "regulator-gpio"; 35b186b8b6SAlexander Stein pinctrl-names = "default"; 36b186b8b6SAlexander Stein pinctrl-0 = <&pinctrl_dvfs>; 37b186b8b6SAlexander Stein regulator-min-microvolt = <900000>; 38b186b8b6SAlexander Stein regulator-max-microvolt = <1000000>; 39b186b8b6SAlexander Stein regulator-name = "TQMa8Mx_DVFS"; 40b186b8b6SAlexander Stein regulator-type = "voltage"; 41b186b8b6SAlexander Stein regulator-settling-time-us = <150000>; 42b186b8b6SAlexander Stein gpios = <&gpio1 6 GPIO_ACTIVE_LOW>; 43b186b8b6SAlexander Stein states = <900000 0x1 1000000 0x0>; 44b186b8b6SAlexander Stein }; 45b186b8b6SAlexander Stein 46b186b8b6SAlexander Stein reserved-memory { 47b186b8b6SAlexander Stein #address-cells = <2>; 48b186b8b6SAlexander Stein #size-cells = <2>; 49b186b8b6SAlexander Stein ranges; 50b186b8b6SAlexander Stein 51b186b8b6SAlexander Stein /* global autoconfigured region for contiguous allocations */ 52b186b8b6SAlexander Stein linux,cma { 53b186b8b6SAlexander Stein compatible = "shared-dma-pool"; 54b186b8b6SAlexander Stein reusable; 55b186b8b6SAlexander Stein /* 640 MiB */ 56b186b8b6SAlexander Stein size = <0 0x28000000>; 57b186b8b6SAlexander Stein /* 1024 - 128 MiB, our minimum RAM config will be 1024 MiB */ 58b186b8b6SAlexander Stein alloc-ranges = <0 0x40000000 0 0x78000000>; 59b186b8b6SAlexander Stein linux,cma-default; 60b186b8b6SAlexander Stein }; 61b186b8b6SAlexander Stein }; 62b186b8b6SAlexander Stein}; 63b186b8b6SAlexander Stein 64b186b8b6SAlexander Stein&A53_0 { 65b186b8b6SAlexander Stein cpu-supply = <®_vdd_arm>; 66b186b8b6SAlexander Stein}; 67b186b8b6SAlexander Stein 68b186b8b6SAlexander Stein&A53_1 { 69b186b8b6SAlexander Stein cpu-supply = <®_vdd_arm>; 70b186b8b6SAlexander Stein}; 71b186b8b6SAlexander Stein 72b186b8b6SAlexander Stein&A53_2 { 73b186b8b6SAlexander Stein cpu-supply = <®_vdd_arm>; 74b186b8b6SAlexander Stein}; 75b186b8b6SAlexander Stein 76b186b8b6SAlexander Stein&A53_3 { 77b186b8b6SAlexander Stein cpu-supply = <®_vdd_arm>; 78b186b8b6SAlexander Stein}; 79b186b8b6SAlexander Stein 80b186b8b6SAlexander Stein&gpu { 81b186b8b6SAlexander Stein status = "okay"; 82b186b8b6SAlexander Stein}; 83b186b8b6SAlexander Stein 84b186b8b6SAlexander Stein&pgc_gpu { 85b186b8b6SAlexander Stein power-supply = <&sw1a_reg>; 86b186b8b6SAlexander Stein}; 87b186b8b6SAlexander Stein 88b186b8b6SAlexander Stein&pgc_vpu { 89b186b8b6SAlexander Stein power-supply = <&sw1c_reg>; 90b186b8b6SAlexander Stein}; 91b186b8b6SAlexander Stein 92b186b8b6SAlexander Stein&i2c1 { 93b186b8b6SAlexander Stein clock-frequency = <100000>; 94b186b8b6SAlexander Stein pinctrl-names = "default", "gpio"; 95b186b8b6SAlexander Stein pinctrl-0 = <&pinctrl_i2c1>; 96b186b8b6SAlexander Stein pinctrl-1 = <&pinctrl_i2c1_gpio>; 97b186b8b6SAlexander Stein scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 98b186b8b6SAlexander Stein sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 99b186b8b6SAlexander Stein status = "okay"; 100b186b8b6SAlexander Stein 101b186b8b6SAlexander Stein pfuze100: pmic@8 { 102b186b8b6SAlexander Stein compatible = "fsl,pfuze100"; 103b186b8b6SAlexander Stein fsl,pfuze-support-disable-sw; 104b186b8b6SAlexander Stein reg = <0x8>; 105b186b8b6SAlexander Stein 106b186b8b6SAlexander Stein regulators { 107b186b8b6SAlexander Stein /* VDD_GPU */ 108b186b8b6SAlexander Stein sw1a_reg: sw1ab { 109b186b8b6SAlexander Stein regulator-min-microvolt = <825000>; 110b186b8b6SAlexander Stein regulator-max-microvolt = <1100000>; 111b186b8b6SAlexander Stein }; 112b186b8b6SAlexander Stein 113b186b8b6SAlexander Stein /* VDD_VPU */ 114b186b8b6SAlexander Stein sw1c_reg: sw1c { 115b186b8b6SAlexander Stein regulator-min-microvolt = <825000>; 116b186b8b6SAlexander Stein regulator-max-microvolt = <1100000>; 117b186b8b6SAlexander Stein }; 118b186b8b6SAlexander Stein 119b186b8b6SAlexander Stein /* NVCC_DRAM */ 120b186b8b6SAlexander Stein sw2_reg: sw2 { 121b186b8b6SAlexander Stein regulator-min-microvolt = <1100000>; 122b186b8b6SAlexander Stein regulator-max-microvolt = <1100000>; 123b186b8b6SAlexander Stein regulator-always-on; 124b186b8b6SAlexander Stein }; 125b186b8b6SAlexander Stein 126b186b8b6SAlexander Stein /* VDD_DRAM */ 127b186b8b6SAlexander Stein sw3a_reg: sw3ab { 128b186b8b6SAlexander Stein regulator-min-microvolt = <825000>; 129b186b8b6SAlexander Stein regulator-max-microvolt = <1100000>; 130b186b8b6SAlexander Stein regulator-always-on; 131b186b8b6SAlexander Stein }; 132b186b8b6SAlexander Stein 133b186b8b6SAlexander Stein /* 1.8 V for QSPI NOR, e-MMC IO, must not be changed */ 134b186b8b6SAlexander Stein nvcc_1v8_reg: sw4 { 135b186b8b6SAlexander Stein regulator-min-microvolt = <1800000>; 136b186b8b6SAlexander Stein regulator-max-microvolt = <1800000>; 137b186b8b6SAlexander Stein regulator-always-on; 138b186b8b6SAlexander Stein }; 139b186b8b6SAlexander Stein 140b186b8b6SAlexander Stein swbst_reg: swbst { 141b186b8b6SAlexander Stein regulator-min-microvolt = <5000000>; 142b186b8b6SAlexander Stein regulator-max-microvolt = <5150000>; 143b186b8b6SAlexander Stein }; 144b186b8b6SAlexander Stein 145b186b8b6SAlexander Stein snvs_reg: vsnvs { 146b186b8b6SAlexander Stein regulator-min-microvolt = <1000000>; 147b186b8b6SAlexander Stein regulator-max-microvolt = <3000000>; 148b186b8b6SAlexander Stein regulator-always-on; 149b186b8b6SAlexander Stein }; 150b186b8b6SAlexander Stein 151b186b8b6SAlexander Stein vref_reg: vrefddr { 152b186b8b6SAlexander Stein regulator-always-on; 153b186b8b6SAlexander Stein }; 154b186b8b6SAlexander Stein 155b186b8b6SAlexander Stein /* not used */ 156b186b8b6SAlexander Stein vgen1_reg: vgen1 { 157b186b8b6SAlexander Stein regulator-min-microvolt = <800000>; 158b186b8b6SAlexander Stein regulator-max-microvolt = <1550000>; 159b186b8b6SAlexander Stein }; 160b186b8b6SAlexander Stein 161b186b8b6SAlexander Stein /* VDD_PHY_0V9 */ 162b186b8b6SAlexander Stein vgen2_reg: vgen2 { 163b186b8b6SAlexander Stein regulator-min-microvolt = <850000>; 164b186b8b6SAlexander Stein regulator-max-microvolt = <975000>; 165b186b8b6SAlexander Stein regulator-always-on; 166b186b8b6SAlexander Stein }; 167b186b8b6SAlexander Stein 168b186b8b6SAlexander Stein /* VDD_PHY_1V8 */ 169b186b8b6SAlexander Stein vgen3_reg: vgen3 { 170b186b8b6SAlexander Stein regulator-min-microvolt = <1675000>; 171b186b8b6SAlexander Stein regulator-max-microvolt = <1975000>; 172b186b8b6SAlexander Stein regulator-always-on; 173b186b8b6SAlexander Stein }; 174b186b8b6SAlexander Stein 175b186b8b6SAlexander Stein /* VDDA_1V8 */ 176b186b8b6SAlexander Stein vgen4_reg: vgen4 { 177b186b8b6SAlexander Stein regulator-min-microvolt = <1625000>; 178b186b8b6SAlexander Stein regulator-max-microvolt = <1875000>; 179b186b8b6SAlexander Stein regulator-always-on; 180b186b8b6SAlexander Stein }; 181b186b8b6SAlexander Stein 182b186b8b6SAlexander Stein /* VDD_PHY_3V3 */ 183b186b8b6SAlexander Stein vgen5_reg: vgen5 { 184b186b8b6SAlexander Stein regulator-min-microvolt = <3075000>; 185b186b8b6SAlexander Stein regulator-max-microvolt = <3625000>; 186b186b8b6SAlexander Stein regulator-always-on; 187b186b8b6SAlexander Stein }; 188b186b8b6SAlexander Stein 189b186b8b6SAlexander Stein /* not used */ 190b186b8b6SAlexander Stein vgen6_reg: vgen6 { 191b186b8b6SAlexander Stein regulator-min-microvolt = <1800000>; 192b186b8b6SAlexander Stein regulator-max-microvolt = <3300000>; 193b186b8b6SAlexander Stein }; 194b186b8b6SAlexander Stein }; 195b186b8b6SAlexander Stein }; 196b186b8b6SAlexander Stein 197*580c545fSAlexander Stein sensor0: temperature-sensor@1b { 198*580c545fSAlexander Stein compatible = "nxp,se97b", "jedec,jc-42.4-temp"; 199b186b8b6SAlexander Stein reg = <0x1b>; 200b186b8b6SAlexander Stein }; 201b186b8b6SAlexander Stein 202b186b8b6SAlexander Stein pcf85063: rtc@51 { 203b186b8b6SAlexander Stein compatible = "nxp,pcf85063a"; 204b186b8b6SAlexander Stein reg = <0x51>; 205b186b8b6SAlexander Stein pinctrl-names = "default"; 206b186b8b6SAlexander Stein pinctrl-0 = <&pinctrl_rtc>; 207b186b8b6SAlexander Stein interrupt-parent = <&gpio1>; 208b186b8b6SAlexander Stein interrupts = <1 IRQ_TYPE_EDGE_FALLING>; 209b186b8b6SAlexander Stein quartz-load-femtofarads = <7000>; 210b186b8b6SAlexander Stein 211b186b8b6SAlexander Stein clock { 212b186b8b6SAlexander Stein compatible = "fixed-clock"; 213b186b8b6SAlexander Stein #clock-cells = <0>; 214b186b8b6SAlexander Stein clock-frequency = <32768>; 215b186b8b6SAlexander Stein }; 216b186b8b6SAlexander Stein }; 217b186b8b6SAlexander Stein 218b186b8b6SAlexander Stein eeprom1: eeprom@53 { 219b186b8b6SAlexander Stein compatible = "nxp,se97b", "atmel,24c02"; 220b186b8b6SAlexander Stein reg = <0x53>; 221b186b8b6SAlexander Stein pagesize = <16>; 222b186b8b6SAlexander Stein read-only; 2233fff5465SAlexander Stein vcc-supply = <®_vcc3v3>; 224b186b8b6SAlexander Stein }; 225b186b8b6SAlexander Stein 226b186b8b6SAlexander Stein eeprom0: eeprom@57 { 227b186b8b6SAlexander Stein compatible = "atmel,24c64"; 228b186b8b6SAlexander Stein reg = <0x57>; 229b186b8b6SAlexander Stein pagesize = <32>; 2303fff5465SAlexander Stein vcc-supply = <®_vcc3v3>; 231b186b8b6SAlexander Stein }; 232b186b8b6SAlexander Stein}; 233b186b8b6SAlexander Stein 234b186b8b6SAlexander Stein&pcie0 { 235b186b8b6SAlexander Stein /* 3.3V supply, only way to switch on internal 1.8V supply using GPR */ 236b186b8b6SAlexander Stein vph-supply = <&vgen5_reg>; 237b186b8b6SAlexander Stein}; 238b186b8b6SAlexander Stein 239b186b8b6SAlexander Stein&pcie1 { 240b186b8b6SAlexander Stein /* 3.3V supply, only way to switch on internal 1.8V supply using GPR */ 241b186b8b6SAlexander Stein vph-supply = <&vgen5_reg>; 242b186b8b6SAlexander Stein}; 243b186b8b6SAlexander Stein 244b186b8b6SAlexander Stein&qspi0 { 245b186b8b6SAlexander Stein pinctrl-names = "default"; 246b186b8b6SAlexander Stein pinctrl-0 = <&pinctrl_qspi>; 247b186b8b6SAlexander Stein assigned-clocks = <&clk IMX8MQ_CLK_QSPI>; 248b186b8b6SAlexander Stein assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_266M>; 249b186b8b6SAlexander Stein status = "okay"; 250b186b8b6SAlexander Stein 251b186b8b6SAlexander Stein flash0: flash@0 { 252b186b8b6SAlexander Stein compatible = "jedec,spi-nor"; 253b186b8b6SAlexander Stein reg = <0>; 254b186b8b6SAlexander Stein #address-cells = <1>; 255b186b8b6SAlexander Stein #size-cells = <1>; 256b186b8b6SAlexander Stein spi-max-frequency = <84000000>; 257c7b45c79SAlexander Stein spi-tx-bus-width = <1>; 258b186b8b6SAlexander Stein spi-rx-bus-width = <4>; 259b186b8b6SAlexander Stein }; 260b186b8b6SAlexander Stein}; 261b186b8b6SAlexander Stein 262b186b8b6SAlexander Stein&usdhc1 { 263b186b8b6SAlexander Stein pinctrl-names = "default", "state_100mhz", "state_200mhz"; 264b186b8b6SAlexander Stein pinctrl-0 = <&pinctrl_usdhc1>; 265b186b8b6SAlexander Stein pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 266b186b8b6SAlexander Stein pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 267b186b8b6SAlexander Stein bus-width = <8>; 268b186b8b6SAlexander Stein non-removable; 269b186b8b6SAlexander Stein no-sd; 270b186b8b6SAlexander Stein no-sdio; 271b186b8b6SAlexander Stein vmmc-supply = <®_vcc3v3>; 272b186b8b6SAlexander Stein vqmmc-supply = <®_vcc1v8>; 273b186b8b6SAlexander Stein status = "okay"; 274b186b8b6SAlexander Stein}; 275b186b8b6SAlexander Stein 276b186b8b6SAlexander Stein/* Attention: wdog reset forcing POR needs baseboard support */ 277b186b8b6SAlexander Stein&wdog1 { 278b186b8b6SAlexander Stein status = "okay"; 279b186b8b6SAlexander Stein}; 280b186b8b6SAlexander Stein 281b186b8b6SAlexander Stein&iomuxc { 282b186b8b6SAlexander Stein pinctrl_dvfs: dvfsgrp { 283b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO06_GPIO1_IO6 0x16>; 284b186b8b6SAlexander Stein }; 285b186b8b6SAlexander Stein 286b186b8b6SAlexander Stein pinctrl_i2c1: i2c1grp { 287b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f>, 288b186b8b6SAlexander Stein <MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f>; 289b186b8b6SAlexander Stein }; 290b186b8b6SAlexander Stein 291b186b8b6SAlexander Stein pinctrl_i2c1_gpio: i2c1gpiogrp { 292b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_I2C1_SCL_GPIO5_IO14 0x40000074>, 293b186b8b6SAlexander Stein <MX8MQ_IOMUXC_I2C1_SDA_GPIO5_IO15 0x40000074>; 294b186b8b6SAlexander Stein }; 295b186b8b6SAlexander Stein 296b186b8b6SAlexander Stein pinctrl_qspi: qspigrp { 297b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x97>, 298b186b8b6SAlexander Stein <MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x82>, 299b186b8b6SAlexander Stein <MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x97>, 300b186b8b6SAlexander Stein <MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x97>, 301b186b8b6SAlexander Stein <MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x97>, 302b186b8b6SAlexander Stein <MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x97>; 303b186b8b6SAlexander Stein }; 304b186b8b6SAlexander Stein 305b186b8b6SAlexander Stein pinctrl_rtc: rtcgrp { 306b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x41>; 307b186b8b6SAlexander Stein }; 308b186b8b6SAlexander Stein 309b186b8b6SAlexander Stein pinctrl_usdhc1: usdhc1grp { 310b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83>, 311b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3>, 312b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3>, 313b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3>, 314b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3>, 315b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3>, 316b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc3>, 317b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc3>, 318b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc3>, 319b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc3>, 320b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x83>, 321b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1>; 322b186b8b6SAlexander Stein }; 323b186b8b6SAlexander Stein 324b186b8b6SAlexander Stein pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 325b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x85>, 326b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc5>, 327b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc5>, 328b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc5>, 329b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc5>, 330b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc5>, 331b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc5>, 332b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc5>, 333b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc5>, 334b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc5>, 335b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x85>, 336b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1>; 337b186b8b6SAlexander Stein }; 338b186b8b6SAlexander Stein 339b186b8b6SAlexander Stein pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 340b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x87>, 341b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc7>, 342b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc7>, 343b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc7>, 344b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc7>, 345b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc7>, 346b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc7>, 347b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc7>, 348b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc7>, 349b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc7>, 350b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x87>, 351b186b8b6SAlexander Stein <MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1>; 352b186b8b6SAlexander Stein }; 353b186b8b6SAlexander Stein 354b186b8b6SAlexander Stein pinctrl_wdog: wdoggrp { 355b186b8b6SAlexander Stein fsl,pins = <MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6>; 356b186b8b6SAlexander Stein }; 357b186b8b6SAlexander Stein}; 358