xref: /openbmc/linux/arch/arm64/boot/dts/freescale/imx8mq-evk.dts (revision 0376f6ec9eb8690e8efcf37e4ae2e0a7cc0fef1d)
19079aca4SLucas Stach// SPDX-License-Identifier: (GPL-2.0 OR MIT)
29079aca4SLucas Stach/*
39079aca4SLucas Stach * Copyright 2017 NXP
49079aca4SLucas Stach * Copyright (C) 2017-2018 Pengutronix, Lucas Stach <kernel@pengutronix.de>
59079aca4SLucas Stach */
69079aca4SLucas Stach
79079aca4SLucas Stach/dts-v1/;
89079aca4SLucas Stach
99079aca4SLucas Stach#include "imx8mq.dtsi"
109079aca4SLucas Stach
119079aca4SLucas Stach/ {
129079aca4SLucas Stach	model = "NXP i.MX8MQ EVK";
139079aca4SLucas Stach	compatible = "fsl,imx8mq-evk", "fsl,imx8mq";
149079aca4SLucas Stach
159079aca4SLucas Stach	chosen {
169079aca4SLucas Stach		stdout-path = &uart1;
179079aca4SLucas Stach	};
189079aca4SLucas Stach
199079aca4SLucas Stach	memory@40000000 {
209079aca4SLucas Stach		device_type = "memory";
219079aca4SLucas Stach		reg = <0x00000000 0x40000000 0 0xc0000000>;
229079aca4SLucas Stach	};
239079aca4SLucas Stach
24cdfdea07SAndrey Smirnov	pcie0_refclk: pcie0-refclk {
25cdfdea07SAndrey Smirnov		compatible = "fixed-clock";
26cdfdea07SAndrey Smirnov		#clock-cells = <0>;
27cdfdea07SAndrey Smirnov		clock-frequency = <100000000>;
28cdfdea07SAndrey Smirnov	};
29cdfdea07SAndrey Smirnov
309079aca4SLucas Stach	reg_usdhc2_vmmc: regulator-vsd-3v3 {
319079aca4SLucas Stach		pinctrl-names = "default";
329079aca4SLucas Stach		pinctrl-0 = <&pinctrl_reg_usdhc2>;
339079aca4SLucas Stach		compatible = "regulator-fixed";
349079aca4SLucas Stach		regulator-name = "VSD_3V3";
359079aca4SLucas Stach		regulator-min-microvolt = <3300000>;
369079aca4SLucas Stach		regulator-max-microvolt = <3300000>;
379079aca4SLucas Stach		gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
389079aca4SLucas Stach		enable-active-high;
399079aca4SLucas Stach	};
409b87ebb1SAbel Vesa
419b87ebb1SAbel Vesa	buck2_reg: regulator-buck2 {
429b87ebb1SAbel Vesa		pinctrl-names = "default";
439b87ebb1SAbel Vesa		pinctrl-0 = <&pinctrl_buck2>;
449b87ebb1SAbel Vesa		compatible = "regulator-gpio";
459b87ebb1SAbel Vesa		regulator-name = "vdd_arm";
469b87ebb1SAbel Vesa		regulator-min-microvolt = <900000>;
479b87ebb1SAbel Vesa		regulator-max-microvolt = <1000000>;
489b87ebb1SAbel Vesa		gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>;
499b87ebb1SAbel Vesa		states = <1000000 0x0
509b87ebb1SAbel Vesa			  900000 0x1>;
5113645b1aSAnson Huang		regulator-boot-on;
5213645b1aSAnson Huang		regulator-always-on;
539b87ebb1SAbel Vesa	};
54c6578d98SDaniel Baluta
55431e4628SRogerio Pimentel da Silva	ir-receiver {
56431e4628SRogerio Pimentel da Silva		compatible = "gpio-ir-receiver";
57431e4628SRogerio Pimentel da Silva		gpios = <&gpio1 12 GPIO_ACTIVE_LOW>;
58431e4628SRogerio Pimentel da Silva		pinctrl-names = "default";
59431e4628SRogerio Pimentel da Silva		pinctrl-0 = <&pinctrl_ir>;
60431e4628SRogerio Pimentel da Silva	};
61431e4628SRogerio Pimentel da Silva
62c6578d98SDaniel Baluta	wm8524: audio-codec {
63c6578d98SDaniel Baluta		#sound-dai-cells = <0>;
64c6578d98SDaniel Baluta		compatible = "wlf,wm8524";
65c6578d98SDaniel Baluta		wlf,mute-gpios = <&gpio1 8 GPIO_ACTIVE_LOW>;
66c6578d98SDaniel Baluta	};
67c6578d98SDaniel Baluta
68c6578d98SDaniel Baluta	sound-wm8524 {
69c6578d98SDaniel Baluta		compatible = "simple-audio-card";
70c6578d98SDaniel Baluta		simple-audio-card,name = "wm8524-audio";
71c6578d98SDaniel Baluta		simple-audio-card,format = "i2s";
72c6578d98SDaniel Baluta		simple-audio-card,frame-master = <&cpudai>;
73c6578d98SDaniel Baluta		simple-audio-card,bitclock-master = <&cpudai>;
74c6578d98SDaniel Baluta		simple-audio-card,widgets =
75c6578d98SDaniel Baluta			"Line", "Left Line Out Jack",
76c6578d98SDaniel Baluta			"Line", "Right Line Out Jack";
77c6578d98SDaniel Baluta		simple-audio-card,routing =
78c6578d98SDaniel Baluta			"Left Line Out Jack", "LINEVOUTL",
79c6578d98SDaniel Baluta			"Right Line Out Jack", "LINEVOUTR";
80c6578d98SDaniel Baluta
81c6578d98SDaniel Baluta		cpudai: simple-audio-card,cpu {
82c6578d98SDaniel Baluta			sound-dai = <&sai2>;
83c6578d98SDaniel Baluta		};
84c6578d98SDaniel Baluta
85c6578d98SDaniel Baluta		link_codec: simple-audio-card,codec {
86c6578d98SDaniel Baluta			sound-dai = <&wm8524>;
87c6578d98SDaniel Baluta			clocks = <&clk IMX8MQ_CLK_SAI2_ROOT>;
88c6578d98SDaniel Baluta		};
89c6578d98SDaniel Baluta	};
909b87ebb1SAbel Vesa};
919b87ebb1SAbel Vesa
929b87ebb1SAbel Vesa&A53_0 {
939b87ebb1SAbel Vesa	cpu-supply = <&buck2_reg>;
949b87ebb1SAbel Vesa};
959b87ebb1SAbel Vesa
969b87ebb1SAbel Vesa&A53_1 {
979b87ebb1SAbel Vesa	cpu-supply = <&buck2_reg>;
989b87ebb1SAbel Vesa};
999b87ebb1SAbel Vesa
1009b87ebb1SAbel Vesa&A53_2 {
1019b87ebb1SAbel Vesa	cpu-supply = <&buck2_reg>;
1029b87ebb1SAbel Vesa};
1039b87ebb1SAbel Vesa
1049b87ebb1SAbel Vesa&A53_3 {
1059b87ebb1SAbel Vesa	cpu-supply = <&buck2_reg>;
1069079aca4SLucas Stach};
1079079aca4SLucas Stach
108*0376f6ecSLeonard Crestez&ddrc {
109*0376f6ecSLeonard Crestez	operating-points-v2 = <&ddrc_opp_table>;
110*0376f6ecSLeonard Crestez
111*0376f6ecSLeonard Crestez	ddrc_opp_table: opp-table {
112*0376f6ecSLeonard Crestez		compatible = "operating-points-v2";
113*0376f6ecSLeonard Crestez
114*0376f6ecSLeonard Crestez		opp-25M {
115*0376f6ecSLeonard Crestez			opp-hz = /bits/ 64 <25000000>;
116*0376f6ecSLeonard Crestez		};
117*0376f6ecSLeonard Crestez
118*0376f6ecSLeonard Crestez		opp-100M {
119*0376f6ecSLeonard Crestez			opp-hz = /bits/ 64 <100000000>;
120*0376f6ecSLeonard Crestez		};
121*0376f6ecSLeonard Crestez
122*0376f6ecSLeonard Crestez		/*
123*0376f6ecSLeonard Crestez		 * On imx8mq B0 PLL can't be bypassed so low bus is 166M
124*0376f6ecSLeonard Crestez		 */
125*0376f6ecSLeonard Crestez		opp-166M {
126*0376f6ecSLeonard Crestez			opp-hz = /bits/ 64 <166935483>;
127*0376f6ecSLeonard Crestez		};
128*0376f6ecSLeonard Crestez
129*0376f6ecSLeonard Crestez		opp-800M {
130*0376f6ecSLeonard Crestez			opp-hz = /bits/ 64 <800000000>;
131*0376f6ecSLeonard Crestez		};
132*0376f6ecSLeonard Crestez	};
133*0376f6ecSLeonard Crestez};
134*0376f6ecSLeonard Crestez
1359079aca4SLucas Stach&fec1 {
1369079aca4SLucas Stach	pinctrl-names = "default";
1379079aca4SLucas Stach	pinctrl-0 = <&pinctrl_fec1>;
1389079aca4SLucas Stach	phy-mode = "rgmii-id";
13955b0b15aSCarlo Caione	phy-handle = <&ethphy0>;
140f196ef19SCarlo Caione	fsl,magic-packet;
1419079aca4SLucas Stach	status = "okay";
14255b0b15aSCarlo Caione
14355b0b15aSCarlo Caione	mdio {
14455b0b15aSCarlo Caione		#address-cells = <1>;
14555b0b15aSCarlo Caione		#size-cells = <0>;
14655b0b15aSCarlo Caione
14755b0b15aSCarlo Caione		ethphy0: ethernet-phy@0 {
14855b0b15aSCarlo Caione			compatible = "ethernet-phy-ieee802.3-c22";
14955b0b15aSCarlo Caione			reg = <0>;
15055b0b15aSCarlo Caione		};
15155b0b15aSCarlo Caione	};
1529079aca4SLucas Stach};
1539079aca4SLucas Stach
154cdfdea07SAndrey Smirnov&gpio5 {
155cdfdea07SAndrey Smirnov	pinctrl-names = "default";
156cdfdea07SAndrey Smirnov	pinctrl-0 = <&pinctrl_wifi_reset>;
157cdfdea07SAndrey Smirnov
158cdfdea07SAndrey Smirnov	wl-reg-on {
159cdfdea07SAndrey Smirnov		gpio-hog;
160cdfdea07SAndrey Smirnov		gpios = <29 GPIO_ACTIVE_HIGH>;
161cdfdea07SAndrey Smirnov		output-high;
162cdfdea07SAndrey Smirnov	};
163cdfdea07SAndrey Smirnov};
164cdfdea07SAndrey Smirnov
1659079aca4SLucas Stach&i2c1 {
1669079aca4SLucas Stach	clock-frequency = <100000>;
1679079aca4SLucas Stach	pinctrl-names = "default";
1689079aca4SLucas Stach	pinctrl-0 = <&pinctrl_i2c1>;
1699079aca4SLucas Stach	status = "okay";
1709079aca4SLucas Stach
1719079aca4SLucas Stach	pmic@8 {
1729079aca4SLucas Stach		compatible = "fsl,pfuze100";
1739079aca4SLucas Stach		reg = <0x8>;
1749079aca4SLucas Stach
1759079aca4SLucas Stach		regulators {
1769079aca4SLucas Stach			sw1a_reg: sw1ab {
1779079aca4SLucas Stach				regulator-min-microvolt = <825000>;
1789079aca4SLucas Stach				regulator-max-microvolt = <1100000>;
1799079aca4SLucas Stach			};
1809079aca4SLucas Stach
1819079aca4SLucas Stach			sw1c_reg: sw1c {
1829079aca4SLucas Stach				regulator-min-microvolt = <825000>;
1839079aca4SLucas Stach				regulator-max-microvolt = <1100000>;
1849079aca4SLucas Stach			};
1859079aca4SLucas Stach
1869079aca4SLucas Stach			sw2_reg: sw2 {
1879079aca4SLucas Stach				regulator-min-microvolt = <1100000>;
1889079aca4SLucas Stach				regulator-max-microvolt = <1100000>;
1899079aca4SLucas Stach				regulator-always-on;
1909079aca4SLucas Stach			};
1919079aca4SLucas Stach
1929079aca4SLucas Stach			sw3a_reg: sw3ab {
1939079aca4SLucas Stach				regulator-min-microvolt = <825000>;
1949079aca4SLucas Stach				regulator-max-microvolt = <1100000>;
1959079aca4SLucas Stach				regulator-always-on;
1969079aca4SLucas Stach			};
1979079aca4SLucas Stach
1989079aca4SLucas Stach			sw4_reg: sw4 {
1999079aca4SLucas Stach				regulator-min-microvolt = <1800000>;
2009079aca4SLucas Stach				regulator-max-microvolt = <1800000>;
2019079aca4SLucas Stach				regulator-always-on;
2029079aca4SLucas Stach			};
2039079aca4SLucas Stach
2049079aca4SLucas Stach			swbst_reg: swbst {
2059079aca4SLucas Stach				regulator-min-microvolt = <5000000>;
2069079aca4SLucas Stach				regulator-max-microvolt = <5150000>;
2079079aca4SLucas Stach			};
2089079aca4SLucas Stach
2099079aca4SLucas Stach			snvs_reg: vsnvs {
2109079aca4SLucas Stach				regulator-min-microvolt = <1000000>;
2119079aca4SLucas Stach				regulator-max-microvolt = <3000000>;
2129079aca4SLucas Stach				regulator-always-on;
2139079aca4SLucas Stach			};
2149079aca4SLucas Stach
2159079aca4SLucas Stach			vref_reg: vrefddr {
2169079aca4SLucas Stach				regulator-always-on;
2179079aca4SLucas Stach			};
2189079aca4SLucas Stach
2199079aca4SLucas Stach			vgen1_reg: vgen1 {
2209079aca4SLucas Stach				regulator-min-microvolt = <800000>;
2219079aca4SLucas Stach				regulator-max-microvolt = <1550000>;
2229079aca4SLucas Stach			};
2239079aca4SLucas Stach
2249079aca4SLucas Stach			vgen2_reg: vgen2 {
2259079aca4SLucas Stach				regulator-min-microvolt = <850000>;
2269079aca4SLucas Stach				regulator-max-microvolt = <975000>;
2279079aca4SLucas Stach				regulator-always-on;
2289079aca4SLucas Stach			};
2299079aca4SLucas Stach
2309079aca4SLucas Stach			vgen3_reg: vgen3 {
2319079aca4SLucas Stach				regulator-min-microvolt = <1675000>;
2329079aca4SLucas Stach				regulator-max-microvolt = <1975000>;
2339079aca4SLucas Stach				regulator-always-on;
2349079aca4SLucas Stach			};
2359079aca4SLucas Stach
2369079aca4SLucas Stach			vgen4_reg: vgen4 {
2379079aca4SLucas Stach				regulator-min-microvolt = <1625000>;
2389079aca4SLucas Stach				regulator-max-microvolt = <1875000>;
2399079aca4SLucas Stach				regulator-always-on;
2409079aca4SLucas Stach			};
2419079aca4SLucas Stach
2429079aca4SLucas Stach			vgen5_reg: vgen5 {
2439079aca4SLucas Stach				regulator-min-microvolt = <3075000>;
2449079aca4SLucas Stach				regulator-max-microvolt = <3625000>;
2459079aca4SLucas Stach				regulator-always-on;
2469079aca4SLucas Stach			};
2479079aca4SLucas Stach
2489079aca4SLucas Stach			vgen6_reg: vgen6 {
2499079aca4SLucas Stach				regulator-min-microvolt = <1800000>;
2509079aca4SLucas Stach				regulator-max-microvolt = <3300000>;
2519079aca4SLucas Stach			};
2529079aca4SLucas Stach		};
2539079aca4SLucas Stach	};
2549079aca4SLucas Stach};
2559079aca4SLucas Stach
256cdfdea07SAndrey Smirnov&pcie0 {
257cdfdea07SAndrey Smirnov	pinctrl-names = "default";
258cdfdea07SAndrey Smirnov	pinctrl-0 = <&pinctrl_pcie0>;
259cdfdea07SAndrey Smirnov	reset-gpio = <&gpio5 28 GPIO_ACTIVE_LOW>;
260cdfdea07SAndrey Smirnov	clocks = <&clk IMX8MQ_CLK_PCIE1_ROOT>,
261cdfdea07SAndrey Smirnov		 <&clk IMX8MQ_CLK_PCIE1_AUX>,
262cdfdea07SAndrey Smirnov		 <&clk IMX8MQ_CLK_PCIE1_PHY>,
263cdfdea07SAndrey Smirnov		 <&pcie0_refclk>;
264cdfdea07SAndrey Smirnov	clock-names = "pcie", "pcie_aux", "pcie_phy", "pcie_bus";
265cdfdea07SAndrey Smirnov	status = "okay";
266cdfdea07SAndrey Smirnov};
267cdfdea07SAndrey Smirnov
268eda73fc8SLucas Stach&pgc_gpu {
269eda73fc8SLucas Stach	power-supply = <&sw1a_reg>;
270eda73fc8SLucas Stach};
271eda73fc8SLucas Stach
2720169002fSAnson Huang&qspi0 {
2730169002fSAnson Huang	pinctrl-names = "default";
2740169002fSAnson Huang	pinctrl-0 = <&pinctrl_qspi>;
2750169002fSAnson Huang	status = "okay";
2760169002fSAnson Huang
2770169002fSAnson Huang	n25q256a: flash@0 {
2780169002fSAnson Huang		reg = <0>;
2790169002fSAnson Huang		#address-cells = <1>;
2800169002fSAnson Huang		#size-cells = <1>;
2810169002fSAnson Huang		compatible = "micron,n25q256a", "jedec,spi-nor";
2820169002fSAnson Huang		spi-max-frequency = <29000000>;
2830169002fSAnson Huang	};
2840169002fSAnson Huang};
2850169002fSAnson Huang
2860169002fSAnson Huang&sai2 {
2870169002fSAnson Huang	pinctrl-names = "default";
2880169002fSAnson Huang	pinctrl-0 = <&pinctrl_sai2>;
2890169002fSAnson Huang	assigned-clocks = <&clk IMX8MQ_AUDIO_PLL1_BYPASS>, <&clk IMX8MQ_CLK_SAI2>;
2900169002fSAnson Huang	assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1>, <&clk IMX8MQ_AUDIO_PLL1_OUT>;
2910169002fSAnson Huang	assigned-clock-rates = <0>, <24576000>;
2920169002fSAnson Huang	status = "okay";
2930169002fSAnson Huang};
2940169002fSAnson Huang
2953c3a8e50SAnson Huang&snvs_pwrkey {
2963c3a8e50SAnson Huang	status = "okay";
2973c3a8e50SAnson Huang};
2983c3a8e50SAnson Huang
2999079aca4SLucas Stach&uart1 {
3009079aca4SLucas Stach	pinctrl-names = "default";
3019079aca4SLucas Stach	pinctrl-0 = <&pinctrl_uart1>;
3029079aca4SLucas Stach	status = "okay";
3039079aca4SLucas Stach};
3049079aca4SLucas Stach
30549e6d2b2SLucas Stach&usb3_phy1 {
30649e6d2b2SLucas Stach	status = "okay";
30749e6d2b2SLucas Stach};
30849e6d2b2SLucas Stach
30949e6d2b2SLucas Stach&usb_dwc3_1 {
31049e6d2b2SLucas Stach	dr_mode = "host";
31149e6d2b2SLucas Stach	status = "okay";
31249e6d2b2SLucas Stach};
31349e6d2b2SLucas Stach
3149079aca4SLucas Stach&usdhc1 {
315e045f044SAnson Huang	assigned-clocks = <&clk IMX8MQ_CLK_USDHC1>;
316e045f044SAnson Huang	assigned-clock-rates = <400000000>;
3179079aca4SLucas Stach	pinctrl-names = "default", "state_100mhz", "state_200mhz";
3189079aca4SLucas Stach	pinctrl-0 = <&pinctrl_usdhc1>;
3199079aca4SLucas Stach	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
3209079aca4SLucas Stach	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
3219079aca4SLucas Stach	vqmmc-supply = <&sw4_reg>;
3229079aca4SLucas Stach	bus-width = <8>;
3239079aca4SLucas Stach	non-removable;
3249079aca4SLucas Stach	no-sd;
3259079aca4SLucas Stach	no-sdio;
3269079aca4SLucas Stach	status = "okay";
3279079aca4SLucas Stach};
3289079aca4SLucas Stach
3299079aca4SLucas Stach&usdhc2 {
330e045f044SAnson Huang	assigned-clocks = <&clk IMX8MQ_CLK_USDHC2>;
331e045f044SAnson Huang	assigned-clock-rates = <200000000>;
3329079aca4SLucas Stach	pinctrl-names = "default", "state_100mhz", "state_200mhz";
3339079aca4SLucas Stach	pinctrl-0 = <&pinctrl_usdhc2>;
3349079aca4SLucas Stach	pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
3359079aca4SLucas Stach	pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
3369079aca4SLucas Stach	cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
3379079aca4SLucas Stach	vmmc-supply = <&reg_usdhc2_vmmc>;
3389079aca4SLucas Stach	status = "okay";
3399079aca4SLucas Stach};
3409079aca4SLucas Stach
3413bbc9abbSBaruch Siach&wdog1 {
3423bbc9abbSBaruch Siach	pinctrl-names = "default";
3433bbc9abbSBaruch Siach	pinctrl-0 = <&pinctrl_wdog>;
3443bbc9abbSBaruch Siach	fsl,ext-reset-output;
3453bbc9abbSBaruch Siach	status = "okay";
3463bbc9abbSBaruch Siach};
3473bbc9abbSBaruch Siach
3489079aca4SLucas Stach&iomuxc {
3499b87ebb1SAbel Vesa	pinctrl_buck2: vddarmgrp {
3509b87ebb1SAbel Vesa		fsl,pins = <
3519b87ebb1SAbel Vesa			MX8MQ_IOMUXC_GPIO1_IO13_GPIO1_IO13		0x19
3529b87ebb1SAbel Vesa		>;
3539b87ebb1SAbel Vesa
3549b87ebb1SAbel Vesa	};
3559b87ebb1SAbel Vesa
3569079aca4SLucas Stach	pinctrl_fec1: fec1grp {
3579079aca4SLucas Stach		fsl,pins = <
3589079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC			0x3
3599079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO		0x23
3609079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3		0x1f
3619079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2		0x1f
3629079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1		0x1f
3639079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0		0x1f
3649079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3		0x91
3659079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2		0x91
3669079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1		0x91
3679079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0		0x91
3689079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC		0x1f
3699079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC		0x91
3709079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91
3719079aca4SLucas Stach			MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL	0x1f
3729079aca4SLucas Stach			MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9		0x19
3739079aca4SLucas Stach		>;
3749079aca4SLucas Stach	};
3759079aca4SLucas Stach
3769079aca4SLucas Stach	pinctrl_i2c1: i2c1grp {
3779079aca4SLucas Stach		fsl,pins = <
3789079aca4SLucas Stach			MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL			0x4000007f
3799079aca4SLucas Stach			MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA			0x4000007f
3809079aca4SLucas Stach		>;
3819079aca4SLucas Stach	};
3829079aca4SLucas Stach
383431e4628SRogerio Pimentel da Silva	pinctrl_ir: irgrp {
384431e4628SRogerio Pimentel da Silva		fsl,pins = <
385431e4628SRogerio Pimentel da Silva			MX8MQ_IOMUXC_GPIO1_IO12_GPIO1_IO12		0x4f
386431e4628SRogerio Pimentel da Silva		>;
387431e4628SRogerio Pimentel da Silva	};
388431e4628SRogerio Pimentel da Silva
389cdfdea07SAndrey Smirnov	pinctrl_pcie0: pcie0grp {
390cdfdea07SAndrey Smirnov		fsl,pins = <
391cdfdea07SAndrey Smirnov			MX8MQ_IOMUXC_I2C4_SCL_PCIE1_CLKREQ_B		0x76
392cdfdea07SAndrey Smirnov			MX8MQ_IOMUXC_UART4_RXD_GPIO5_IO28		0x16
393cdfdea07SAndrey Smirnov		>;
394cdfdea07SAndrey Smirnov	};
395cdfdea07SAndrey Smirnov
396f9f818cfSCarlo Caione	pinctrl_qspi: qspigrp {
397f9f818cfSCarlo Caione		fsl,pins = <
398f9f818cfSCarlo Caione			MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK	0x82
399f9f818cfSCarlo Caione			MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B	0x82
400f9f818cfSCarlo Caione			MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0	0x82
401f9f818cfSCarlo Caione			MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1	0x82
402f9f818cfSCarlo Caione			MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2	0x82
403f9f818cfSCarlo Caione			MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3	0x82
404f9f818cfSCarlo Caione
405f9f818cfSCarlo Caione		>;
406f9f818cfSCarlo Caione	};
407f9f818cfSCarlo Caione
4089079aca4SLucas Stach	pinctrl_reg_usdhc2: regusdhc2grpgpio {
4099079aca4SLucas Stach		fsl,pins = <
4109079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_RESET_B_GPIO2_IO19		0x41
4119079aca4SLucas Stach		>;
4129079aca4SLucas Stach	};
4139079aca4SLucas Stach
414c6578d98SDaniel Baluta	pinctrl_sai2: sai2grp {
415c6578d98SDaniel Baluta		fsl,pins = <
416c6578d98SDaniel Baluta			MX8MQ_IOMUXC_SAI2_TXFS_SAI2_TX_SYNC     0xd6
417c6578d98SDaniel Baluta			MX8MQ_IOMUXC_SAI2_TXC_SAI2_TX_BCLK      0xd6
418c6578d98SDaniel Baluta			MX8MQ_IOMUXC_SAI2_MCLK_SAI2_MCLK        0xd6
419c6578d98SDaniel Baluta			MX8MQ_IOMUXC_SAI2_TXD0_SAI2_TX_DATA0    0xd6
420c6578d98SDaniel Baluta			MX8MQ_IOMUXC_GPIO1_IO08_GPIO1_IO8       0xd6
421c6578d98SDaniel Baluta		>;
422c6578d98SDaniel Baluta	};
423c6578d98SDaniel Baluta
4249079aca4SLucas Stach	pinctrl_uart1: uart1grp {
4259079aca4SLucas Stach		fsl,pins = <
4269079aca4SLucas Stach			MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX		0x49
4279079aca4SLucas Stach			MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX		0x49
4289079aca4SLucas Stach		>;
4299079aca4SLucas Stach	};
4309079aca4SLucas Stach
4319079aca4SLucas Stach	pinctrl_usdhc1: usdhc1grp {
4329079aca4SLucas Stach		fsl,pins = <
4339079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK			0x83
4349079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD			0xc3
4359079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xc3
4369079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xc3
4379079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xc3
4389079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xc3
4399079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xc3
4409079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xc3
4419079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xc3
4429079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xc3
4439079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x83
4449079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0xc1
4459079aca4SLucas Stach		>;
4469079aca4SLucas Stach	};
4479079aca4SLucas Stach
4489079aca4SLucas Stach	pinctrl_usdhc1_100mhz: usdhc1-100grp {
4499079aca4SLucas Stach		fsl,pins = <
450f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK			0x8d
451f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD			0xcd
452f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xcd
453f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xcd
454f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xcd
455f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xcd
456f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xcd
457f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xcd
458f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xcd
459f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xcd
460f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x8d
4619079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0xc1
4629079aca4SLucas Stach		>;
4639079aca4SLucas Stach	};
4649079aca4SLucas Stach
4659079aca4SLucas Stach	pinctrl_usdhc1_200mhz: usdhc1-200grp {
4669079aca4SLucas Stach		fsl,pins = <
467f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK			0x9f
468f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD			0xdf
469f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xdf
470f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xdf
471f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xdf
472f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xdf
473f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xdf
474f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xdf
475f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xdf
476f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xdf
477f2ce6ed3SCarlo Caione			MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x9f
4789079aca4SLucas Stach			MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0xc1
4799079aca4SLucas Stach		>;
4809079aca4SLucas Stach	};
4819079aca4SLucas Stach
4829079aca4SLucas Stach	pinctrl_usdhc2: usdhc2grp {
4839079aca4SLucas Stach		fsl,pins = <
4849079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK			0x83
4859079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD			0xc3
4869079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0		0xc3
4879079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1		0xc3
4889079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2		0xc3
4899079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3		0xc3
4909079aca4SLucas Stach			MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0xc1
4919079aca4SLucas Stach		>;
4929079aca4SLucas Stach	};
4939079aca4SLucas Stach
4949079aca4SLucas Stach	pinctrl_usdhc2_100mhz: usdhc2-100grp {
4959079aca4SLucas Stach		fsl,pins = <
4969079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK			0x85
4979079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD			0xc5
4989079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0		0xc5
4999079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1		0xc5
5009079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2		0xc5
5019079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3		0xc5
5029079aca4SLucas Stach			MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0xc1
5039079aca4SLucas Stach		>;
5049079aca4SLucas Stach	};
5059079aca4SLucas Stach
5069079aca4SLucas Stach	pinctrl_usdhc2_200mhz: usdhc2-200grp {
5079079aca4SLucas Stach		fsl,pins = <
5089079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK			0x87
5099079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD			0xc7
5109079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0		0xc7
5119079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1		0xc7
5129079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2		0xc7
5139079aca4SLucas Stach			MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3		0xc7
5149079aca4SLucas Stach			MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0xc1
5159079aca4SLucas Stach		>;
5169079aca4SLucas Stach	};
5173bbc9abbSBaruch Siach
5183bbc9abbSBaruch Siach	pinctrl_wdog: wdog1grp {
5193bbc9abbSBaruch Siach		fsl,pins = <
5203bbc9abbSBaruch Siach			MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B		0xc6
5213bbc9abbSBaruch Siach		>;
5223bbc9abbSBaruch Siach	};
523cdfdea07SAndrey Smirnov
524cdfdea07SAndrey Smirnov	pinctrl_wifi_reset: wifiresetgrp {
525cdfdea07SAndrey Smirnov		fsl,pins = <
526cdfdea07SAndrey Smirnov			MX8MQ_IOMUXC_UART4_TXD_GPIO5_IO29		0x16
527cdfdea07SAndrey Smirnov		>;
528cdfdea07SAndrey Smirnov	};
5299079aca4SLucas Stach};
530