19079aca4SLucas Stach// SPDX-License-Identifier: (GPL-2.0 OR MIT) 29079aca4SLucas Stach/* 39079aca4SLucas Stach * Copyright 2017 NXP 49079aca4SLucas Stach * Copyright (C) 2017-2018 Pengutronix, Lucas Stach <kernel@pengutronix.de> 59079aca4SLucas Stach */ 69079aca4SLucas Stach 79079aca4SLucas Stach/dts-v1/; 89079aca4SLucas Stach 99079aca4SLucas Stach#include "imx8mq.dtsi" 109079aca4SLucas Stach 119079aca4SLucas Stach/ { 129079aca4SLucas Stach model = "NXP i.MX8MQ EVK"; 139079aca4SLucas Stach compatible = "fsl,imx8mq-evk", "fsl,imx8mq"; 149079aca4SLucas Stach 159079aca4SLucas Stach chosen { 169079aca4SLucas Stach stdout-path = &uart1; 179079aca4SLucas Stach }; 189079aca4SLucas Stach 199079aca4SLucas Stach memory@40000000 { 209079aca4SLucas Stach device_type = "memory"; 219079aca4SLucas Stach reg = <0x00000000 0x40000000 0 0xc0000000>; 229079aca4SLucas Stach }; 239079aca4SLucas Stach 24cdfdea07SAndrey Smirnov pcie0_refclk: pcie0-refclk { 25cdfdea07SAndrey Smirnov compatible = "fixed-clock"; 26cdfdea07SAndrey Smirnov #clock-cells = <0>; 27cdfdea07SAndrey Smirnov clock-frequency = <100000000>; 28cdfdea07SAndrey Smirnov }; 29cdfdea07SAndrey Smirnov 305edaa224SRichard Zhu reg_pcie1: regulator-pcie { 315edaa224SRichard Zhu compatible = "regulator-fixed"; 325edaa224SRichard Zhu pinctrl-names = "default"; 335edaa224SRichard Zhu pinctrl-0 = <&pinctrl_pcie1_reg>; 345edaa224SRichard Zhu regulator-name = "MPCIE_3V3"; 355edaa224SRichard Zhu regulator-min-microvolt = <3300000>; 365edaa224SRichard Zhu regulator-max-microvolt = <3300000>; 375edaa224SRichard Zhu gpio = <&gpio5 10 GPIO_ACTIVE_HIGH>; 385edaa224SRichard Zhu enable-active-high; 395edaa224SRichard Zhu }; 405edaa224SRichard Zhu 419079aca4SLucas Stach reg_usdhc2_vmmc: regulator-vsd-3v3 { 429079aca4SLucas Stach pinctrl-names = "default"; 439079aca4SLucas Stach pinctrl-0 = <&pinctrl_reg_usdhc2>; 449079aca4SLucas Stach compatible = "regulator-fixed"; 459079aca4SLucas Stach regulator-name = "VSD_3V3"; 469079aca4SLucas Stach regulator-min-microvolt = <3300000>; 479079aca4SLucas Stach regulator-max-microvolt = <3300000>; 489079aca4SLucas Stach gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>; 492a6b56aaSHaibo Chen off-on-delay-us = <20000>; 509079aca4SLucas Stach enable-active-high; 519079aca4SLucas Stach }; 529b87ebb1SAbel Vesa 539b87ebb1SAbel Vesa buck2_reg: regulator-buck2 { 549b87ebb1SAbel Vesa pinctrl-names = "default"; 559b87ebb1SAbel Vesa pinctrl-0 = <&pinctrl_buck2>; 569b87ebb1SAbel Vesa compatible = "regulator-gpio"; 579b87ebb1SAbel Vesa regulator-name = "vdd_arm"; 589b87ebb1SAbel Vesa regulator-min-microvolt = <900000>; 599b87ebb1SAbel Vesa regulator-max-microvolt = <1000000>; 609b87ebb1SAbel Vesa gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>; 619b87ebb1SAbel Vesa states = <1000000 0x0 629b87ebb1SAbel Vesa 900000 0x1>; 6313645b1aSAnson Huang regulator-boot-on; 6413645b1aSAnson Huang regulator-always-on; 659b87ebb1SAbel Vesa }; 66c6578d98SDaniel Baluta 67431e4628SRogerio Pimentel da Silva ir-receiver { 68431e4628SRogerio Pimentel da Silva compatible = "gpio-ir-receiver"; 69431e4628SRogerio Pimentel da Silva gpios = <&gpio1 12 GPIO_ACTIVE_LOW>; 70431e4628SRogerio Pimentel da Silva pinctrl-names = "default"; 71431e4628SRogerio Pimentel da Silva pinctrl-0 = <&pinctrl_ir>; 724d583263SJoakim Zhang linux,autosuspend-period = <125>; 73431e4628SRogerio Pimentel da Silva }; 74431e4628SRogerio Pimentel da Silva 753f5d1fdaSShengjiu Wang audio_codec_bt_sco: audio-codec-bt-sco { 763f5d1fdaSShengjiu Wang compatible = "linux,bt-sco"; 773f5d1fdaSShengjiu Wang #sound-dai-cells = <1>; 783f5d1fdaSShengjiu Wang }; 793f5d1fdaSShengjiu Wang 80c6578d98SDaniel Baluta wm8524: audio-codec { 81c6578d98SDaniel Baluta #sound-dai-cells = <0>; 82c6578d98SDaniel Baluta compatible = "wlf,wm8524"; 83c6578d98SDaniel Baluta wlf,mute-gpios = <&gpio1 8 GPIO_ACTIVE_LOW>; 84c6578d98SDaniel Baluta }; 85c6578d98SDaniel Baluta 863f5d1fdaSShengjiu Wang sound-bt-sco { 873f5d1fdaSShengjiu Wang compatible = "simple-audio-card"; 883f5d1fdaSShengjiu Wang simple-audio-card,name = "bt-sco-audio"; 893f5d1fdaSShengjiu Wang simple-audio-card,format = "dsp_a"; 903f5d1fdaSShengjiu Wang simple-audio-card,bitclock-inversion; 913f5d1fdaSShengjiu Wang simple-audio-card,frame-master = <&btcpu>; 923f5d1fdaSShengjiu Wang simple-audio-card,bitclock-master = <&btcpu>; 933f5d1fdaSShengjiu Wang 943f5d1fdaSShengjiu Wang btcpu: simple-audio-card,cpu { 953f5d1fdaSShengjiu Wang sound-dai = <&sai3>; 963f5d1fdaSShengjiu Wang dai-tdm-slot-num = <2>; 973f5d1fdaSShengjiu Wang dai-tdm-slot-width = <16>; 983f5d1fdaSShengjiu Wang }; 993f5d1fdaSShengjiu Wang 1003f5d1fdaSShengjiu Wang simple-audio-card,codec { 1013f5d1fdaSShengjiu Wang sound-dai = <&audio_codec_bt_sco 1>; 1023f5d1fdaSShengjiu Wang }; 1033f5d1fdaSShengjiu Wang }; 1043f5d1fdaSShengjiu Wang 105c6578d98SDaniel Baluta sound-wm8524 { 106c6578d98SDaniel Baluta compatible = "simple-audio-card"; 107c6578d98SDaniel Baluta simple-audio-card,name = "wm8524-audio"; 108c6578d98SDaniel Baluta simple-audio-card,format = "i2s"; 109c6578d98SDaniel Baluta simple-audio-card,frame-master = <&cpudai>; 110c6578d98SDaniel Baluta simple-audio-card,bitclock-master = <&cpudai>; 111c6578d98SDaniel Baluta simple-audio-card,widgets = 112c6578d98SDaniel Baluta "Line", "Left Line Out Jack", 113c6578d98SDaniel Baluta "Line", "Right Line Out Jack"; 114c6578d98SDaniel Baluta simple-audio-card,routing = 115c6578d98SDaniel Baluta "Left Line Out Jack", "LINEVOUTL", 116c6578d98SDaniel Baluta "Right Line Out Jack", "LINEVOUTR"; 117c6578d98SDaniel Baluta 118c6578d98SDaniel Baluta cpudai: simple-audio-card,cpu { 119c6578d98SDaniel Baluta sound-dai = <&sai2>; 120c6578d98SDaniel Baluta }; 121c6578d98SDaniel Baluta 122c6578d98SDaniel Baluta link_codec: simple-audio-card,codec { 123c6578d98SDaniel Baluta sound-dai = <&wm8524>; 124c6578d98SDaniel Baluta clocks = <&clk IMX8MQ_CLK_SAI2_ROOT>; 125c6578d98SDaniel Baluta }; 126c6578d98SDaniel Baluta }; 12708a1a2e2SShengjiu Wang 12808a1a2e2SShengjiu Wang sound-spdif { 12908a1a2e2SShengjiu Wang compatible = "fsl,imx-audio-spdif"; 13008a1a2e2SShengjiu Wang model = "imx-spdif"; 13108a1a2e2SShengjiu Wang spdif-controller = <&spdif1>; 13208a1a2e2SShengjiu Wang spdif-out; 13308a1a2e2SShengjiu Wang spdif-in; 13408a1a2e2SShengjiu Wang }; 13508a1a2e2SShengjiu Wang 13608a1a2e2SShengjiu Wang sound-hdmi-arc { 13708a1a2e2SShengjiu Wang compatible = "fsl,imx-audio-spdif"; 13808a1a2e2SShengjiu Wang model = "imx-hdmi-arc"; 13908a1a2e2SShengjiu Wang spdif-controller = <&spdif2>; 14008a1a2e2SShengjiu Wang spdif-in; 14108a1a2e2SShengjiu Wang }; 1429b87ebb1SAbel Vesa}; 1439b87ebb1SAbel Vesa 1449b87ebb1SAbel Vesa&A53_0 { 1459b87ebb1SAbel Vesa cpu-supply = <&buck2_reg>; 1469b87ebb1SAbel Vesa}; 1479b87ebb1SAbel Vesa 1489b87ebb1SAbel Vesa&A53_1 { 1499b87ebb1SAbel Vesa cpu-supply = <&buck2_reg>; 1509b87ebb1SAbel Vesa}; 1519b87ebb1SAbel Vesa 1529b87ebb1SAbel Vesa&A53_2 { 1539b87ebb1SAbel Vesa cpu-supply = <&buck2_reg>; 1549b87ebb1SAbel Vesa}; 1559b87ebb1SAbel Vesa 1569b87ebb1SAbel Vesa&A53_3 { 1579b87ebb1SAbel Vesa cpu-supply = <&buck2_reg>; 1589079aca4SLucas Stach}; 1599079aca4SLucas Stach 1600376f6ecSLeonard Crestez&ddrc { 1610376f6ecSLeonard Crestez operating-points-v2 = <&ddrc_opp_table>; 1620bcc4bf0SLucas Stach status = "okay"; 1630376f6ecSLeonard Crestez 1640376f6ecSLeonard Crestez ddrc_opp_table: opp-table { 1650376f6ecSLeonard Crestez compatible = "operating-points-v2"; 1660376f6ecSLeonard Crestez 1670c068a36SMarek Vasut opp-25000000 { 1680376f6ecSLeonard Crestez opp-hz = /bits/ 64 <25000000>; 1690376f6ecSLeonard Crestez }; 1700376f6ecSLeonard Crestez 1710c068a36SMarek Vasut opp-100000000 { 1720376f6ecSLeonard Crestez opp-hz = /bits/ 64 <100000000>; 1730376f6ecSLeonard Crestez }; 1740376f6ecSLeonard Crestez 1750376f6ecSLeonard Crestez /* 1760376f6ecSLeonard Crestez * On imx8mq B0 PLL can't be bypassed so low bus is 166M 1770376f6ecSLeonard Crestez */ 1780c068a36SMarek Vasut opp-166000000 { 1790376f6ecSLeonard Crestez opp-hz = /bits/ 64 <166935483>; 1800376f6ecSLeonard Crestez }; 1810376f6ecSLeonard Crestez 1820c068a36SMarek Vasut opp-800000000 { 1830376f6ecSLeonard Crestez opp-hz = /bits/ 64 <800000000>; 1840376f6ecSLeonard Crestez }; 1850376f6ecSLeonard Crestez }; 1860376f6ecSLeonard Crestez}; 1870376f6ecSLeonard Crestez 188d367e7d3SFabio Estevam&dphy { 189d367e7d3SFabio Estevam status = "okay"; 190d367e7d3SFabio Estevam}; 191d367e7d3SFabio Estevam 1929079aca4SLucas Stach&fec1 { 1939079aca4SLucas Stach pinctrl-names = "default"; 1949079aca4SLucas Stach pinctrl-0 = <&pinctrl_fec1>; 1959079aca4SLucas Stach phy-mode = "rgmii-id"; 19655b0b15aSCarlo Caione phy-handle = <ðphy0>; 197f196ef19SCarlo Caione fsl,magic-packet; 1989079aca4SLucas Stach status = "okay"; 19955b0b15aSCarlo Caione 20055b0b15aSCarlo Caione mdio { 20155b0b15aSCarlo Caione #address-cells = <1>; 20255b0b15aSCarlo Caione #size-cells = <0>; 20355b0b15aSCarlo Caione 20455b0b15aSCarlo Caione ethphy0: ethernet-phy@0 { 20555b0b15aSCarlo Caione compatible = "ethernet-phy-ieee802.3-c22"; 20655b0b15aSCarlo Caione reg = <0>; 207b73af7fcSKrzysztof Kozlowski reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 208b73af7fcSKrzysztof Kozlowski reset-assert-us = <10000>; 20920b6559eSJoakim Zhang qca,disable-smarteee; 21009e5ccddSJoakim Zhang vddio-supply = <&vddh>; 21109e5ccddSJoakim Zhang 21209e5ccddSJoakim Zhang vddh: vddh-regulator { 21309e5ccddSJoakim Zhang }; 21455b0b15aSCarlo Caione }; 21555b0b15aSCarlo Caione }; 2169079aca4SLucas Stach}; 2179079aca4SLucas Stach 218cdfdea07SAndrey Smirnov&gpio5 { 219cdfdea07SAndrey Smirnov pinctrl-names = "default"; 220cdfdea07SAndrey Smirnov pinctrl-0 = <&pinctrl_wifi_reset>; 221cdfdea07SAndrey Smirnov 222878cc5a2SKrzysztof Kozlowski wl-reg-on-hog { 223cdfdea07SAndrey Smirnov gpio-hog; 224cdfdea07SAndrey Smirnov gpios = <29 GPIO_ACTIVE_HIGH>; 225cdfdea07SAndrey Smirnov output-high; 226cdfdea07SAndrey Smirnov }; 227cdfdea07SAndrey Smirnov}; 228cdfdea07SAndrey Smirnov 2299079aca4SLucas Stach&i2c1 { 2309079aca4SLucas Stach clock-frequency = <100000>; 2319079aca4SLucas Stach pinctrl-names = "default"; 2329079aca4SLucas Stach pinctrl-0 = <&pinctrl_i2c1>; 2339079aca4SLucas Stach status = "okay"; 2349079aca4SLucas Stach 2359079aca4SLucas Stach pmic@8 { 2369079aca4SLucas Stach compatible = "fsl,pfuze100"; 2379079aca4SLucas Stach reg = <0x8>; 2389079aca4SLucas Stach 2399079aca4SLucas Stach regulators { 2409079aca4SLucas Stach sw1a_reg: sw1ab { 2419079aca4SLucas Stach regulator-min-microvolt = <825000>; 2429079aca4SLucas Stach regulator-max-microvolt = <1100000>; 2439079aca4SLucas Stach }; 2449079aca4SLucas Stach 2459079aca4SLucas Stach sw1c_reg: sw1c { 2469079aca4SLucas Stach regulator-min-microvolt = <825000>; 2479079aca4SLucas Stach regulator-max-microvolt = <1100000>; 2489079aca4SLucas Stach }; 2499079aca4SLucas Stach 2509079aca4SLucas Stach sw2_reg: sw2 { 2519079aca4SLucas Stach regulator-min-microvolt = <1100000>; 2529079aca4SLucas Stach regulator-max-microvolt = <1100000>; 2539079aca4SLucas Stach regulator-always-on; 2549079aca4SLucas Stach }; 2559079aca4SLucas Stach 2569079aca4SLucas Stach sw3a_reg: sw3ab { 2579079aca4SLucas Stach regulator-min-microvolt = <825000>; 2589079aca4SLucas Stach regulator-max-microvolt = <1100000>; 2599079aca4SLucas Stach regulator-always-on; 2609079aca4SLucas Stach }; 2619079aca4SLucas Stach 2629079aca4SLucas Stach sw4_reg: sw4 { 2639079aca4SLucas Stach regulator-min-microvolt = <1800000>; 2649079aca4SLucas Stach regulator-max-microvolt = <1800000>; 2659079aca4SLucas Stach regulator-always-on; 2669079aca4SLucas Stach }; 2679079aca4SLucas Stach 2689079aca4SLucas Stach swbst_reg: swbst { 2699079aca4SLucas Stach regulator-min-microvolt = <5000000>; 2709079aca4SLucas Stach regulator-max-microvolt = <5150000>; 2719079aca4SLucas Stach }; 2729079aca4SLucas Stach 2739079aca4SLucas Stach snvs_reg: vsnvs { 2749079aca4SLucas Stach regulator-min-microvolt = <1000000>; 2759079aca4SLucas Stach regulator-max-microvolt = <3000000>; 2769079aca4SLucas Stach regulator-always-on; 2779079aca4SLucas Stach }; 2789079aca4SLucas Stach 2799079aca4SLucas Stach vref_reg: vrefddr { 2809079aca4SLucas Stach regulator-always-on; 2819079aca4SLucas Stach }; 2829079aca4SLucas Stach 2839079aca4SLucas Stach vgen1_reg: vgen1 { 2849079aca4SLucas Stach regulator-min-microvolt = <800000>; 2859079aca4SLucas Stach regulator-max-microvolt = <1550000>; 2869079aca4SLucas Stach }; 2879079aca4SLucas Stach 2889079aca4SLucas Stach vgen2_reg: vgen2 { 2899079aca4SLucas Stach regulator-min-microvolt = <850000>; 2909079aca4SLucas Stach regulator-max-microvolt = <975000>; 2919079aca4SLucas Stach regulator-always-on; 2929079aca4SLucas Stach }; 2939079aca4SLucas Stach 2949079aca4SLucas Stach vgen3_reg: vgen3 { 2959079aca4SLucas Stach regulator-min-microvolt = <1675000>; 2969079aca4SLucas Stach regulator-max-microvolt = <1975000>; 2979079aca4SLucas Stach regulator-always-on; 2989079aca4SLucas Stach }; 2999079aca4SLucas Stach 3009079aca4SLucas Stach vgen4_reg: vgen4 { 3019079aca4SLucas Stach regulator-min-microvolt = <1625000>; 3029079aca4SLucas Stach regulator-max-microvolt = <1875000>; 3039079aca4SLucas Stach regulator-always-on; 3049079aca4SLucas Stach }; 3059079aca4SLucas Stach 3069079aca4SLucas Stach vgen5_reg: vgen5 { 3079079aca4SLucas Stach regulator-min-microvolt = <3075000>; 3089079aca4SLucas Stach regulator-max-microvolt = <3625000>; 3099079aca4SLucas Stach regulator-always-on; 3109079aca4SLucas Stach }; 3119079aca4SLucas Stach 3129079aca4SLucas Stach vgen6_reg: vgen6 { 3139079aca4SLucas Stach regulator-min-microvolt = <1800000>; 3149079aca4SLucas Stach regulator-max-microvolt = <3300000>; 3159079aca4SLucas Stach }; 3169079aca4SLucas Stach }; 3179079aca4SLucas Stach }; 3189079aca4SLucas Stach}; 3199079aca4SLucas Stach 320d367e7d3SFabio Estevam&lcdif { 321d367e7d3SFabio Estevam status = "okay"; 322d367e7d3SFabio Estevam}; 323d367e7d3SFabio Estevam 324d367e7d3SFabio Estevam&mipi_dsi { 325d367e7d3SFabio Estevam #address-cells = <1>; 326d367e7d3SFabio Estevam #size-cells = <0>; 327d367e7d3SFabio Estevam status = "okay"; 328d367e7d3SFabio Estevam 329d367e7d3SFabio Estevam panel@0 { 330d367e7d3SFabio Estevam pinctrl-0 = <&pinctrl_mipi_dsi>; 331d367e7d3SFabio Estevam pinctrl-names = "default"; 332d367e7d3SFabio Estevam compatible = "raydium,rm67191"; 333d367e7d3SFabio Estevam reg = <0>; 334d367e7d3SFabio Estevam reset-gpios = <&gpio5 6 GPIO_ACTIVE_LOW>; 335d367e7d3SFabio Estevam dsi-lanes = <4>; 336d367e7d3SFabio Estevam 337d367e7d3SFabio Estevam port { 338d367e7d3SFabio Estevam panel_in: endpoint { 339d367e7d3SFabio Estevam remote-endpoint = <&mipi_dsi_out>; 340d367e7d3SFabio Estevam }; 341d367e7d3SFabio Estevam }; 342d367e7d3SFabio Estevam }; 343d367e7d3SFabio Estevam 344d367e7d3SFabio Estevam ports { 345d367e7d3SFabio Estevam port@1 { 346d367e7d3SFabio Estevam reg = <1>; 347d367e7d3SFabio Estevam mipi_dsi_out: endpoint { 348d367e7d3SFabio Estevam remote-endpoint = <&panel_in>; 349d367e7d3SFabio Estevam }; 350d367e7d3SFabio Estevam }; 351d367e7d3SFabio Estevam }; 352d367e7d3SFabio Estevam}; 353d367e7d3SFabio Estevam 354cdfdea07SAndrey Smirnov&pcie0 { 355cdfdea07SAndrey Smirnov pinctrl-names = "default"; 356cdfdea07SAndrey Smirnov pinctrl-0 = <&pinctrl_pcie0>; 357cdfdea07SAndrey Smirnov reset-gpio = <&gpio5 28 GPIO_ACTIVE_LOW>; 358cdfdea07SAndrey Smirnov clocks = <&clk IMX8MQ_CLK_PCIE1_ROOT>, 359*1a9629f7SMarek Vasut <&pcie0_refclk>, 360cdfdea07SAndrey Smirnov <&clk IMX8MQ_CLK_PCIE1_PHY>, 361*1a9629f7SMarek Vasut <&clk IMX8MQ_CLK_PCIE1_AUX>; 3629b95c44bSRichard Zhu vph-supply = <&vgen5_reg>; 363cdfdea07SAndrey Smirnov status = "okay"; 364cdfdea07SAndrey Smirnov}; 365cdfdea07SAndrey Smirnov 3665edaa224SRichard Zhu&pcie1 { 3675edaa224SRichard Zhu pinctrl-names = "default"; 3685edaa224SRichard Zhu pinctrl-0 = <&pinctrl_pcie1>; 3695edaa224SRichard Zhu reset-gpio = <&gpio5 12 GPIO_ACTIVE_LOW>; 3705edaa224SRichard Zhu clocks = <&clk IMX8MQ_CLK_PCIE2_ROOT>, 371*1a9629f7SMarek Vasut <&pcie0_refclk>, 3725edaa224SRichard Zhu <&clk IMX8MQ_CLK_PCIE2_PHY>, 373*1a9629f7SMarek Vasut <&clk IMX8MQ_CLK_PCIE2_AUX>; 3745edaa224SRichard Zhu vpcie-supply = <®_pcie1>; 3755edaa224SRichard Zhu vph-supply = <&vgen5_reg>; 3765edaa224SRichard Zhu status = "okay"; 3775edaa224SRichard Zhu}; 3785edaa224SRichard Zhu 379eda73fc8SLucas Stach&pgc_gpu { 380eda73fc8SLucas Stach power-supply = <&sw1a_reg>; 381eda73fc8SLucas Stach}; 382eda73fc8SLucas Stach 3831a42daaaSAdam Ford&pgc_vpu { 3841a42daaaSAdam Ford power-supply = <&sw1c_reg>; 3851a42daaaSAdam Ford}; 3861a42daaaSAdam Ford 3870169002fSAnson Huang&qspi0 { 3880169002fSAnson Huang pinctrl-names = "default"; 3890169002fSAnson Huang pinctrl-0 = <&pinctrl_qspi>; 3900169002fSAnson Huang status = "okay"; 3910169002fSAnson Huang 3920169002fSAnson Huang n25q256a: flash@0 { 3930169002fSAnson Huang reg = <0>; 3940169002fSAnson Huang #address-cells = <1>; 3950169002fSAnson Huang #size-cells = <1>; 3960169002fSAnson Huang compatible = "micron,n25q256a", "jedec,spi-nor"; 3970169002fSAnson Huang spi-max-frequency = <29000000>; 39804aa946dSHaibo Chen spi-tx-bus-width = <1>; 39904aa946dSHaibo Chen spi-rx-bus-width = <4>; 4000169002fSAnson Huang }; 4010169002fSAnson Huang}; 4020169002fSAnson Huang 4030169002fSAnson Huang&sai2 { 4040169002fSAnson Huang pinctrl-names = "default"; 4050169002fSAnson Huang pinctrl-0 = <&pinctrl_sai2>; 4060169002fSAnson Huang assigned-clocks = <&clk IMX8MQ_AUDIO_PLL1_BYPASS>, <&clk IMX8MQ_CLK_SAI2>; 4070169002fSAnson Huang assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1>, <&clk IMX8MQ_AUDIO_PLL1_OUT>; 4080169002fSAnson Huang assigned-clock-rates = <0>, <24576000>; 4090169002fSAnson Huang status = "okay"; 4100169002fSAnson Huang}; 4110169002fSAnson Huang 4123f5d1fdaSShengjiu Wang&sai3 { 4133f5d1fdaSShengjiu Wang #sound-dai-cells = <0>; 4143f5d1fdaSShengjiu Wang pinctrl-names = "default"; 4153f5d1fdaSShengjiu Wang pinctrl-0 = <&pinctrl_sai3>; 4163f5d1fdaSShengjiu Wang assigned-clocks = <&clk IMX8MQ_CLK_SAI3>; 4173f5d1fdaSShengjiu Wang assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1_OUT>; 4183f5d1fdaSShengjiu Wang assigned-clock-rates = <24576000>; 4193f5d1fdaSShengjiu Wang status = "okay"; 4203f5d1fdaSShengjiu Wang}; 4213f5d1fdaSShengjiu Wang 4223c3a8e50SAnson Huang&snvs_pwrkey { 4233c3a8e50SAnson Huang status = "okay"; 4243c3a8e50SAnson Huang}; 4253c3a8e50SAnson Huang 42608a1a2e2SShengjiu Wang&spdif1 { 42708a1a2e2SShengjiu Wang pinctrl-names = "default"; 42808a1a2e2SShengjiu Wang pinctrl-0 = <&pinctrl_spdif1>; 42908a1a2e2SShengjiu Wang assigned-clocks = <&clk IMX8MQ_CLK_SPDIF1>; 43008a1a2e2SShengjiu Wang assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1_OUT>; 43108a1a2e2SShengjiu Wang assigned-clock-rates = <24576000>; 43208a1a2e2SShengjiu Wang status = "okay"; 43308a1a2e2SShengjiu Wang}; 43408a1a2e2SShengjiu Wang 43508a1a2e2SShengjiu Wang&spdif2 { 43608a1a2e2SShengjiu Wang assigned-clocks = <&clk IMX8MQ_CLK_SPDIF2>; 43708a1a2e2SShengjiu Wang assigned-clock-parents = <&clk IMX8MQ_AUDIO_PLL1_OUT>; 43808a1a2e2SShengjiu Wang assigned-clock-rates = <24576000>; 43908a1a2e2SShengjiu Wang status = "okay"; 44008a1a2e2SShengjiu Wang}; 44108a1a2e2SShengjiu Wang 4429079aca4SLucas Stach&uart1 { 4439079aca4SLucas Stach pinctrl-names = "default"; 4449079aca4SLucas Stach pinctrl-0 = <&pinctrl_uart1>; 4459079aca4SLucas Stach status = "okay"; 4469079aca4SLucas Stach}; 4479079aca4SLucas Stach 44849e6d2b2SLucas Stach&usb3_phy1 { 44949e6d2b2SLucas Stach status = "okay"; 45049e6d2b2SLucas Stach}; 45149e6d2b2SLucas Stach 45249e6d2b2SLucas Stach&usb_dwc3_1 { 45349e6d2b2SLucas Stach dr_mode = "host"; 45449e6d2b2SLucas Stach status = "okay"; 45549e6d2b2SLucas Stach}; 45649e6d2b2SLucas Stach 4579079aca4SLucas Stach&usdhc1 { 458e045f044SAnson Huang assigned-clocks = <&clk IMX8MQ_CLK_USDHC1>; 459e045f044SAnson Huang assigned-clock-rates = <400000000>; 4609079aca4SLucas Stach pinctrl-names = "default", "state_100mhz", "state_200mhz"; 4619079aca4SLucas Stach pinctrl-0 = <&pinctrl_usdhc1>; 4629079aca4SLucas Stach pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 4639079aca4SLucas Stach pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 4649079aca4SLucas Stach vqmmc-supply = <&sw4_reg>; 4659079aca4SLucas Stach bus-width = <8>; 4669079aca4SLucas Stach non-removable; 4679079aca4SLucas Stach no-sd; 4689079aca4SLucas Stach no-sdio; 4699079aca4SLucas Stach status = "okay"; 4709079aca4SLucas Stach}; 4719079aca4SLucas Stach 4729079aca4SLucas Stach&usdhc2 { 473e045f044SAnson Huang assigned-clocks = <&clk IMX8MQ_CLK_USDHC2>; 474e045f044SAnson Huang assigned-clock-rates = <200000000>; 4759079aca4SLucas Stach pinctrl-names = "default", "state_100mhz", "state_200mhz"; 4767e5f3146SKwon Tae-young pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; 4777e5f3146SKwon Tae-young pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>; 4787e5f3146SKwon Tae-young pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>; 4799079aca4SLucas Stach cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>; 4809079aca4SLucas Stach vmmc-supply = <®_usdhc2_vmmc>; 4819079aca4SLucas Stach status = "okay"; 4829079aca4SLucas Stach}; 4839079aca4SLucas Stach 4843bbc9abbSBaruch Siach&wdog1 { 4853bbc9abbSBaruch Siach pinctrl-names = "default"; 4863bbc9abbSBaruch Siach pinctrl-0 = <&pinctrl_wdog>; 4873bbc9abbSBaruch Siach fsl,ext-reset-output; 4883bbc9abbSBaruch Siach status = "okay"; 4893bbc9abbSBaruch Siach}; 4903bbc9abbSBaruch Siach 4919079aca4SLucas Stach&iomuxc { 4929b87ebb1SAbel Vesa pinctrl_buck2: vddarmgrp { 4939b87ebb1SAbel Vesa fsl,pins = < 4949b87ebb1SAbel Vesa MX8MQ_IOMUXC_GPIO1_IO13_GPIO1_IO13 0x19 4959b87ebb1SAbel Vesa >; 4969b87ebb1SAbel Vesa }; 4979b87ebb1SAbel Vesa 4989079aca4SLucas Stach pinctrl_fec1: fec1grp { 4999079aca4SLucas Stach fsl,pins = < 5009079aca4SLucas Stach MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x3 5019079aca4SLucas Stach MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x23 5029079aca4SLucas Stach MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 5039079aca4SLucas Stach MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 5049079aca4SLucas Stach MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 5059079aca4SLucas Stach MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 5069079aca4SLucas Stach MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 5079079aca4SLucas Stach MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 5089079aca4SLucas Stach MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 5099079aca4SLucas Stach MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 5109079aca4SLucas Stach MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 5119079aca4SLucas Stach MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 5129079aca4SLucas Stach MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 5139079aca4SLucas Stach MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 5149079aca4SLucas Stach MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19 5159079aca4SLucas Stach >; 5169079aca4SLucas Stach }; 5179079aca4SLucas Stach 5189079aca4SLucas Stach pinctrl_i2c1: i2c1grp { 5199079aca4SLucas Stach fsl,pins = < 5209079aca4SLucas Stach MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f 5219079aca4SLucas Stach MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f 5229079aca4SLucas Stach >; 5239079aca4SLucas Stach }; 5249079aca4SLucas Stach 525431e4628SRogerio Pimentel da Silva pinctrl_ir: irgrp { 526431e4628SRogerio Pimentel da Silva fsl,pins = < 527431e4628SRogerio Pimentel da Silva MX8MQ_IOMUXC_GPIO1_IO12_GPIO1_IO12 0x4f 528431e4628SRogerio Pimentel da Silva >; 529431e4628SRogerio Pimentel da Silva }; 530431e4628SRogerio Pimentel da Silva 531d367e7d3SFabio Estevam pinctrl_mipi_dsi: mipidsigrp { 532d367e7d3SFabio Estevam fsl,pins = < 533d367e7d3SFabio Estevam MX8MQ_IOMUXC_ECSPI1_SCLK_GPIO5_IO6 0x16 534d367e7d3SFabio Estevam >; 535d367e7d3SFabio Estevam }; 536d367e7d3SFabio Estevam 537cdfdea07SAndrey Smirnov pinctrl_pcie0: pcie0grp { 538cdfdea07SAndrey Smirnov fsl,pins = < 539cdfdea07SAndrey Smirnov MX8MQ_IOMUXC_I2C4_SCL_PCIE1_CLKREQ_B 0x76 540cdfdea07SAndrey Smirnov MX8MQ_IOMUXC_UART4_RXD_GPIO5_IO28 0x16 541cdfdea07SAndrey Smirnov >; 542cdfdea07SAndrey Smirnov }; 543cdfdea07SAndrey Smirnov 5445edaa224SRichard Zhu pinctrl_pcie1: pcie1grp { 5455edaa224SRichard Zhu fsl,pins = < 5465edaa224SRichard Zhu MX8MQ_IOMUXC_I2C4_SDA_PCIE2_CLKREQ_B 0x76 5475edaa224SRichard Zhu MX8MQ_IOMUXC_ECSPI2_MISO_GPIO5_IO12 0x16 5485edaa224SRichard Zhu >; 5495edaa224SRichard Zhu }; 5505edaa224SRichard Zhu 5515edaa224SRichard Zhu pinctrl_pcie1_reg: pcie1reggrp { 5525edaa224SRichard Zhu fsl,pins = < 5535edaa224SRichard Zhu MX8MQ_IOMUXC_ECSPI2_SCLK_GPIO5_IO10 0x16 5545edaa224SRichard Zhu >; 5555edaa224SRichard Zhu }; 5565edaa224SRichard Zhu 557f9f818cfSCarlo Caione pinctrl_qspi: qspigrp { 558f9f818cfSCarlo Caione fsl,pins = < 559f9f818cfSCarlo Caione MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK 0x82 560f9f818cfSCarlo Caione MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B 0x82 561f9f818cfSCarlo Caione MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0 0x82 562f9f818cfSCarlo Caione MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1 0x82 563f9f818cfSCarlo Caione MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2 0x82 564f9f818cfSCarlo Caione MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3 0x82 565f9f818cfSCarlo Caione >; 566f9f818cfSCarlo Caione }; 567f9f818cfSCarlo Caione 568ad5260e0SKrzysztof Kozlowski pinctrl_reg_usdhc2: regusdhc2gpiogrp { 5699079aca4SLucas Stach fsl,pins = < 5709079aca4SLucas Stach MX8MQ_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x41 5719079aca4SLucas Stach >; 5729079aca4SLucas Stach }; 5739079aca4SLucas Stach 574c6578d98SDaniel Baluta pinctrl_sai2: sai2grp { 575c6578d98SDaniel Baluta fsl,pins = < 576c6578d98SDaniel Baluta MX8MQ_IOMUXC_SAI2_TXFS_SAI2_TX_SYNC 0xd6 577c6578d98SDaniel Baluta MX8MQ_IOMUXC_SAI2_TXC_SAI2_TX_BCLK 0xd6 578c6578d98SDaniel Baluta MX8MQ_IOMUXC_SAI2_MCLK_SAI2_MCLK 0xd6 579c6578d98SDaniel Baluta MX8MQ_IOMUXC_SAI2_TXD0_SAI2_TX_DATA0 0xd6 580c6578d98SDaniel Baluta MX8MQ_IOMUXC_GPIO1_IO08_GPIO1_IO8 0xd6 581c6578d98SDaniel Baluta >; 582c6578d98SDaniel Baluta }; 583c6578d98SDaniel Baluta 5843f5d1fdaSShengjiu Wang pinctrl_sai3: sai3grp { 5853f5d1fdaSShengjiu Wang fsl,pins = < 5863f5d1fdaSShengjiu Wang MX8MQ_IOMUXC_SAI3_TXFS_SAI3_TX_SYNC 0xd6 5873f5d1fdaSShengjiu Wang MX8MQ_IOMUXC_SAI3_TXC_SAI3_TX_BCLK 0xd6 5883f5d1fdaSShengjiu Wang MX8MQ_IOMUXC_SAI3_TXD_SAI3_TX_DATA0 0xd6 5893f5d1fdaSShengjiu Wang MX8MQ_IOMUXC_SAI3_RXD_SAI3_RX_DATA0 0xd6 5903f5d1fdaSShengjiu Wang >; 5913f5d1fdaSShengjiu Wang }; 5923f5d1fdaSShengjiu Wang 59308a1a2e2SShengjiu Wang pinctrl_spdif1: spdif1grp { 59408a1a2e2SShengjiu Wang fsl,pins = < 59508a1a2e2SShengjiu Wang MX8MQ_IOMUXC_SPDIF_TX_SPDIF1_OUT 0xd6 59608a1a2e2SShengjiu Wang MX8MQ_IOMUXC_SPDIF_RX_SPDIF1_IN 0xd6 59708a1a2e2SShengjiu Wang >; 59808a1a2e2SShengjiu Wang }; 59908a1a2e2SShengjiu Wang 6009079aca4SLucas Stach pinctrl_uart1: uart1grp { 6019079aca4SLucas Stach fsl,pins = < 6029079aca4SLucas Stach MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x49 6039079aca4SLucas Stach MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x49 6049079aca4SLucas Stach >; 6059079aca4SLucas Stach }; 6069079aca4SLucas Stach 6079079aca4SLucas Stach pinctrl_usdhc1: usdhc1grp { 6089079aca4SLucas Stach fsl,pins = < 6099079aca4SLucas Stach MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83 6109079aca4SLucas Stach MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3 6119079aca4SLucas Stach MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3 6129079aca4SLucas Stach MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3 6139079aca4SLucas Stach MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3 6149079aca4SLucas Stach MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3 6159079aca4SLucas Stach MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc3 6169079aca4SLucas Stach MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc3 6179079aca4SLucas Stach MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc3 6189079aca4SLucas Stach MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc3 6199079aca4SLucas Stach MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x83 6209079aca4SLucas Stach MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 6219079aca4SLucas Stach >; 6229079aca4SLucas Stach }; 6239079aca4SLucas Stach 6249079aca4SLucas Stach pinctrl_usdhc1_100mhz: usdhc1-100grp { 6259079aca4SLucas Stach fsl,pins = < 626f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x8d 627f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xcd 628f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xcd 629f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xcd 630f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xcd 631f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xcd 632f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xcd 633f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xcd 634f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xcd 635f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xcd 636f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x8d 6379079aca4SLucas Stach MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 6389079aca4SLucas Stach >; 6399079aca4SLucas Stach }; 6409079aca4SLucas Stach 6419079aca4SLucas Stach pinctrl_usdhc1_200mhz: usdhc1-200grp { 6429079aca4SLucas Stach fsl,pins = < 643f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x9f 644f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xdf 645f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xdf 646f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xdf 647f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xdf 648f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xdf 649f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xdf 650f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xdf 651f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xdf 652f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xdf 653f2ce6ed3SCarlo Caione MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x9f 6549079aca4SLucas Stach MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 6559079aca4SLucas Stach >; 6569079aca4SLucas Stach }; 6579079aca4SLucas Stach 6587e5f3146SKwon Tae-young pinctrl_usdhc2_gpio: usdhc2gpiogrp { 6597e5f3146SKwon Tae-young fsl,pins = < 6607e5f3146SKwon Tae-young MX8MQ_IOMUXC_SD2_CD_B_GPIO2_IO12 0x41 6617e5f3146SKwon Tae-young >; 6627e5f3146SKwon Tae-young }; 6637e5f3146SKwon Tae-young 6649079aca4SLucas Stach pinctrl_usdhc2: usdhc2grp { 6659079aca4SLucas Stach fsl,pins = < 6669079aca4SLucas Stach MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x83 6679079aca4SLucas Stach MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc3 6689079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc3 6699079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc3 6709079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc3 6719079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc3 6729079aca4SLucas Stach MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 6739079aca4SLucas Stach >; 6749079aca4SLucas Stach }; 6759079aca4SLucas Stach 6769079aca4SLucas Stach pinctrl_usdhc2_100mhz: usdhc2-100grp { 6779079aca4SLucas Stach fsl,pins = < 6789079aca4SLucas Stach MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x85 6799079aca4SLucas Stach MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc5 6809079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc5 6819079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc5 6829079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc5 6839079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc5 6849079aca4SLucas Stach MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 6859079aca4SLucas Stach >; 6869079aca4SLucas Stach }; 6879079aca4SLucas Stach 6889079aca4SLucas Stach pinctrl_usdhc2_200mhz: usdhc2-200grp { 6899079aca4SLucas Stach fsl,pins = < 6909079aca4SLucas Stach MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x87 6919079aca4SLucas Stach MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc7 6929079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc7 6939079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc7 6949079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc7 6959079aca4SLucas Stach MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc7 6969079aca4SLucas Stach MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 6979079aca4SLucas Stach >; 6989079aca4SLucas Stach }; 6993bbc9abbSBaruch Siach 7003bbc9abbSBaruch Siach pinctrl_wdog: wdog1grp { 7013bbc9abbSBaruch Siach fsl,pins = < 7023bbc9abbSBaruch Siach MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6 7033bbc9abbSBaruch Siach >; 7043bbc9abbSBaruch Siach }; 705cdfdea07SAndrey Smirnov 706cdfdea07SAndrey Smirnov pinctrl_wifi_reset: wifiresetgrp { 707cdfdea07SAndrey Smirnov fsl,pins = < 708cdfdea07SAndrey Smirnov MX8MQ_IOMUXC_UART4_TXD_GPIO5_IO29 0x16 709cdfdea07SAndrey Smirnov >; 710cdfdea07SAndrey Smirnov }; 7119079aca4SLucas Stach}; 712