1a39ed23bSMarcel Ziswiler// SPDX-License-Identifier: GPL-2.0-or-later OR MIT 2a39ed23bSMarcel Ziswiler/* 3a39ed23bSMarcel Ziswiler * Copyright 2022 Toradex 4a39ed23bSMarcel Ziswiler */ 5a39ed23bSMarcel Ziswiler 694bbd9d3SMarcel Ziswiler#include <dt-bindings/phy/phy-imx8-pcie.h> 794bbd9d3SMarcel Ziswiler#include <dt-bindings/pwm/pwm.h> 8a39ed23bSMarcel Ziswiler#include "imx8mp.dtsi" 9a39ed23bSMarcel Ziswiler 10a39ed23bSMarcel Ziswiler/ { 11a39ed23bSMarcel Ziswiler chosen { 12a39ed23bSMarcel Ziswiler stdout-path = &uart3; 13a39ed23bSMarcel Ziswiler }; 14a39ed23bSMarcel Ziswiler 15a39ed23bSMarcel Ziswiler aliases { 16a39ed23bSMarcel Ziswiler /* Ethernet aliases to ensure correct MAC addresses */ 17a39ed23bSMarcel Ziswiler ethernet0 = &eqos; 18a39ed23bSMarcel Ziswiler ethernet1 = &fec; 19a39ed23bSMarcel Ziswiler rtc0 = &rtc_i2c; 20a39ed23bSMarcel Ziswiler rtc1 = &snvs_rtc; 21a39ed23bSMarcel Ziswiler }; 22a39ed23bSMarcel Ziswiler 23a39ed23bSMarcel Ziswiler backlight: backlight { 24a39ed23bSMarcel Ziswiler compatible = "pwm-backlight"; 25a39ed23bSMarcel Ziswiler brightness-levels = <0 45 63 88 119 158 203 255>; 26a39ed23bSMarcel Ziswiler default-brightness-level = <4>; 27a39ed23bSMarcel Ziswiler /* Verdin I2S_2_D_OUT (DSI_1_BKL_EN/DSI_1_BKL_EN_LVDS, SODIMM 46) */ 28a39ed23bSMarcel Ziswiler enable-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>; 29a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 30a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_i2s_2_d_out_dsi_1_bkl_en>; 31a39ed23bSMarcel Ziswiler power-supply = <®_3p3v>; 32a39ed23bSMarcel Ziswiler /* Verdin PWM_3_DSI/PWM_3_DSI_LVDS (SODIMM 19) */ 33a39ed23bSMarcel Ziswiler pwms = <&pwm3 0 6666667 PWM_POLARITY_INVERTED>; 34a39ed23bSMarcel Ziswiler status = "disabled"; 35a39ed23bSMarcel Ziswiler }; 36a39ed23bSMarcel Ziswiler 37a39ed23bSMarcel Ziswiler backlight_mezzanine: backlight-mezzanine { 38a39ed23bSMarcel Ziswiler compatible = "pwm-backlight"; 39a39ed23bSMarcel Ziswiler brightness-levels = <0 45 63 88 119 158 203 255>; 40a39ed23bSMarcel Ziswiler default-brightness-level = <4>; 41a39ed23bSMarcel Ziswiler /* Verdin GPIO 4 (SODIMM 212) */ 42a39ed23bSMarcel Ziswiler enable-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>; 43a39ed23bSMarcel Ziswiler /* Verdin PWM_2 (SODIMM 16) */ 44a39ed23bSMarcel Ziswiler pwms = <&pwm2 0 6666667 PWM_POLARITY_INVERTED>; 45a39ed23bSMarcel Ziswiler status = "disabled"; 46a39ed23bSMarcel Ziswiler }; 47a39ed23bSMarcel Ziswiler 48a39ed23bSMarcel Ziswiler gpio-keys { 49a39ed23bSMarcel Ziswiler compatible = "gpio-keys"; 50a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 51a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_gpio_keys>; 52a39ed23bSMarcel Ziswiler 537e5f78c7SMarcel Ziswiler key-wakeup { 54a39ed23bSMarcel Ziswiler debounce-interval = <10>; 55a39ed23bSMarcel Ziswiler /* Verdin CTRL_WAKE1_MICO# (SODIMM 252) */ 56a39ed23bSMarcel Ziswiler gpios = <&gpio4 0 GPIO_ACTIVE_LOW>; 57a39ed23bSMarcel Ziswiler label = "Wake-Up"; 58a39ed23bSMarcel Ziswiler linux,code = <KEY_WAKEUP>; 59a39ed23bSMarcel Ziswiler wakeup-source; 60a39ed23bSMarcel Ziswiler }; 61a39ed23bSMarcel Ziswiler }; 62a39ed23bSMarcel Ziswiler 63a39ed23bSMarcel Ziswiler /* Carrier Board Supplies */ 64a39ed23bSMarcel Ziswiler reg_1p8v: regulator-1p8v { 65a39ed23bSMarcel Ziswiler compatible = "regulator-fixed"; 66a39ed23bSMarcel Ziswiler regulator-max-microvolt = <1800000>; 67a39ed23bSMarcel Ziswiler regulator-min-microvolt = <1800000>; 68a39ed23bSMarcel Ziswiler regulator-name = "+V1.8_SW"; 69a39ed23bSMarcel Ziswiler }; 70a39ed23bSMarcel Ziswiler 71a39ed23bSMarcel Ziswiler reg_3p3v: regulator-3p3v { 72a39ed23bSMarcel Ziswiler compatible = "regulator-fixed"; 73a39ed23bSMarcel Ziswiler regulator-max-microvolt = <3300000>; 74a39ed23bSMarcel Ziswiler regulator-min-microvolt = <3300000>; 75a39ed23bSMarcel Ziswiler regulator-name = "+V3.3_SW"; 76a39ed23bSMarcel Ziswiler }; 77a39ed23bSMarcel Ziswiler 78a39ed23bSMarcel Ziswiler reg_5p0v: regulator-5p0v { 79a39ed23bSMarcel Ziswiler compatible = "regulator-fixed"; 80a39ed23bSMarcel Ziswiler regulator-max-microvolt = <5000000>; 81a39ed23bSMarcel Ziswiler regulator-min-microvolt = <5000000>; 82a39ed23bSMarcel Ziswiler regulator-name = "+V5_SW"; 83a39ed23bSMarcel Ziswiler }; 84a39ed23bSMarcel Ziswiler 85a39ed23bSMarcel Ziswiler /* Non PMIC On-module Supplies */ 86a39ed23bSMarcel Ziswiler reg_module_eth1phy: regulator-module-eth1phy { 87a39ed23bSMarcel Ziswiler compatible = "regulator-fixed"; 88a39ed23bSMarcel Ziswiler enable-active-high; 89a39ed23bSMarcel Ziswiler gpio = <&gpio2 20 GPIO_ACTIVE_HIGH>; /* PMIC_EN_ETH */ 9002c447a0SPeng Fan off-on-delay-us = <500000>; 91a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 92a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_reg_eth>; 93a39ed23bSMarcel Ziswiler regulator-always-on; 94a39ed23bSMarcel Ziswiler regulator-boot-on; 95a39ed23bSMarcel Ziswiler regulator-max-microvolt = <3300000>; 96a39ed23bSMarcel Ziswiler regulator-min-microvolt = <3300000>; 97a39ed23bSMarcel Ziswiler regulator-name = "On-module +V3.3_ETH"; 98a39ed23bSMarcel Ziswiler startup-delay-us = <200000>; 99a39ed23bSMarcel Ziswiler vin-supply = <®_vdd_3v3>; 100a39ed23bSMarcel Ziswiler }; 101a39ed23bSMarcel Ziswiler 102a39ed23bSMarcel Ziswiler reg_usb1_vbus: regulator-usb1-vbus { 103a39ed23bSMarcel Ziswiler compatible = "regulator-fixed"; 104a39ed23bSMarcel Ziswiler enable-active-high; 105a39ed23bSMarcel Ziswiler /* Verdin USB_1_EN (SODIMM 155) */ 106a39ed23bSMarcel Ziswiler gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>; 107a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 108a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_usb1_vbus>; 109a39ed23bSMarcel Ziswiler regulator-max-microvolt = <5000000>; 110a39ed23bSMarcel Ziswiler regulator-min-microvolt = <5000000>; 111a39ed23bSMarcel Ziswiler regulator-name = "USB_1_EN"; 112a39ed23bSMarcel Ziswiler }; 113a39ed23bSMarcel Ziswiler 114a39ed23bSMarcel Ziswiler reg_usb2_vbus: regulator-usb2-vbus { 115a39ed23bSMarcel Ziswiler compatible = "regulator-fixed"; 116a39ed23bSMarcel Ziswiler enable-active-high; 117a39ed23bSMarcel Ziswiler /* Verdin USB_2_EN (SODIMM 185) */ 118a39ed23bSMarcel Ziswiler gpio = <&gpio1 14 GPIO_ACTIVE_HIGH>; 119a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 120a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_usb2_vbus>; 121a39ed23bSMarcel Ziswiler regulator-max-microvolt = <5000000>; 122a39ed23bSMarcel Ziswiler regulator-min-microvolt = <5000000>; 123a39ed23bSMarcel Ziswiler regulator-name = "USB_2_EN"; 124a39ed23bSMarcel Ziswiler }; 125a39ed23bSMarcel Ziswiler 126a39ed23bSMarcel Ziswiler reg_usdhc2_vmmc: regulator-usdhc2 { 127a39ed23bSMarcel Ziswiler compatible = "regulator-fixed"; 128a39ed23bSMarcel Ziswiler enable-active-high; 129a39ed23bSMarcel Ziswiler /* Verdin SD_1_PWR_EN (SODIMM 76) */ 130a39ed23bSMarcel Ziswiler gpio = <&gpio4 22 GPIO_ACTIVE_HIGH>; 13102c447a0SPeng Fan off-on-delay-us = <100000>; 132a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 133a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_usdhc2_pwr_en>; 134a39ed23bSMarcel Ziswiler regulator-max-microvolt = <3300000>; 135a39ed23bSMarcel Ziswiler regulator-min-microvolt = <3300000>; 136a39ed23bSMarcel Ziswiler regulator-name = "+V3.3_SD"; 137*76ef98f9SFrancesco Dolcini startup-delay-us = <20000>; 138a39ed23bSMarcel Ziswiler }; 139a39ed23bSMarcel Ziswiler 140a39ed23bSMarcel Ziswiler reserved-memory { 141a39ed23bSMarcel Ziswiler #address-cells = <2>; 142a39ed23bSMarcel Ziswiler #size-cells = <2>; 143a39ed23bSMarcel Ziswiler ranges; 144a39ed23bSMarcel Ziswiler 145a39ed23bSMarcel Ziswiler /* Use the kernel configuration settings instead */ 146a39ed23bSMarcel Ziswiler /delete-node/ linux,cma; 147a39ed23bSMarcel Ziswiler }; 148a39ed23bSMarcel Ziswiler}; 149a39ed23bSMarcel Ziswiler 150310dde60SMax Krummenacher&A53_0 { 151310dde60SMax Krummenacher cpu-supply = <®_vdd_arm>; 152310dde60SMax Krummenacher}; 153310dde60SMax Krummenacher 154310dde60SMax Krummenacher&A53_1 { 155310dde60SMax Krummenacher cpu-supply = <®_vdd_arm>; 156310dde60SMax Krummenacher}; 157310dde60SMax Krummenacher 158310dde60SMax Krummenacher&A53_2 { 159310dde60SMax Krummenacher cpu-supply = <®_vdd_arm>; 160310dde60SMax Krummenacher}; 161310dde60SMax Krummenacher 162310dde60SMax Krummenacher&A53_3 { 163310dde60SMax Krummenacher cpu-supply = <®_vdd_arm>; 164310dde60SMax Krummenacher}; 165310dde60SMax Krummenacher 166a242ef5fSPhilippe Schenker&cpu_alert0 { 167a242ef5fSPhilippe Schenker temperature = <95000>; 168a242ef5fSPhilippe Schenker}; 169a242ef5fSPhilippe Schenker 170a242ef5fSPhilippe Schenker&cpu_crit0 { 171a242ef5fSPhilippe Schenker temperature = <105000>; 172a242ef5fSPhilippe Schenker}; 173a242ef5fSPhilippe Schenker 174a39ed23bSMarcel Ziswiler/* Verdin SPI_1 */ 175a39ed23bSMarcel Ziswiler&ecspi1 { 176a39ed23bSMarcel Ziswiler #address-cells = <1>; 177a39ed23bSMarcel Ziswiler #size-cells = <0>; 178a39ed23bSMarcel Ziswiler cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>; 179a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 180a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_ecspi1>; 181a39ed23bSMarcel Ziswiler}; 182a39ed23bSMarcel Ziswiler 183a39ed23bSMarcel Ziswiler/* Verdin ETH_1 (On-module PHY) */ 184a39ed23bSMarcel Ziswiler&eqos { 185a39ed23bSMarcel Ziswiler phy-handle = <ðphy0>; 186a39ed23bSMarcel Ziswiler phy-mode = "rgmii-id"; 187a39ed23bSMarcel Ziswiler phy-supply = <®_module_eth1phy>; 188a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 189a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_eqos>; 190a39ed23bSMarcel Ziswiler snps,force_thresh_dma_mode; 191a39ed23bSMarcel Ziswiler snps,mtl-rx-config = <&mtl_rx_setup>; 192a39ed23bSMarcel Ziswiler snps,mtl-tx-config = <&mtl_tx_setup>; 193a39ed23bSMarcel Ziswiler 194a39ed23bSMarcel Ziswiler mdio { 195a39ed23bSMarcel Ziswiler compatible = "snps,dwmac-mdio"; 196a39ed23bSMarcel Ziswiler #address-cells = <1>; 197a39ed23bSMarcel Ziswiler #size-cells = <0>; 198a39ed23bSMarcel Ziswiler 199a39ed23bSMarcel Ziswiler ethphy0: ethernet-phy@7 { 200a39ed23bSMarcel Ziswiler compatible = "ethernet-phy-ieee802.3-c22"; 201a39ed23bSMarcel Ziswiler eee-broken-100tx; 202a39ed23bSMarcel Ziswiler eee-broken-1000t; 203a39ed23bSMarcel Ziswiler interrupt-parent = <&gpio1>; 204a39ed23bSMarcel Ziswiler interrupts = <10 IRQ_TYPE_LEVEL_LOW>; 205a39ed23bSMarcel Ziswiler micrel,led-mode = <0>; 206a39ed23bSMarcel Ziswiler reg = <7>; 207a39ed23bSMarcel Ziswiler }; 208a39ed23bSMarcel Ziswiler }; 209a39ed23bSMarcel Ziswiler 210a39ed23bSMarcel Ziswiler mtl_rx_setup: rx-queues-config { 211a39ed23bSMarcel Ziswiler snps,rx-queues-to-use = <5>; 212a39ed23bSMarcel Ziswiler snps,rx-sched-sp; 213a39ed23bSMarcel Ziswiler 214a39ed23bSMarcel Ziswiler queue0 { 215a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 216a39ed23bSMarcel Ziswiler snps,priority = <0x1>; 217a39ed23bSMarcel Ziswiler snps,map-to-dma-channel = <0>; 218a39ed23bSMarcel Ziswiler }; 219a39ed23bSMarcel Ziswiler 220a39ed23bSMarcel Ziswiler queue1 { 221a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 222a39ed23bSMarcel Ziswiler snps,priority = <0x2>; 223a39ed23bSMarcel Ziswiler snps,map-to-dma-channel = <1>; 224a39ed23bSMarcel Ziswiler }; 225a39ed23bSMarcel Ziswiler 226a39ed23bSMarcel Ziswiler queue2 { 227a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 228a39ed23bSMarcel Ziswiler snps,priority = <0x4>; 229a39ed23bSMarcel Ziswiler snps,map-to-dma-channel = <2>; 230a39ed23bSMarcel Ziswiler }; 231a39ed23bSMarcel Ziswiler 232a39ed23bSMarcel Ziswiler queue3 { 233a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 234a39ed23bSMarcel Ziswiler snps,priority = <0x8>; 235a39ed23bSMarcel Ziswiler snps,map-to-dma-channel = <3>; 236a39ed23bSMarcel Ziswiler }; 237a39ed23bSMarcel Ziswiler 238a39ed23bSMarcel Ziswiler queue4 { 239a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 240a39ed23bSMarcel Ziswiler snps,priority = <0xf0>; 241a39ed23bSMarcel Ziswiler snps,map-to-dma-channel = <4>; 242a39ed23bSMarcel Ziswiler }; 243a39ed23bSMarcel Ziswiler }; 244a39ed23bSMarcel Ziswiler 245a39ed23bSMarcel Ziswiler mtl_tx_setup: tx-queues-config { 246a39ed23bSMarcel Ziswiler snps,tx-queues-to-use = <5>; 247a39ed23bSMarcel Ziswiler snps,tx-sched-sp; 248a39ed23bSMarcel Ziswiler 249a39ed23bSMarcel Ziswiler queue0 { 250a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 251a39ed23bSMarcel Ziswiler snps,priority = <0x1>; 252a39ed23bSMarcel Ziswiler }; 253a39ed23bSMarcel Ziswiler 254a39ed23bSMarcel Ziswiler queue1 { 255a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 256a39ed23bSMarcel Ziswiler snps,priority = <0x2>; 257a39ed23bSMarcel Ziswiler }; 258a39ed23bSMarcel Ziswiler 259a39ed23bSMarcel Ziswiler queue2 { 260a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 261a39ed23bSMarcel Ziswiler snps,priority = <0x4>; 262a39ed23bSMarcel Ziswiler }; 263a39ed23bSMarcel Ziswiler 264a39ed23bSMarcel Ziswiler queue3 { 265a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 266a39ed23bSMarcel Ziswiler snps,priority = <0x8>; 267a39ed23bSMarcel Ziswiler }; 268a39ed23bSMarcel Ziswiler 269a39ed23bSMarcel Ziswiler queue4 { 270a39ed23bSMarcel Ziswiler snps,dcb-algorithm; 271a39ed23bSMarcel Ziswiler snps,priority = <0xf0>; 272a39ed23bSMarcel Ziswiler }; 273a39ed23bSMarcel Ziswiler }; 274a39ed23bSMarcel Ziswiler}; 275a39ed23bSMarcel Ziswiler 276a39ed23bSMarcel Ziswiler/* Verdin ETH_2_RGMII */ 277a39ed23bSMarcel Ziswiler&fec { 278a39ed23bSMarcel Ziswiler fsl,magic-packet; 279a39ed23bSMarcel Ziswiler phy-handle = <ðphy1>; 280a39ed23bSMarcel Ziswiler phy-mode = "rgmii-id"; 281a39ed23bSMarcel Ziswiler pinctrl-names = "default", "sleep"; 282a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_fec>; 283a39ed23bSMarcel Ziswiler pinctrl-1 = <&pinctrl_fec_sleep>; 284a39ed23bSMarcel Ziswiler 285a39ed23bSMarcel Ziswiler mdio { 286a39ed23bSMarcel Ziswiler #address-cells = <1>; 287a39ed23bSMarcel Ziswiler #size-cells = <0>; 288a39ed23bSMarcel Ziswiler 289a39ed23bSMarcel Ziswiler ethphy1: ethernet-phy@7 { 290a39ed23bSMarcel Ziswiler compatible = "ethernet-phy-ieee802.3-c22"; 291a39ed23bSMarcel Ziswiler interrupt-parent = <&gpio4>; 292a39ed23bSMarcel Ziswiler interrupts = <18 IRQ_TYPE_LEVEL_LOW>; 293a39ed23bSMarcel Ziswiler micrel,led-mode = <0>; 294a39ed23bSMarcel Ziswiler reg = <7>; 295a39ed23bSMarcel Ziswiler }; 296a39ed23bSMarcel Ziswiler }; 297a39ed23bSMarcel Ziswiler}; 298a39ed23bSMarcel Ziswiler 299a39ed23bSMarcel Ziswiler/* Verdin CAN_1 */ 300a39ed23bSMarcel Ziswiler&flexcan1 { 301a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 302a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_flexcan1>; 303a39ed23bSMarcel Ziswiler status = "disabled"; 304a39ed23bSMarcel Ziswiler}; 305a39ed23bSMarcel Ziswiler 306a39ed23bSMarcel Ziswiler/* Verdin CAN_2 */ 307a39ed23bSMarcel Ziswiler&flexcan2 { 308a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 309a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_flexcan2>; 310a39ed23bSMarcel Ziswiler status = "disabled"; 311a39ed23bSMarcel Ziswiler}; 312a39ed23bSMarcel Ziswiler 313a39ed23bSMarcel Ziswiler/* Verdin QSPI_1 */ 314a39ed23bSMarcel Ziswiler&flexspi { 315a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 316a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_flexspi0>; 317a39ed23bSMarcel Ziswiler}; 318a39ed23bSMarcel Ziswiler 319a39ed23bSMarcel Ziswiler&gpio1 { 320a39ed23bSMarcel Ziswiler gpio-line-names = "SODIMM_206", 321a39ed23bSMarcel Ziswiler "SODIMM_208", 322a39ed23bSMarcel Ziswiler "", 323a39ed23bSMarcel Ziswiler "", 324a39ed23bSMarcel Ziswiler "", 325a39ed23bSMarcel Ziswiler "SODIMM_210", 326a39ed23bSMarcel Ziswiler "SODIMM_212", 327a39ed23bSMarcel Ziswiler "SODIMM_216", 328a39ed23bSMarcel Ziswiler "SODIMM_218", 329a39ed23bSMarcel Ziswiler "", 330a39ed23bSMarcel Ziswiler "", 331a39ed23bSMarcel Ziswiler "SODIMM_16", 332a39ed23bSMarcel Ziswiler "SODIMM_155", 333a39ed23bSMarcel Ziswiler "SODIMM_157", 334a39ed23bSMarcel Ziswiler "SODIMM_185", 335a39ed23bSMarcel Ziswiler "SODIMM_91"; 336a39ed23bSMarcel Ziswiler}; 337a39ed23bSMarcel Ziswiler 338a39ed23bSMarcel Ziswiler&gpio2 { 339a39ed23bSMarcel Ziswiler gpio-line-names = "", 340a39ed23bSMarcel Ziswiler "", 341a39ed23bSMarcel Ziswiler "", 342a39ed23bSMarcel Ziswiler "", 343a39ed23bSMarcel Ziswiler "", 344a39ed23bSMarcel Ziswiler "", 345a39ed23bSMarcel Ziswiler "SODIMM_143", 346a39ed23bSMarcel Ziswiler "SODIMM_141", 347a39ed23bSMarcel Ziswiler "", 348a39ed23bSMarcel Ziswiler "", 349a39ed23bSMarcel Ziswiler "SODIMM_161", 350a39ed23bSMarcel Ziswiler "", 351a39ed23bSMarcel Ziswiler "SODIMM_84", 352a39ed23bSMarcel Ziswiler "SODIMM_78", 353a39ed23bSMarcel Ziswiler "SODIMM_74", 354a39ed23bSMarcel Ziswiler "SODIMM_80", 355a39ed23bSMarcel Ziswiler "SODIMM_82", 356a39ed23bSMarcel Ziswiler "SODIMM_70", 357a39ed23bSMarcel Ziswiler "SODIMM_72"; 358a39ed23bSMarcel Ziswiler}; 359a39ed23bSMarcel Ziswiler 360a39ed23bSMarcel Ziswiler&gpio3 { 361a39ed23bSMarcel Ziswiler gpio-line-names = "SODIMM_52", 362a39ed23bSMarcel Ziswiler "SODIMM_54", 363a39ed23bSMarcel Ziswiler "", 364a39ed23bSMarcel Ziswiler "", 365a39ed23bSMarcel Ziswiler "", 366a39ed23bSMarcel Ziswiler "", 367a39ed23bSMarcel Ziswiler "SODIMM_56", 368a39ed23bSMarcel Ziswiler "SODIMM_58", 369a39ed23bSMarcel Ziswiler "SODIMM_60", 370a39ed23bSMarcel Ziswiler "SODIMM_62", 371a39ed23bSMarcel Ziswiler "", 372a39ed23bSMarcel Ziswiler "", 373a39ed23bSMarcel Ziswiler "", 374a39ed23bSMarcel Ziswiler "", 375a39ed23bSMarcel Ziswiler "SODIMM_66", 376a39ed23bSMarcel Ziswiler "", 377a39ed23bSMarcel Ziswiler "SODIMM_64", 378a39ed23bSMarcel Ziswiler "", 379a39ed23bSMarcel Ziswiler "", 380a39ed23bSMarcel Ziswiler "SODIMM_34", 381a39ed23bSMarcel Ziswiler "SODIMM_19", 382a39ed23bSMarcel Ziswiler "", 383a39ed23bSMarcel Ziswiler "SODIMM_32", 384a39ed23bSMarcel Ziswiler "", 385a39ed23bSMarcel Ziswiler "", 386a39ed23bSMarcel Ziswiler "SODIMM_30", 387a39ed23bSMarcel Ziswiler "SODIMM_59", 388a39ed23bSMarcel Ziswiler "SODIMM_57", 389a39ed23bSMarcel Ziswiler "SODIMM_63", 390a39ed23bSMarcel Ziswiler "SODIMM_61"; 391a39ed23bSMarcel Ziswiler}; 392a39ed23bSMarcel Ziswiler 393a39ed23bSMarcel Ziswiler&gpio4 { 394a39ed23bSMarcel Ziswiler gpio-line-names = "SODIMM_252", 395a39ed23bSMarcel Ziswiler "SODIMM_222", 396a39ed23bSMarcel Ziswiler "SODIMM_36", 397a39ed23bSMarcel Ziswiler "SODIMM_220", 398a39ed23bSMarcel Ziswiler "SODIMM_193", 399a39ed23bSMarcel Ziswiler "SODIMM_191", 400a39ed23bSMarcel Ziswiler "SODIMM_201", 401a39ed23bSMarcel Ziswiler "SODIMM_203", 402a39ed23bSMarcel Ziswiler "SODIMM_205", 403a39ed23bSMarcel Ziswiler "SODIMM_207", 404a39ed23bSMarcel Ziswiler "SODIMM_199", 405a39ed23bSMarcel Ziswiler "SODIMM_197", 406a39ed23bSMarcel Ziswiler "SODIMM_221", 407a39ed23bSMarcel Ziswiler "SODIMM_219", 408a39ed23bSMarcel Ziswiler "SODIMM_217", 409a39ed23bSMarcel Ziswiler "SODIMM_215", 410a39ed23bSMarcel Ziswiler "SODIMM_211", 411a39ed23bSMarcel Ziswiler "SODIMM_213", 412a39ed23bSMarcel Ziswiler "SODIMM_189", 413a39ed23bSMarcel Ziswiler "SODIMM_244", 414a39ed23bSMarcel Ziswiler "SODIMM_38", 415a39ed23bSMarcel Ziswiler "", 416a39ed23bSMarcel Ziswiler "SODIMM_76", 417a39ed23bSMarcel Ziswiler "SODIMM_135", 418a39ed23bSMarcel Ziswiler "SODIMM_133", 419a39ed23bSMarcel Ziswiler "SODIMM_17", 420a39ed23bSMarcel Ziswiler "SODIMM_24", 421a39ed23bSMarcel Ziswiler "SODIMM_26", 422a39ed23bSMarcel Ziswiler "SODIMM_21", 423a39ed23bSMarcel Ziswiler "SODIMM_256", 424a39ed23bSMarcel Ziswiler "SODIMM_48", 425a39ed23bSMarcel Ziswiler "SODIMM_44"; 4262f321fd6SMax Krummenacher 4272f321fd6SMax Krummenacher ctrl-sleep-moci-hog { 4282f321fd6SMax Krummenacher gpio-hog; 4292f321fd6SMax Krummenacher /* Verdin CTRL_SLEEP_MOCI# (SODIMM 256) */ 4302f321fd6SMax Krummenacher gpios = <29 GPIO_ACTIVE_HIGH>; 4312f321fd6SMax Krummenacher line-name = "CTRL_SLEEP_MOCI#"; 4322f321fd6SMax Krummenacher output-high; 4332f321fd6SMax Krummenacher pinctrl-names = "default"; 4342f321fd6SMax Krummenacher pinctrl-0 = <&pinctrl_ctrl_sleep_moci>; 4352f321fd6SMax Krummenacher }; 436a39ed23bSMarcel Ziswiler}; 437a39ed23bSMarcel Ziswiler 438a39ed23bSMarcel Ziswiler/* On-module I2C */ 439a39ed23bSMarcel Ziswiler&i2c1 { 440a39ed23bSMarcel Ziswiler clock-frequency = <400000>; 441a39ed23bSMarcel Ziswiler pinctrl-names = "default", "gpio"; 442a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_i2c1>; 443a39ed23bSMarcel Ziswiler pinctrl-1 = <&pinctrl_i2c1_gpio>; 444a39ed23bSMarcel Ziswiler scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 445a39ed23bSMarcel Ziswiler sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 446a39ed23bSMarcel Ziswiler status = "okay"; 447a39ed23bSMarcel Ziswiler 448a39ed23bSMarcel Ziswiler pca9450: pmic@25 { 449a39ed23bSMarcel Ziswiler compatible = "nxp,pca9450c"; 450a39ed23bSMarcel Ziswiler interrupt-parent = <&gpio1>; 451a39ed23bSMarcel Ziswiler /* PMIC PCA9450 PMIC_nINT GPIO1_IO3 */ 452a39ed23bSMarcel Ziswiler interrupts = <3 IRQ_TYPE_LEVEL_LOW>; 453a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 454a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_pmic>; 455a39ed23bSMarcel Ziswiler reg = <0x25>; 456a39ed23bSMarcel Ziswiler 457a39ed23bSMarcel Ziswiler /* 458a39ed23bSMarcel Ziswiler * The bootloader is expected to switch on LDO4 for the on-module +V3.3_ADC and the 459a39ed23bSMarcel Ziswiler * I2C level shifter for the TLA2024 ADC behind this PMIC. 460a39ed23bSMarcel Ziswiler */ 461a39ed23bSMarcel Ziswiler 462a39ed23bSMarcel Ziswiler regulators { 463a39ed23bSMarcel Ziswiler BUCK1 { 464a39ed23bSMarcel Ziswiler regulator-always-on; 465a39ed23bSMarcel Ziswiler regulator-boot-on; 466a39ed23bSMarcel Ziswiler regulator-max-microvolt = <1000000>; 467a39ed23bSMarcel Ziswiler regulator-min-microvolt = <720000>; 468a39ed23bSMarcel Ziswiler regulator-name = "On-module +VDD_SOC (BUCK1)"; 469a39ed23bSMarcel Ziswiler regulator-ramp-delay = <3125>; 470a39ed23bSMarcel Ziswiler }; 471a39ed23bSMarcel Ziswiler 472310dde60SMax Krummenacher reg_vdd_arm: BUCK2 { 473a39ed23bSMarcel Ziswiler nxp,dvs-run-voltage = <950000>; 474a39ed23bSMarcel Ziswiler nxp,dvs-standby-voltage = <850000>; 475a39ed23bSMarcel Ziswiler regulator-always-on; 476a39ed23bSMarcel Ziswiler regulator-boot-on; 477a39ed23bSMarcel Ziswiler regulator-max-microvolt = <1025000>; 478a39ed23bSMarcel Ziswiler regulator-min-microvolt = <720000>; 479a39ed23bSMarcel Ziswiler regulator-name = "On-module +VDD_ARM (BUCK2)"; 480a39ed23bSMarcel Ziswiler regulator-ramp-delay = <3125>; 481a39ed23bSMarcel Ziswiler }; 482a39ed23bSMarcel Ziswiler 483a39ed23bSMarcel Ziswiler reg_vdd_3v3: BUCK4 { 484a39ed23bSMarcel Ziswiler regulator-always-on; 485a39ed23bSMarcel Ziswiler regulator-boot-on; 486a39ed23bSMarcel Ziswiler regulator-max-microvolt = <3300000>; 487a39ed23bSMarcel Ziswiler regulator-min-microvolt = <3300000>; 488a39ed23bSMarcel Ziswiler regulator-name = "On-module +V3.3 (BUCK4)"; 489a39ed23bSMarcel Ziswiler }; 490a39ed23bSMarcel Ziswiler 491a39ed23bSMarcel Ziswiler reg_vdd_1v8: BUCK5 { 492a39ed23bSMarcel Ziswiler regulator-always-on; 493a39ed23bSMarcel Ziswiler regulator-boot-on; 494a39ed23bSMarcel Ziswiler regulator-max-microvolt = <1800000>; 495a39ed23bSMarcel Ziswiler regulator-min-microvolt = <1800000>; 496a39ed23bSMarcel Ziswiler regulator-name = "PWR_1V8_MOCI (BUCK5)"; 497a39ed23bSMarcel Ziswiler }; 498a39ed23bSMarcel Ziswiler 499a39ed23bSMarcel Ziswiler BUCK6 { 500a39ed23bSMarcel Ziswiler regulator-always-on; 501a39ed23bSMarcel Ziswiler regulator-boot-on; 502a39ed23bSMarcel Ziswiler regulator-max-microvolt = <1155000>; 503a39ed23bSMarcel Ziswiler regulator-min-microvolt = <1045000>; 504a39ed23bSMarcel Ziswiler regulator-name = "On-module +VDD_DDR (BUCK6)"; 505a39ed23bSMarcel Ziswiler }; 506a39ed23bSMarcel Ziswiler 507a39ed23bSMarcel Ziswiler LDO1 { 508a39ed23bSMarcel Ziswiler regulator-always-on; 509a39ed23bSMarcel Ziswiler regulator-boot-on; 510a39ed23bSMarcel Ziswiler regulator-max-microvolt = <1950000>; 511a39ed23bSMarcel Ziswiler regulator-min-microvolt = <1650000>; 512a39ed23bSMarcel Ziswiler regulator-name = "On-module +V1.8_SNVS (LDO1)"; 513a39ed23bSMarcel Ziswiler }; 514a39ed23bSMarcel Ziswiler 515a39ed23bSMarcel Ziswiler LDO2 { 516a39ed23bSMarcel Ziswiler regulator-always-on; 517a39ed23bSMarcel Ziswiler regulator-boot-on; 518a39ed23bSMarcel Ziswiler regulator-max-microvolt = <1150000>; 519a39ed23bSMarcel Ziswiler regulator-min-microvolt = <800000>; 520a39ed23bSMarcel Ziswiler regulator-name = "On-module +V0.8_SNVS (LDO2)"; 521a39ed23bSMarcel Ziswiler }; 522a39ed23bSMarcel Ziswiler 523a39ed23bSMarcel Ziswiler LDO3 { 524a39ed23bSMarcel Ziswiler regulator-always-on; 525a39ed23bSMarcel Ziswiler regulator-boot-on; 526a39ed23bSMarcel Ziswiler regulator-max-microvolt = <1800000>; 527a39ed23bSMarcel Ziswiler regulator-min-microvolt = <1800000>; 528a39ed23bSMarcel Ziswiler regulator-name = "On-module +V1.8A (LDO3)"; 529a39ed23bSMarcel Ziswiler }; 530a39ed23bSMarcel Ziswiler 531a39ed23bSMarcel Ziswiler LDO4 { 532a39ed23bSMarcel Ziswiler regulator-always-on; 533a39ed23bSMarcel Ziswiler regulator-boot-on; 534a39ed23bSMarcel Ziswiler regulator-max-microvolt = <3300000>; 535a39ed23bSMarcel Ziswiler regulator-min-microvolt = <3300000>; 536a39ed23bSMarcel Ziswiler regulator-name = "On-module +V3.3_ADC (LDO4)"; 537a39ed23bSMarcel Ziswiler }; 538a39ed23bSMarcel Ziswiler 539a39ed23bSMarcel Ziswiler LDO5 { 540a39ed23bSMarcel Ziswiler regulator-max-microvolt = <3300000>; 541a39ed23bSMarcel Ziswiler regulator-min-microvolt = <1800000>; 542a39ed23bSMarcel Ziswiler regulator-name = "On-module +V3.3_1.8_SD (LDO5)"; 543a39ed23bSMarcel Ziswiler }; 544a39ed23bSMarcel Ziswiler }; 545a39ed23bSMarcel Ziswiler }; 546a39ed23bSMarcel Ziswiler 547a39ed23bSMarcel Ziswiler rtc_i2c: rtc@32 { 548a39ed23bSMarcel Ziswiler compatible = "epson,rx8130"; 549a39ed23bSMarcel Ziswiler reg = <0x32>; 550a39ed23bSMarcel Ziswiler }; 551a39ed23bSMarcel Ziswiler 552a39ed23bSMarcel Ziswiler /* On-module temperature sensor */ 553a39ed23bSMarcel Ziswiler hwmon_temp_module: sensor@48 { 554a39ed23bSMarcel Ziswiler compatible = "ti,tmp1075"; 555a39ed23bSMarcel Ziswiler reg = <0x48>; 556a39ed23bSMarcel Ziswiler vs-supply = <®_vdd_1v8>; 557a39ed23bSMarcel Ziswiler }; 558a39ed23bSMarcel Ziswiler 559a39ed23bSMarcel Ziswiler adc@49 { 560a39ed23bSMarcel Ziswiler compatible = "ti,ads1015"; 561a39ed23bSMarcel Ziswiler reg = <0x49>; 562a39ed23bSMarcel Ziswiler #address-cells = <1>; 563a39ed23bSMarcel Ziswiler #size-cells = <0>; 564a39ed23bSMarcel Ziswiler 565a39ed23bSMarcel Ziswiler /* Verdin I2C_1 (ADC_4 - ADC_3) */ 566a39ed23bSMarcel Ziswiler channel@0 { 567a39ed23bSMarcel Ziswiler reg = <0>; 568a39ed23bSMarcel Ziswiler ti,datarate = <4>; 569a39ed23bSMarcel Ziswiler ti,gain = <2>; 570a39ed23bSMarcel Ziswiler }; 571a39ed23bSMarcel Ziswiler 572a39ed23bSMarcel Ziswiler /* Verdin I2C_1 (ADC_4 - ADC_1) */ 573a39ed23bSMarcel Ziswiler channel@1 { 574a39ed23bSMarcel Ziswiler reg = <1>; 575a39ed23bSMarcel Ziswiler ti,datarate = <4>; 576a39ed23bSMarcel Ziswiler ti,gain = <2>; 577a39ed23bSMarcel Ziswiler }; 578a39ed23bSMarcel Ziswiler 579a39ed23bSMarcel Ziswiler /* Verdin I2C_1 (ADC_3 - ADC_1) */ 580a39ed23bSMarcel Ziswiler channel@2 { 581a39ed23bSMarcel Ziswiler reg = <2>; 582a39ed23bSMarcel Ziswiler ti,datarate = <4>; 583a39ed23bSMarcel Ziswiler ti,gain = <2>; 584a39ed23bSMarcel Ziswiler }; 585a39ed23bSMarcel Ziswiler 586a39ed23bSMarcel Ziswiler /* Verdin I2C_1 (ADC_2 - ADC_1) */ 587a39ed23bSMarcel Ziswiler channel@3 { 588a39ed23bSMarcel Ziswiler reg = <3>; 589a39ed23bSMarcel Ziswiler ti,datarate = <4>; 590a39ed23bSMarcel Ziswiler ti,gain = <2>; 591a39ed23bSMarcel Ziswiler }; 592a39ed23bSMarcel Ziswiler 593a39ed23bSMarcel Ziswiler /* Verdin I2C_1 ADC_4 */ 594a39ed23bSMarcel Ziswiler channel@4 { 595a39ed23bSMarcel Ziswiler reg = <4>; 596a39ed23bSMarcel Ziswiler ti,datarate = <4>; 597a39ed23bSMarcel Ziswiler ti,gain = <2>; 598a39ed23bSMarcel Ziswiler }; 599a39ed23bSMarcel Ziswiler 600a39ed23bSMarcel Ziswiler /* Verdin I2C_1 ADC_3 */ 601a39ed23bSMarcel Ziswiler channel@5 { 602a39ed23bSMarcel Ziswiler reg = <5>; 603a39ed23bSMarcel Ziswiler ti,datarate = <4>; 604a39ed23bSMarcel Ziswiler ti,gain = <2>; 605a39ed23bSMarcel Ziswiler }; 606a39ed23bSMarcel Ziswiler 607a39ed23bSMarcel Ziswiler /* Verdin I2C_1 ADC_2 */ 608a39ed23bSMarcel Ziswiler channel@6 { 609a39ed23bSMarcel Ziswiler reg = <6>; 610a39ed23bSMarcel Ziswiler ti,datarate = <4>; 611a39ed23bSMarcel Ziswiler ti,gain = <2>; 612a39ed23bSMarcel Ziswiler }; 613a39ed23bSMarcel Ziswiler 614a39ed23bSMarcel Ziswiler /* Verdin I2C_1 ADC_1 */ 615a39ed23bSMarcel Ziswiler channel@7 { 616a39ed23bSMarcel Ziswiler reg = <7>; 617a39ed23bSMarcel Ziswiler ti,datarate = <4>; 618a39ed23bSMarcel Ziswiler ti,gain = <2>; 619a39ed23bSMarcel Ziswiler }; 620a39ed23bSMarcel Ziswiler }; 621a39ed23bSMarcel Ziswiler 622a39ed23bSMarcel Ziswiler eeprom@50 { 623a39ed23bSMarcel Ziswiler compatible = "st,24c02"; 624a39ed23bSMarcel Ziswiler pagesize = <16>; 625a39ed23bSMarcel Ziswiler reg = <0x50>; 626a39ed23bSMarcel Ziswiler }; 627a39ed23bSMarcel Ziswiler}; 628a39ed23bSMarcel Ziswiler 629a39ed23bSMarcel Ziswiler/* Verdin I2C_2_DSI */ 630a39ed23bSMarcel Ziswiler&i2c2 { 631a39ed23bSMarcel Ziswiler /* Lower frequency to avoid DDC/EDID issues with certain displays/screens. */ 632a39ed23bSMarcel Ziswiler clock-frequency = <10000>; 633a39ed23bSMarcel Ziswiler pinctrl-names = "default", "gpio"; 634a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_i2c2>; 635a39ed23bSMarcel Ziswiler pinctrl-1 = <&pinctrl_i2c2_gpio>; 636a39ed23bSMarcel Ziswiler scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 637a39ed23bSMarcel Ziswiler sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 638a39ed23bSMarcel Ziswiler 639a39ed23bSMarcel Ziswiler atmel_mxt_ts_mezzanine: touch-mezzanine@4a { 640a39ed23bSMarcel Ziswiler compatible = "atmel,maxtouch"; 641a39ed23bSMarcel Ziswiler /* Verdin GPIO_3 (SODIMM 210) */ 642a39ed23bSMarcel Ziswiler interrupt-parent = <&gpio1>; 643a39ed23bSMarcel Ziswiler interrupts = <5 IRQ_TYPE_EDGE_FALLING>; 644a39ed23bSMarcel Ziswiler reg = <0x4a>; 645a39ed23bSMarcel Ziswiler /* Verdin GPIO_2 (SODIMM 208) */ 6468f143b9fSMarcel Ziswiler reset-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>; 647a39ed23bSMarcel Ziswiler status = "disabled"; 648a39ed23bSMarcel Ziswiler }; 649a39ed23bSMarcel Ziswiler}; 650a39ed23bSMarcel Ziswiler 651a39ed23bSMarcel Ziswiler/* TODO: Verdin I2C_3_HDMI */ 652a39ed23bSMarcel Ziswiler 653a39ed23bSMarcel Ziswiler/* Verdin I2C_4_CSI */ 654a39ed23bSMarcel Ziswiler&i2c3 { 655a39ed23bSMarcel Ziswiler clock-frequency = <400000>; 656a39ed23bSMarcel Ziswiler pinctrl-names = "default", "gpio"; 657a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_i2c3>; 658a39ed23bSMarcel Ziswiler pinctrl-1 = <&pinctrl_i2c3_gpio>; 659a39ed23bSMarcel Ziswiler scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 660a39ed23bSMarcel Ziswiler sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 661a39ed23bSMarcel Ziswiler}; 662a39ed23bSMarcel Ziswiler 663a39ed23bSMarcel Ziswiler/* Verdin I2C_1 */ 664a39ed23bSMarcel Ziswiler&i2c4 { 665a39ed23bSMarcel Ziswiler clock-frequency = <400000>; 666a39ed23bSMarcel Ziswiler pinctrl-names = "default", "gpio"; 667a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_i2c4>; 668a39ed23bSMarcel Ziswiler pinctrl-1 = <&pinctrl_i2c4_gpio>; 669a39ed23bSMarcel Ziswiler scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 670a39ed23bSMarcel Ziswiler sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 671a39ed23bSMarcel Ziswiler 672a39ed23bSMarcel Ziswiler gpio_expander_21: gpio-expander@21 { 673a39ed23bSMarcel Ziswiler compatible = "nxp,pcal6416"; 674a39ed23bSMarcel Ziswiler #gpio-cells = <2>; 675a39ed23bSMarcel Ziswiler gpio-controller; 676a39ed23bSMarcel Ziswiler reg = <0x21>; 677a39ed23bSMarcel Ziswiler vcc-supply = <®_3p3v>; 678a39ed23bSMarcel Ziswiler status = "disabled"; 679a39ed23bSMarcel Ziswiler }; 680a39ed23bSMarcel Ziswiler 681909c3951SMarcel Ziswiler lvds_ti_sn65dsi84: bridge@2c { 682909c3951SMarcel Ziswiler compatible = "ti,sn65dsi84"; 683a39ed23bSMarcel Ziswiler /* Verdin GPIO_9_DSI (SN65DSI84 IRQ, SODIMM 17, unused) */ 684a39ed23bSMarcel Ziswiler /* Verdin GPIO_10_DSI (SODIMM 21) */ 685a39ed23bSMarcel Ziswiler enable-gpios = <&gpio4 28 GPIO_ACTIVE_HIGH>; 686a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 687a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_gpio_10_dsi>; 688a39ed23bSMarcel Ziswiler reg = <0x2c>; 689a39ed23bSMarcel Ziswiler status = "disabled"; 690a39ed23bSMarcel Ziswiler }; 691a39ed23bSMarcel Ziswiler 692a39ed23bSMarcel Ziswiler /* Current measurement into module VCC */ 693a39ed23bSMarcel Ziswiler hwmon: hwmon@40 { 694a39ed23bSMarcel Ziswiler compatible = "ti,ina219"; 695a39ed23bSMarcel Ziswiler reg = <0x40>; 696a39ed23bSMarcel Ziswiler shunt-resistor = <10000>; 697a39ed23bSMarcel Ziswiler status = "disabled"; 698a39ed23bSMarcel Ziswiler }; 699a39ed23bSMarcel Ziswiler 700a39ed23bSMarcel Ziswiler hdmi_lontium_lt8912: hdmi@48 { 701a39ed23bSMarcel Ziswiler compatible = "lontium,lt8912b"; 702a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 703a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_gpio_10_dsi>, <&pinctrl_pwm_3_dsi_hpd_gpio>; 704a39ed23bSMarcel Ziswiler reg = <0x48>; 705a39ed23bSMarcel Ziswiler /* Verdin GPIO_9_DSI (LT8912 INT, SODIMM 17, unused) */ 706a39ed23bSMarcel Ziswiler /* Verdin GPIO_10_DSI (SODIMM 21) */ 707a39ed23bSMarcel Ziswiler reset-gpios = <&gpio4 28 GPIO_ACTIVE_LOW>; 708a39ed23bSMarcel Ziswiler status = "disabled"; 709a39ed23bSMarcel Ziswiler }; 710a39ed23bSMarcel Ziswiler 711a39ed23bSMarcel Ziswiler atmel_mxt_ts: touch@4a { 712a39ed23bSMarcel Ziswiler compatible = "atmel,maxtouch"; 713a39ed23bSMarcel Ziswiler /* 714a39ed23bSMarcel Ziswiler * Verdin GPIO_9_DSI 715909c3951SMarcel Ziswiler * (TOUCH_INT#, SODIMM 17, also routed to SN65DSI84 IRQ albeit currently unused) 716a39ed23bSMarcel Ziswiler */ 717a39ed23bSMarcel Ziswiler interrupt-parent = <&gpio4>; 718a39ed23bSMarcel Ziswiler interrupts = <25 IRQ_TYPE_EDGE_FALLING>; 719a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 720a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_gpio_9_dsi>, <&pinctrl_i2s_2_bclk_touch_reset>; 721a39ed23bSMarcel Ziswiler reg = <0x4a>; 722a39ed23bSMarcel Ziswiler /* Verdin I2S_2_BCLK (TOUCH_RESET#, SODIMM 42) */ 7238f143b9fSMarcel Ziswiler reset-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>; 724a39ed23bSMarcel Ziswiler status = "disabled"; 725a39ed23bSMarcel Ziswiler }; 726a39ed23bSMarcel Ziswiler 727a39ed23bSMarcel Ziswiler /* Temperature sensor on carrier board */ 728a39ed23bSMarcel Ziswiler hwmon_temp: sensor@4f { 729a39ed23bSMarcel Ziswiler compatible = "ti,tmp75c"; 730a39ed23bSMarcel Ziswiler reg = <0x4f>; 731a39ed23bSMarcel Ziswiler status = "disabled"; 732a39ed23bSMarcel Ziswiler }; 733a39ed23bSMarcel Ziswiler 734a39ed23bSMarcel Ziswiler /* EEPROM on display adapter (MIPI DSI Display Adapter) */ 735a39ed23bSMarcel Ziswiler eeprom_display_adapter: eeprom@50 { 736a39ed23bSMarcel Ziswiler compatible = "st,24c02"; 737a39ed23bSMarcel Ziswiler pagesize = <16>; 738a39ed23bSMarcel Ziswiler reg = <0x50>; 739a39ed23bSMarcel Ziswiler status = "disabled"; 740a39ed23bSMarcel Ziswiler }; 741a39ed23bSMarcel Ziswiler 742a39ed23bSMarcel Ziswiler /* EEPROM on carrier board */ 743a39ed23bSMarcel Ziswiler eeprom_carrier_board: eeprom@57 { 744a39ed23bSMarcel Ziswiler compatible = "st,24c02"; 745a39ed23bSMarcel Ziswiler pagesize = <16>; 746a39ed23bSMarcel Ziswiler reg = <0x57>; 747a39ed23bSMarcel Ziswiler status = "disabled"; 748a39ed23bSMarcel Ziswiler }; 749a39ed23bSMarcel Ziswiler}; 750a39ed23bSMarcel Ziswiler 75193ba667dSMarcel Ziswiler/* Verdin PCIE_1 */ 75293ba667dSMarcel Ziswiler&pcie { 75393ba667dSMarcel Ziswiler pinctrl-names = "default"; 75493ba667dSMarcel Ziswiler pinctrl-0 = <&pinctrl_pcie>; 75593ba667dSMarcel Ziswiler /* PCIE_1_RESET# (SODIMM 244) */ 75693ba667dSMarcel Ziswiler reset-gpio = <&gpio4 19 GPIO_ACTIVE_LOW>; 75793ba667dSMarcel Ziswiler}; 75893ba667dSMarcel Ziswiler 75993ba667dSMarcel Ziswiler&pcie_phy { 76093ba667dSMarcel Ziswiler clocks = <&hsio_blk_ctrl>; 76193ba667dSMarcel Ziswiler clock-names = "ref"; 76293ba667dSMarcel Ziswiler fsl,clkreq-unsupported; 76393ba667dSMarcel Ziswiler fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_OUTPUT>; 76493ba667dSMarcel Ziswiler}; 765a39ed23bSMarcel Ziswiler 766a39ed23bSMarcel Ziswiler/* Verdin PWM_1 */ 767a39ed23bSMarcel Ziswiler&pwm1 { 768a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 769a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_pwm_1>; 770a39ed23bSMarcel Ziswiler #pwm-cells = <3>; 771a39ed23bSMarcel Ziswiler}; 772a39ed23bSMarcel Ziswiler 773a39ed23bSMarcel Ziswiler/* Verdin PWM_2 */ 774a39ed23bSMarcel Ziswiler&pwm2 { 775a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 776a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_pwm_2>; 777a39ed23bSMarcel Ziswiler #pwm-cells = <3>; 778a39ed23bSMarcel Ziswiler}; 779a39ed23bSMarcel Ziswiler 780a39ed23bSMarcel Ziswiler/* Verdin PWM_3_DSI */ 781a39ed23bSMarcel Ziswiler&pwm3 { 782a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 783a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_pwm_3>; 784a39ed23bSMarcel Ziswiler #pwm-cells = <3>; 785a39ed23bSMarcel Ziswiler}; 786a39ed23bSMarcel Ziswiler 787a39ed23bSMarcel Ziswiler/* TODO: Verdin I2S_1 */ 788a39ed23bSMarcel Ziswiler 789a39ed23bSMarcel Ziswiler/* TODO: Verdin I2S_2 */ 790a39ed23bSMarcel Ziswiler 791a39ed23bSMarcel Ziswiler&snvs_pwrkey { 792a39ed23bSMarcel Ziswiler status = "okay"; 793a39ed23bSMarcel Ziswiler}; 794a39ed23bSMarcel Ziswiler 795a39ed23bSMarcel Ziswiler/* Verdin UART_1 */ 796a39ed23bSMarcel Ziswiler&uart1 { 797a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 798a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_uart1>; 79983b41ad1SFabio Estevam uart-has-rtscts; 800a39ed23bSMarcel Ziswiler}; 801a39ed23bSMarcel Ziswiler 802a39ed23bSMarcel Ziswiler/* Verdin UART_2 */ 803a39ed23bSMarcel Ziswiler&uart2 { 804a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 805a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_uart2>; 80683b41ad1SFabio Estevam uart-has-rtscts; 807a39ed23bSMarcel Ziswiler}; 808a39ed23bSMarcel Ziswiler 809a39ed23bSMarcel Ziswiler/* Verdin UART_3, used as the Linux Console */ 810a39ed23bSMarcel Ziswiler&uart3 { 811a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 812a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_uart3>; 813a39ed23bSMarcel Ziswiler}; 814a39ed23bSMarcel Ziswiler 815a39ed23bSMarcel Ziswiler/* Verdin UART_4, used for Bluetooth on Wi-Fi/Bluetooth SKUs */ 816a39ed23bSMarcel Ziswiler&uart4 { 817a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 818a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_uart4>; 819a39ed23bSMarcel Ziswiler}; 820a39ed23bSMarcel Ziswiler 821a39ed23bSMarcel Ziswiler/* Verdin USB_1 */ 822b1d003f1SMarcel Ziswiler&usb3_0 { 823683c84a6SMarcel Ziswiler fsl,disable-port-power-control; 824b1d003f1SMarcel Ziswiler fsl,over-current-active-low; 825b1d003f1SMarcel Ziswiler pinctrl-names = "default"; 826b1d003f1SMarcel Ziswiler pinctrl-0 = <&pinctrl_usb_1_oc_n>; 827a39ed23bSMarcel Ziswiler}; 828a39ed23bSMarcel Ziswiler 829a39ed23bSMarcel Ziswiler&usb_dwc3_0 { 830d54977acSMarcel Ziswiler /* dual role only, not full featured OTG */ 831a39ed23bSMarcel Ziswiler adp-disable; 832a39ed23bSMarcel Ziswiler dr_mode = "otg"; 833a39ed23bSMarcel Ziswiler hnp-disable; 834a39ed23bSMarcel Ziswiler maximum-speed = "high-speed"; 835d54977acSMarcel Ziswiler role-switch-default-mode = "peripheral"; 836d54977acSMarcel Ziswiler srp-disable; 837d54977acSMarcel Ziswiler usb-role-switch; 838d54977acSMarcel Ziswiler 839d54977acSMarcel Ziswiler connector { 840d54977acSMarcel Ziswiler compatible = "gpio-usb-b-connector", "usb-b-connector"; 841d54977acSMarcel Ziswiler id-gpios = <&gpio2 10 GPIO_ACTIVE_HIGH>; 842d54977acSMarcel Ziswiler label = "Type-C"; 843a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 844a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_usb_1_id>; 845d54977acSMarcel Ziswiler self-powered; 846d54977acSMarcel Ziswiler type = "micro"; 847d54977acSMarcel Ziswiler vbus-supply = <®_usb1_vbus>; 848d54977acSMarcel Ziswiler }; 849a39ed23bSMarcel Ziswiler}; 850a39ed23bSMarcel Ziswiler 851a39ed23bSMarcel Ziswiler/* Verdin USB_2 */ 852683c84a6SMarcel Ziswiler&usb3_1 { 853683c84a6SMarcel Ziswiler fsl,disable-port-power-control; 854683c84a6SMarcel Ziswiler}; 855683c84a6SMarcel Ziswiler 856a39ed23bSMarcel Ziswiler&usb3_phy1 { 857a39ed23bSMarcel Ziswiler vbus-supply = <®_usb2_vbus>; 858a39ed23bSMarcel Ziswiler}; 859a39ed23bSMarcel Ziswiler 860a39ed23bSMarcel Ziswiler&usb_dwc3_1 { 861a39ed23bSMarcel Ziswiler dr_mode = "host"; 862a39ed23bSMarcel Ziswiler}; 863a39ed23bSMarcel Ziswiler 864a39ed23bSMarcel Ziswiler/* Verdin SD_1 */ 865a39ed23bSMarcel Ziswiler&usdhc2 { 866a39ed23bSMarcel Ziswiler assigned-clocks = <&clk IMX8MP_CLK_USDHC2>; 867a39ed23bSMarcel Ziswiler assigned-clock-rates = <400000000>; 868a39ed23bSMarcel Ziswiler bus-width = <4>; 869a39ed23bSMarcel Ziswiler cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>; 870a39ed23bSMarcel Ziswiler disable-wp; 871a39ed23bSMarcel Ziswiler pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep"; 872a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_cd>; 873a39ed23bSMarcel Ziswiler pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_cd>; 874a39ed23bSMarcel Ziswiler pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_cd>; 875a39ed23bSMarcel Ziswiler pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_cd_sleep>; 876a39ed23bSMarcel Ziswiler vmmc-supply = <®_usdhc2_vmmc>; 877a39ed23bSMarcel Ziswiler}; 878a39ed23bSMarcel Ziswiler 879a39ed23bSMarcel Ziswiler/* On-module eMMC */ 880a39ed23bSMarcel Ziswiler&usdhc3 { 881a39ed23bSMarcel Ziswiler assigned-clocks = <&clk IMX8MP_CLK_USDHC3_ROOT>; 882a39ed23bSMarcel Ziswiler assigned-clock-rates = <400000000>; 883a39ed23bSMarcel Ziswiler bus-width = <8>; 884a39ed23bSMarcel Ziswiler non-removable; 885a39ed23bSMarcel Ziswiler pinctrl-names = "default", "state_100mhz", "state_200mhz"; 886a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_usdhc3>; 887a39ed23bSMarcel Ziswiler pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 888a39ed23bSMarcel Ziswiler pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 889a39ed23bSMarcel Ziswiler status = "okay"; 890a39ed23bSMarcel Ziswiler}; 891a39ed23bSMarcel Ziswiler 892a39ed23bSMarcel Ziswiler&wdog1 { 893a39ed23bSMarcel Ziswiler fsl,ext-reset-output; 894a39ed23bSMarcel Ziswiler pinctrl-names = "default"; 895a39ed23bSMarcel Ziswiler pinctrl-0 = <&pinctrl_wdog>; 896a39ed23bSMarcel Ziswiler status = "okay"; 897a39ed23bSMarcel Ziswiler}; 898a39ed23bSMarcel Ziswiler 899a39ed23bSMarcel Ziswiler&iomuxc { 900a39ed23bSMarcel Ziswiler pinctrl_bt_uart: btuartgrp { 901a39ed23bSMarcel Ziswiler fsl,pins = 902a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI2_MISO__UART4_DCE_CTS 0x1c4>, 903a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI2_MOSI__UART4_DCE_TX 0x1c4>, 904a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI2_SCLK__UART4_DCE_RX 0x1c4>, 905a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI2_SS0__UART4_DCE_RTS 0x1c4>; 906a39ed23bSMarcel Ziswiler }; 907a39ed23bSMarcel Ziswiler 908a39ed23bSMarcel Ziswiler pinctrl_ctrl_sleep_moci: ctrlsleepmocigrp { 909a39ed23bSMarcel Ziswiler fsl,pins = 910a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_RXC__GPIO4_IO29 0x1c4>; /* SODIMM 256 */ 911a39ed23bSMarcel Ziswiler }; 912a39ed23bSMarcel Ziswiler 913a39ed23bSMarcel Ziswiler pinctrl_ecspi1: ecspi1grp { 914a39ed23bSMarcel Ziswiler fsl,pins = 915a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI1_MISO__ECSPI1_MISO 0x1c4>, /* SODIMM 198 */ 916a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI1_MOSI__ECSPI1_MOSI 0x4>, /* SODIMM 200 */ 917a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI1_SCLK__ECSPI1_SCLK 0x4>, /* SODIMM 196 */ 918a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI1_SS0__GPIO5_IO09 0x1c4>; /* SODIMM 202 */ 919a39ed23bSMarcel Ziswiler }; 920a39ed23bSMarcel Ziswiler 921a39ed23bSMarcel Ziswiler /* Connection On Board PHY */ 922a39ed23bSMarcel Ziswiler pinctrl_eqos: eqosgrp { 923a39ed23bSMarcel Ziswiler fsl,pins = 924a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x3>, 925a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x3>, 926a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x91>, 927a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x91>, 928a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x91>, 929a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x91>, 930a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x91>, 931a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x91>, 932a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x1f>, 933a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x1f>, 934a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x1f>, 935a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x1f>, 936a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x1f>, 937a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x1f>; 938a39ed23bSMarcel Ziswiler }; 939a39ed23bSMarcel Ziswiler 940a39ed23bSMarcel Ziswiler /* ETH_INT# shared with TPM_INT# (usually N/A) */ 941a39ed23bSMarcel Ziswiler pinctrl_eth_tpm_int: ethtpmintgrp { 942a39ed23bSMarcel Ziswiler fsl,pins = 943a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO10__GPIO1_IO10 0x1c4>; 944a39ed23bSMarcel Ziswiler }; 945a39ed23bSMarcel Ziswiler 946a39ed23bSMarcel Ziswiler /* Connection Carrier Board PHY ETH_2 */ 947a39ed23bSMarcel Ziswiler pinctrl_fec: fecgrp { 948a39ed23bSMarcel Ziswiler fsl,pins = 949a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x3>, /* SODIMM 193 */ 950a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x3>, /* SODIMM 191 */ 951a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x91>, /* SODIMM 201 */ 952a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x91>, /* SODIMM 203 */ 953a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x91>, /* SODIMM 205 */ 954a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x91>, /* SODIMM 207 */ 955a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x91>, /* SODIMM 197 */ 956a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x91>, /* SODIMM 199 */ 957a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD0__ENET1_RGMII_TD0 0x1f>, /* SODIMM 221 */ 958a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD1__ENET1_RGMII_TD1 0x1f>, /* SODIMM 219 */ 959a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD2__ENET1_RGMII_TD2 0x1f>, /* SODIMM 217 */ 960a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD3__ENET1_RGMII_TD3 0x1f>, /* SODIMM 215 */ 961a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD4__ENET1_RGMII_TX_CTL 0x1f>, /* SODIMM 211 */ 962a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD5__ENET1_RGMII_TXC 0x1f>, /* SODIMM 213 */ 963a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x1c4>; /* SODIMM 189 */ 964a39ed23bSMarcel Ziswiler }; 965a39ed23bSMarcel Ziswiler 966a39ed23bSMarcel Ziswiler pinctrl_fec_sleep: fecsleepgrp { 967a39ed23bSMarcel Ziswiler fsl,pins = 968a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD2__ENET1_MDC 0x3>, /* SODIMM 193 */ 969a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD3__ENET1_MDIO 0x3>, /* SODIMM 191 */ 970a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD4__ENET1_RGMII_RD0 0x91>, /* SODIMM 201 */ 971a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD5__ENET1_RGMII_RD1 0x91>, /* SODIMM 203 */ 972a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD6__ENET1_RGMII_RD2 0x91>, /* SODIMM 205 */ 973a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD7__ENET1_RGMII_RD3 0x91>, /* SODIMM 207 */ 974a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXC__ENET1_RGMII_RXC 0x91>, /* SODIMM 197 */ 975a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXFS__ENET1_RGMII_RX_CTL 0x91>, /* SODIMM 199 */ 976a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD0__GPIO4_IO12 0x1f>, /* SODIMM 221 */ 977a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD1__GPIO4_IO13 0x1f>, /* SODIMM 219 */ 978a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD2__GPIO4_IO14 0x1f>, /* SODIMM 217 */ 979a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD3__GPIO4_IO15 0x1f>, /* SODIMM 215 */ 980a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD4__GPIO4_IO16 0x1f>, /* SODIMM 211 */ 981a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD5__GPIO4_IO17 0x1f>, /* SODIMM 213 */ 982a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x184>; /* SODIMM 189 */ 983a39ed23bSMarcel Ziswiler }; 984a39ed23bSMarcel Ziswiler 985a39ed23bSMarcel Ziswiler pinctrl_flexcan1: flexcan1grp { 986a39ed23bSMarcel Ziswiler fsl,pins = 987a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SPDIF_RX__CAN1_RX 0x154>, /* SODIMM 22 */ 988a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SPDIF_TX__CAN1_TX 0x154>; /* SODIMM 20 */ 989a39ed23bSMarcel Ziswiler }; 990a39ed23bSMarcel Ziswiler 991a39ed23bSMarcel Ziswiler pinctrl_flexcan2: flexcan2grp { 992a39ed23bSMarcel Ziswiler fsl,pins = 993a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI2_MCLK__CAN2_RX 0x154>, /* SODIMM 26 */ 994a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI2_TXD0__CAN2_TX 0x154>; /* SODIMM 24 */ 995a39ed23bSMarcel Ziswiler }; 996a39ed23bSMarcel Ziswiler 997a39ed23bSMarcel Ziswiler pinctrl_flexspi0: flexspi0grp { 998a39ed23bSMarcel Ziswiler fsl,pins = 999a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_ALE__FLEXSPI_A_SCLK 0x1c2>, /* SODIMM 52 */ 1000a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE0_B__FLEXSPI_A_SS0_B 0x82>, /* SODIMM 54 */ 1001a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DQS__FLEXSPI_A_DQS 0x82>, /* SODIMM 66 */ 1002a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA00__FLEXSPI_A_DATA00 0x82>, /* SODIMM 56 */ 1003a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA01__FLEXSPI_A_DATA01 0x82>, /* SODIMM 58 */ 1004a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA02__FLEXSPI_A_DATA02 0x82>, /* SODIMM 60 */ 1005a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA03__FLEXSPI_A_DATA03 0x82>, /* SODIMM 62 */ 1006a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_READY_B__GPIO3_IO16 0x82>; /* SODIMM 64 */ 1007a39ed23bSMarcel Ziswiler }; 1008a39ed23bSMarcel Ziswiler 1009a39ed23bSMarcel Ziswiler pinctrl_gpio1: gpio1grp { 1010a39ed23bSMarcel Ziswiler fsl,pins = 1011a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x184>; /* SODIMM 206 */ 1012a39ed23bSMarcel Ziswiler }; 1013a39ed23bSMarcel Ziswiler 1014a39ed23bSMarcel Ziswiler pinctrl_gpio2: gpio2grp { 1015a39ed23bSMarcel Ziswiler fsl,pins = 1016a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x1c4>; /* SODIMM 208 */ 1017a39ed23bSMarcel Ziswiler }; 1018a39ed23bSMarcel Ziswiler 1019a39ed23bSMarcel Ziswiler pinctrl_gpio3: gpio3grp { 1020a39ed23bSMarcel Ziswiler fsl,pins = 1021a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO05__GPIO1_IO05 0x184>; /* SODIMM 210 */ 1022a39ed23bSMarcel Ziswiler }; 1023a39ed23bSMarcel Ziswiler 1024a39ed23bSMarcel Ziswiler pinctrl_gpio4: gpio4grp { 1025a39ed23bSMarcel Ziswiler fsl,pins = 1026a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO06__GPIO1_IO06 0x184>; /* SODIMM 212 */ 1027a39ed23bSMarcel Ziswiler }; 1028a39ed23bSMarcel Ziswiler 1029a39ed23bSMarcel Ziswiler pinctrl_gpio5: gpio5grp { 1030a39ed23bSMarcel Ziswiler fsl,pins = 1031a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO07__GPIO1_IO07 0x184>; /* SODIMM 216 */ 1032a39ed23bSMarcel Ziswiler }; 1033a39ed23bSMarcel Ziswiler 1034a39ed23bSMarcel Ziswiler pinctrl_gpio6: gpio6grp { 1035a39ed23bSMarcel Ziswiler fsl,pins = 1036a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO08__GPIO1_IO08 0x184>; /* SODIMM 218 */ 1037a39ed23bSMarcel Ziswiler }; 1038a39ed23bSMarcel Ziswiler 1039a39ed23bSMarcel Ziswiler pinctrl_gpio7: gpio7grp { 1040a39ed23bSMarcel Ziswiler fsl,pins = 1041a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD1__GPIO4_IO03 0x184>; /* SODIMM 220 */ 1042a39ed23bSMarcel Ziswiler }; 1043a39ed23bSMarcel Ziswiler 1044a39ed23bSMarcel Ziswiler pinctrl_gpio8: gpio8grp { 1045a39ed23bSMarcel Ziswiler fsl,pins = 1046a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXC__GPIO4_IO01 0x184>; /* SODIMM 222 */ 1047a39ed23bSMarcel Ziswiler }; 1048a39ed23bSMarcel Ziswiler 1049a39ed23bSMarcel Ziswiler /* Verdin GPIO_9_DSI (pulled-up as active-low) */ 1050a39ed23bSMarcel Ziswiler pinctrl_gpio_9_dsi: gpio9dsigrp { 1051a39ed23bSMarcel Ziswiler fsl,pins = 1052a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI2_TXC__GPIO4_IO25 0x1c4>; /* SODIMM 17 */ 1053a39ed23bSMarcel Ziswiler }; 1054a39ed23bSMarcel Ziswiler 1055a39ed23bSMarcel Ziswiler /* Verdin GPIO_10_DSI */ 1056a39ed23bSMarcel Ziswiler pinctrl_gpio_10_dsi: gpio10dsigrp { 1057a39ed23bSMarcel Ziswiler fsl,pins = 1058a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_RXFS__GPIO4_IO28 0x1c4>; /* SODIMM 21 */ 1059a39ed23bSMarcel Ziswiler }; 1060a39ed23bSMarcel Ziswiler 1061a39ed23bSMarcel Ziswiler /* Non-wifi MSP usage only */ 1062a39ed23bSMarcel Ziswiler pinctrl_gpio_hog1: gpiohog1grp { 1063a39ed23bSMarcel Ziswiler fsl,pins = 1064a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI2_MISO__GPIO5_IO12 0x1c4>, /* SODIMM 116 */ 1065a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI2_MOSI__GPIO5_IO11 0x1c4>, /* SODIMM 152 */ 1066a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI2_SCLK__GPIO5_IO10 0x1c4>, /* SODIMM 164 */ 1067a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_ECSPI2_SS0__GPIO5_IO13 0x1c4>; /* SODIMM 128 */ 1068a39ed23bSMarcel Ziswiler }; 1069a39ed23bSMarcel Ziswiler 1070a39ed23bSMarcel Ziswiler /* USB_2_OC# */ 1071a39ed23bSMarcel Ziswiler pinctrl_gpio_hog2: gpiohog2grp { 1072a39ed23bSMarcel Ziswiler fsl,pins = 1073a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_MCLK__GPIO5_IO02 0x1c4>; /* SODIMM 187 */ 1074a39ed23bSMarcel Ziswiler }; 1075a39ed23bSMarcel Ziswiler 1076a39ed23bSMarcel Ziswiler pinctrl_gpio_hog3: gpiohog3grp { 1077a39ed23bSMarcel Ziswiler fsl,pins = 1078a39ed23bSMarcel Ziswiler /* CSI_1_MCLK */ 1079a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO15__GPIO1_IO15 0x1c4>; /* SODIMM 91 */ 1080a39ed23bSMarcel Ziswiler }; 1081a39ed23bSMarcel Ziswiler 1082a39ed23bSMarcel Ziswiler /* Wifi usage only */ 1083a39ed23bSMarcel Ziswiler pinctrl_gpio_hog4: gpiohog4grp { 1084a39ed23bSMarcel Ziswiler fsl,pins = 1085a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART4_RXD__GPIO5_IO28 0x1c4>, /* SODIMM 151 */ 1086a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART4_TXD__GPIO5_IO29 0x1c4>; /* SODIMM 153 */ 1087a39ed23bSMarcel Ziswiler }; 1088a39ed23bSMarcel Ziswiler 1089a39ed23bSMarcel Ziswiler pinctrl_gpio_keys: gpiokeysgrp { 1090a39ed23bSMarcel Ziswiler fsl,pins = 1091a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXFS__GPIO4_IO00 0x1c4>; /* SODIMM 252 */ 1092a39ed23bSMarcel Ziswiler }; 1093a39ed23bSMarcel Ziswiler 1094a39ed23bSMarcel Ziswiler pinctrl_hdmi_hog: hdmihoggrp { 1095a39ed23bSMarcel Ziswiler fsl,pins = 1096a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_HDMI_CEC__HDMIMIX_HDMI_CEC 0x40000019>, /* SODIMM 63 */ 1097a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_HDMI_DDC_SCL__HDMIMIX_HDMI_SCL 0x400001c3>, /* SODIMM 59 */ 1098a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_HDMI_DDC_SDA__HDMIMIX_HDMI_SDA 0x400001c3>, /* SODIMM 57 */ 1099a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_HDMI_HPD__HDMIMIX_HDMI_HPD 0x40000019>; /* SODIMM 61 */ 1100a39ed23bSMarcel Ziswiler }; 1101a39ed23bSMarcel Ziswiler 1102a39ed23bSMarcel Ziswiler /* On-module I2C */ 1103a39ed23bSMarcel Ziswiler pinctrl_i2c1: i2c1grp { 1104a39ed23bSMarcel Ziswiler fsl,pins = 1105a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001c6>, /* PMIC_I2C_SCL */ 1106a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001c6>; /* PMIC_I2C_SDA */ 1107a39ed23bSMarcel Ziswiler }; 1108a39ed23bSMarcel Ziswiler 1109a39ed23bSMarcel Ziswiler pinctrl_i2c1_gpio: i2c1gpiogrp { 1110a39ed23bSMarcel Ziswiler fsl,pins = 1111a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C1_SCL__GPIO5_IO14 0x400001c6>, /* PMIC_I2C_SCL */ 1112a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C1_SDA__GPIO5_IO15 0x400001c6>; /* PMIC_I2C_SDA */ 1113a39ed23bSMarcel Ziswiler }; 1114a39ed23bSMarcel Ziswiler 1115a39ed23bSMarcel Ziswiler /* Verdin I2C_2_DSI */ 1116a39ed23bSMarcel Ziswiler pinctrl_i2c2: i2c2grp { 1117a39ed23bSMarcel Ziswiler fsl,pins = 1118a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C2_SCL__I2C2_SCL 0x400001c6>, /* SODIMM 55 */ 1119a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C2_SDA__I2C2_SDA 0x400001c6>; /* SODIMM 53 */ 1120a39ed23bSMarcel Ziswiler }; 1121a39ed23bSMarcel Ziswiler 1122a39ed23bSMarcel Ziswiler pinctrl_i2c2_gpio: i2c2gpiogrp { 1123a39ed23bSMarcel Ziswiler fsl,pins = 1124a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C2_SCL__GPIO5_IO16 0x400001c6>, /* SODIMM 55 */ 1125a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C2_SDA__GPIO5_IO17 0x400001c6>; /* SODIMM 53 */ 1126a39ed23bSMarcel Ziswiler }; 1127a39ed23bSMarcel Ziswiler 1128a39ed23bSMarcel Ziswiler /* Verdin I2C_4_CSI */ 1129a39ed23bSMarcel Ziswiler pinctrl_i2c3: i2c3grp { 1130a39ed23bSMarcel Ziswiler fsl,pins = 1131a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c6>, /* SODIMM 95 */ 1132a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c6>; /* SODIMM 93 */ 1133a39ed23bSMarcel Ziswiler }; 1134a39ed23bSMarcel Ziswiler 1135a39ed23bSMarcel Ziswiler pinctrl_i2c3_gpio: i2c3gpiogrp { 1136a39ed23bSMarcel Ziswiler fsl,pins = 1137a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C3_SCL__GPIO5_IO18 0x400001c6>, /* SODIMM 95 */ 1138a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C3_SDA__GPIO5_IO19 0x400001c6>; /* SODIMM 93 */ 1139a39ed23bSMarcel Ziswiler }; 1140a39ed23bSMarcel Ziswiler 1141a39ed23bSMarcel Ziswiler /* Verdin I2C_1 */ 1142a39ed23bSMarcel Ziswiler pinctrl_i2c4: i2c4grp { 1143a39ed23bSMarcel Ziswiler fsl,pins = 1144a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C4_SCL__I2C4_SCL 0x400001c6>, /* SODIMM 14 */ 1145a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C4_SDA__I2C4_SDA 0x400001c6>; /* SODIMM 12 */ 1146a39ed23bSMarcel Ziswiler }; 1147a39ed23bSMarcel Ziswiler 1148a39ed23bSMarcel Ziswiler pinctrl_i2c4_gpio: i2c4gpiogrp { 1149a39ed23bSMarcel Ziswiler fsl,pins = 1150a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C4_SCL__GPIO5_IO20 0x400001c6>, /* SODIMM 14 */ 1151a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_I2C4_SDA__GPIO5_IO21 0x400001c6>; /* SODIMM 12 */ 1152a39ed23bSMarcel Ziswiler }; 1153a39ed23bSMarcel Ziswiler 1154a39ed23bSMarcel Ziswiler /* Verdin I2S_2_BCLK (TOUCH_RESET#) */ 1155a39ed23bSMarcel Ziswiler pinctrl_i2s_2_bclk_touch_reset: i2s2bclktouchresetgrp { 1156a39ed23bSMarcel Ziswiler fsl,pins = 1157a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_TXC__GPIO5_IO00 0x184>; /* SODIMM 42 */ 1158a39ed23bSMarcel Ziswiler }; 1159a39ed23bSMarcel Ziswiler 1160a39ed23bSMarcel Ziswiler /* Verdin I2S_2_D_OUT shared with SAI3 */ 1161a39ed23bSMarcel Ziswiler pinctrl_i2s_2_d_out_dsi_1_bkl_en: i2s2doutdsi1bklengrp { 1162a39ed23bSMarcel Ziswiler fsl,pins = 1163a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_TXD__GPIO5_IO01 0x184>; /* SODIMM 46 */ 1164a39ed23bSMarcel Ziswiler }; 1165a39ed23bSMarcel Ziswiler 1166a39ed23bSMarcel Ziswiler pinctrl_pcie: pciegrp { 1167a39ed23bSMarcel Ziswiler fsl,pins = 1168a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_TXD7__GPIO4_IO19 0x4>, /* SODIMM 244 */ 1169a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x1c4>; /* PMIC_EN_PCIe_CLK, unused */ 1170a39ed23bSMarcel Ziswiler }; 1171a39ed23bSMarcel Ziswiler 1172a39ed23bSMarcel Ziswiler pinctrl_pmic: pmicirqgrp { 1173a39ed23bSMarcel Ziswiler fsl,pins = 1174a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x1c4>; /* PMIC_INT# */ 1175a39ed23bSMarcel Ziswiler }; 1176a39ed23bSMarcel Ziswiler 1177a39ed23bSMarcel Ziswiler pinctrl_pwm_1: pwm1grp { 1178a39ed23bSMarcel Ziswiler fsl,pins = 1179a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SPDIF_EXT_CLK__PWM1_OUT 0x6>; /* SODIMM 15 */ 1180a39ed23bSMarcel Ziswiler }; 1181a39ed23bSMarcel Ziswiler 1182a39ed23bSMarcel Ziswiler pinctrl_pwm_2: pwm2grp { 1183a39ed23bSMarcel Ziswiler fsl,pins = 1184a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO11__PWM2_OUT 0x6>; /* SODIMM 16 */ 1185a39ed23bSMarcel Ziswiler }; 1186a39ed23bSMarcel Ziswiler 1187a39ed23bSMarcel Ziswiler /* Verdin PWM_3_DSI shared with GPIO3_IO20 */ 1188a39ed23bSMarcel Ziswiler pinctrl_pwm_3: pwm3grp { 1189a39ed23bSMarcel Ziswiler fsl,pins = 1190a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI5_RXC__PWM3_OUT 0x6>; /* SODIMM 19 */ 1191a39ed23bSMarcel Ziswiler }; 1192a39ed23bSMarcel Ziswiler 1193a39ed23bSMarcel Ziswiler /* Verdin PWM_3_DSI (pulled-down as active-high) shared with PWM3_OUT */ 1194a39ed23bSMarcel Ziswiler pinctrl_pwm_3_dsi_hpd_gpio: pwm3dsi1hpdgpiogrp { 1195a39ed23bSMarcel Ziswiler fsl,pins = 1196a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI5_RXC__GPIO3_IO20 0x184>; /* SODIMM 19 */ 1197a39ed23bSMarcel Ziswiler }; 1198a39ed23bSMarcel Ziswiler 1199a39ed23bSMarcel Ziswiler pinctrl_reg_eth: regethgrp { 1200a39ed23bSMarcel Ziswiler fsl,pins = 1201a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_WP__GPIO2_IO20 0x184>; /* PMIC_EN_ETH */ 1202a39ed23bSMarcel Ziswiler }; 1203a39ed23bSMarcel Ziswiler 1204a39ed23bSMarcel Ziswiler pinctrl_sai1: sai1grp { 1205a39ed23bSMarcel Ziswiler fsl,pins = 1206a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_MCLK__AUDIOMIX_SAI1_MCLK 0x96>, /* SODIMM 38 */ 1207a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI1_RXD0__AUDIOMIX_SAI1_RX_DATA00 0x1d6>, /* SODIMM 36 */ 1208a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI5_MCLK__AUDIOMIX_SAI1_TX_BCLK 0x1d6>, /* SODIMM 30 */ 1209a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI5_RXD1__AUDIOMIX_SAI1_TX_SYNC 0x1d6>, /* SODIMM 32 */ 1210a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI5_RXFS__AUDIOMIX_SAI1_TX_DATA00 0x96>; /* SODIMM 34 */ 1211a39ed23bSMarcel Ziswiler }; 1212a39ed23bSMarcel Ziswiler 1213a39ed23bSMarcel Ziswiler pinctrl_sai3: sai3grp { 1214a39ed23bSMarcel Ziswiler fsl,pins = 1215a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_RXD__AUDIOMIX_SAI3_RX_DATA00 0x1d6>, /* SODIMM 48 */ 1216a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_TXC__AUDIOMIX_SAI3_TX_BCLK 0x1d6>, /* SODIMM 42 */ 1217a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_TXD__AUDIOMIX_SAI3_TX_DATA00 0x96>, /* SODIMM 46 */ 1218a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI3_TXFS__AUDIOMIX_SAI3_TX_SYNC 0x1d6>; /* SODIMM 44 */ 1219a39ed23bSMarcel Ziswiler }; 1220a39ed23bSMarcel Ziswiler 1221a39ed23bSMarcel Ziswiler pinctrl_uart1: uart1grp { 1222a39ed23bSMarcel Ziswiler fsl,pins = 1223a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI2_RXD0__UART1_DCE_RTS 0x1c4>, /* SODIMM 135 */ 1224a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI2_TXFS__UART1_DCE_CTS 0x1c4>, /* SODIMM 133 */ 1225a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART1_RXD__UART1_DCE_RX 0x1c4>, /* SODIMM 129 */ 1226a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART1_TXD__UART1_DCE_TX 0x1c4>; /* SODIMM 131 */ 1227a39ed23bSMarcel Ziswiler }; 1228a39ed23bSMarcel Ziswiler 1229a39ed23bSMarcel Ziswiler pinctrl_uart2: uart2grp { 1230a39ed23bSMarcel Ziswiler fsl,pins = 1231a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA4__UART2_DCE_RTS 0x1c4>, /* SODIMM 143 */ 1232a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA5__UART2_DCE_CTS 0x1c4>, /* SODIMM 141 */ 1233a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x1c4>, /* SODIMM 137 */ 1234a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x1c4>; /* SODIMM 139 */ 1235a39ed23bSMarcel Ziswiler }; 1236a39ed23bSMarcel Ziswiler 1237a39ed23bSMarcel Ziswiler pinctrl_uart3: uart3grp { 1238a39ed23bSMarcel Ziswiler fsl,pins = 1239a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART3_RXD__UART3_DCE_RX 0x1c4>, /* SODIMM 147 */ 1240a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART3_TXD__UART3_DCE_TX 0x1c4>; /* SODIMM 149 */ 1241a39ed23bSMarcel Ziswiler }; 1242a39ed23bSMarcel Ziswiler 1243a39ed23bSMarcel Ziswiler /* Non-wifi usage only */ 1244a39ed23bSMarcel Ziswiler pinctrl_uart4: uart4grp { 1245a39ed23bSMarcel Ziswiler fsl,pins = 1246a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART4_RXD__UART4_DCE_RX 0x1c4>, /* SODIMM 151 */ 1247a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_UART4_TXD__UART4_DCE_TX 0x1c4>; /* SODIMM 153 */ 1248a39ed23bSMarcel Ziswiler }; 1249a39ed23bSMarcel Ziswiler 1250a39ed23bSMarcel Ziswiler pinctrl_usb1_vbus: usb1vbusgrp { 1251a39ed23bSMarcel Ziswiler fsl,pins = 1252d0a52238SMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO12__GPIO1_IO12 0x106>; /* SODIMM 155 */ 1253a39ed23bSMarcel Ziswiler }; 1254a39ed23bSMarcel Ziswiler 1255a39ed23bSMarcel Ziswiler /* USB_1_ID */ 1256a39ed23bSMarcel Ziswiler pinctrl_usb_1_id: usb1idgrp { 1257a39ed23bSMarcel Ziswiler fsl,pins = 1258a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_RESET_B__GPIO2_IO10 0x1c4>; /* SODIMM 161 */ 1259a39ed23bSMarcel Ziswiler }; 1260a39ed23bSMarcel Ziswiler 1261b1d003f1SMarcel Ziswiler /* USB_1_OC# */ 1262b1d003f1SMarcel Ziswiler pinctrl_usb_1_oc_n: usb1ocngrp { 1263b1d003f1SMarcel Ziswiler fsl,pins = 1264b1d003f1SMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO13__USB1_OTG_OC 0x1c4>; /* SODIMM 157 */ 1265b1d003f1SMarcel Ziswiler }; 1266b1d003f1SMarcel Ziswiler 1267a39ed23bSMarcel Ziswiler pinctrl_usb2_vbus: usb2vbusgrp { 1268a39ed23bSMarcel Ziswiler fsl,pins = 1269d0a52238SMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO14__GPIO1_IO14 0x106>; /* SODIMM 185 */ 1270a39ed23bSMarcel Ziswiler }; 1271a39ed23bSMarcel Ziswiler 1272a39ed23bSMarcel Ziswiler /* On-module Wi-Fi */ 1273a39ed23bSMarcel Ziswiler pinctrl_usdhc1: usdhc1grp { 1274a39ed23bSMarcel Ziswiler fsl,pins = 1275a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x190>, 1276a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d0>, 1277a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d0>, 1278a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d0>, 1279a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d0>, 1280a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d0>; 1281a39ed23bSMarcel Ziswiler }; 1282a39ed23bSMarcel Ziswiler 1283a39ed23bSMarcel Ziswiler pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 1284a39ed23bSMarcel Ziswiler fsl,pins = 1285a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x194>, 1286a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d4>, 1287a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d4>, 1288a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d4>, 1289a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d4>, 1290a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d4>; 1291a39ed23bSMarcel Ziswiler }; 1292a39ed23bSMarcel Ziswiler 1293a39ed23bSMarcel Ziswiler pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 1294a39ed23bSMarcel Ziswiler fsl,pins = 1295a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x196>, 1296a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d6>, 1297a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d6>, 1298a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d6>, 1299a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d6>, 1300a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d6>; 1301a39ed23bSMarcel Ziswiler }; 1302a39ed23bSMarcel Ziswiler 1303a39ed23bSMarcel Ziswiler pinctrl_usdhc2_cd: usdhc2cdgrp { 1304a39ed23bSMarcel Ziswiler fsl,pins = 1305a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x1c4>; /* SODIMM 84 */ 1306a39ed23bSMarcel Ziswiler }; 1307a39ed23bSMarcel Ziswiler 1308a39ed23bSMarcel Ziswiler pinctrl_usdhc2_cd_sleep: usdhc2cdslpgrp { 1309a39ed23bSMarcel Ziswiler fsl,pins = 1310a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x0>; /* SODIMM 84 */ 1311a39ed23bSMarcel Ziswiler }; 1312a39ed23bSMarcel Ziswiler 1313a39ed23bSMarcel Ziswiler pinctrl_usdhc2_pwr_en: usdhc2pwrengrp { 1314a39ed23bSMarcel Ziswiler fsl,pins = 1315a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI2_RXC__GPIO4_IO22 0x4>; /* SODIMM 76 */ 1316a39ed23bSMarcel Ziswiler }; 1317a39ed23bSMarcel Ziswiler 1318a39ed23bSMarcel Ziswiler pinctrl_usdhc2: usdhc2grp { 1319a39ed23bSMarcel Ziswiler fsl,pins = 1320a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>, /* PMIC_USDHC_VSELECT */ 1321a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x190>, /* SODIMM 78 */ 1322a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d0>, /* SODIMM 74 */ 1323a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d0>, /* SODIMM 80 */ 1324a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0>, /* SODIMM 82 */ 1325a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0>, /* SODIMM 70 */ 1326a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0>; /* SODIMM 72 */ 1327a39ed23bSMarcel Ziswiler }; 1328a39ed23bSMarcel Ziswiler 1329a39ed23bSMarcel Ziswiler pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { 1330a39ed23bSMarcel Ziswiler fsl,pins = 1331a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>, 1332a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x194>, 1333a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d4>, 1334a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d4>, 1335a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d4>, 1336a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d4>, 1337a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d4>; 1338a39ed23bSMarcel Ziswiler }; 1339a39ed23bSMarcel Ziswiler 1340a39ed23bSMarcel Ziswiler pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { 1341a39ed23bSMarcel Ziswiler fsl,pins = 1342a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x4>, 1343a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x196>, 1344a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d6>, 1345a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d6>, 1346a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d6>, 1347a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d6>, 1348a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d6>; 1349a39ed23bSMarcel Ziswiler }; 1350a39ed23bSMarcel Ziswiler 1351a39ed23bSMarcel Ziswiler /* Avoid backfeeding with removed card power */ 1352a39ed23bSMarcel Ziswiler pinctrl_usdhc2_sleep: usdhc2slpgrp { 1353a39ed23bSMarcel Ziswiler fsl,pins = 1354a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0x0>, 1355a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x100>, 1356a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x100>, 1357a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x100>, 1358a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x100>, 1359a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x100>, 1360a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x100>; 1361a39ed23bSMarcel Ziswiler }; 1362a39ed23bSMarcel Ziswiler 1363a39ed23bSMarcel Ziswiler pinctrl_usdhc3: usdhc3grp { 1364a39ed23bSMarcel Ziswiler fsl,pins = 1365a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>, 1366a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190>, 1367a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0>, 1368a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0>, 1369a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0>, 1370a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0>, 1371a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0>, 1372a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0>, 1373a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0>, 1374a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0>, 1375a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190>, 1376a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0>; 1377a39ed23bSMarcel Ziswiler }; 1378a39ed23bSMarcel Ziswiler 1379a39ed23bSMarcel Ziswiler pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp { 1380a39ed23bSMarcel Ziswiler fsl,pins = 1381a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>, 1382a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194>, 1383a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4>, 1384a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4>, 1385a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4>, 1386a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4>, 1387a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4>, 1388a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4>, 1389a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4>, 1390a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4>, 1391a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194>, 1392a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4>; 1393a39ed23bSMarcel Ziswiler }; 1394a39ed23bSMarcel Ziswiler 1395a39ed23bSMarcel Ziswiler pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp { 1396a39ed23bSMarcel Ziswiler fsl,pins = 1397a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO09__USDHC3_RESET_B 0x1d1>, 1398a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196>, 1399a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d2>, 1400a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d2>, 1401a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d2>, 1402a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d2>, 1403a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d2>, 1404a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d2>, 1405a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d2>, 1406a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d2>, 1407a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196>, 1408a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6>; 1409a39ed23bSMarcel Ziswiler }; 1410a39ed23bSMarcel Ziswiler 1411a39ed23bSMarcel Ziswiler pinctrl_wdog: wdoggrp { 1412a39ed23bSMarcel Ziswiler fsl,pins = 1413a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0xc6>; /* PMIC_WDI */ 1414a39ed23bSMarcel Ziswiler }; 1415a39ed23bSMarcel Ziswiler 1416a39ed23bSMarcel Ziswiler pinctrl_bluetooth_ctrl: bluetoothctrlgrp { 1417a39ed23bSMarcel Ziswiler fsl,pins = 1418a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA6__GPIO2_IO08 0x1c4>; /* WIFI_WKUP_BT */ 1419a39ed23bSMarcel Ziswiler }; 1420a39ed23bSMarcel Ziswiler 1421a39ed23bSMarcel Ziswiler pinctrl_wifi_ctrl: wifictrlgrp { 1422a39ed23bSMarcel Ziswiler fsl,pins = 1423a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_DATA7__GPIO2_IO09 0x1c4>; /* WIFI_WKUP_WLAN */ 1424a39ed23bSMarcel Ziswiler }; 1425a39ed23bSMarcel Ziswiler 1426a39ed23bSMarcel Ziswiler pinctrl_wifi_i2s: wifii2sgrp { 1427a39ed23bSMarcel Ziswiler fsl,pins = 1428a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI2_RXFS__GPIO4_IO21 0x1d6>, /* WIFI_TX_SYNC */ 1429a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI5_RXD0__GPIO3_IO21 0x96>, /* WIFI_RX_DATA0 */ 1430a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI5_RXD2__GPIO3_IO23 0x1d6>, /* WIFI_TX_BCLK */ 1431a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SAI5_RXD3__GPIO3_IO24 0x1d6>; /* WIFI_TX_DATA0 */ 1432a39ed23bSMarcel Ziswiler }; 1433a39ed23bSMarcel Ziswiler 1434a39ed23bSMarcel Ziswiler pinctrl_wifi_pwr_en: wifipwrengrp { 1435a39ed23bSMarcel Ziswiler fsl,pins = 1436a39ed23bSMarcel Ziswiler <MX8MP_IOMUXC_SD1_STROBE__GPIO2_IO11 0x184>; /* PMIC_EN_WIFI */ 1437a39ed23bSMarcel Ziswiler }; 1438a39ed23bSMarcel Ziswiler}; 1439