16c3debcbSAnson Huang// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 26c3debcbSAnson Huang/* 36c3debcbSAnson Huang * Copyright 2019 NXP 46c3debcbSAnson Huang */ 56c3debcbSAnson Huang 66c3debcbSAnson Huang#include <dt-bindings/clock/imx8mn-clock.h> 76c3debcbSAnson Huang#include <dt-bindings/gpio/gpio.h> 86c3debcbSAnson Huang#include <dt-bindings/input/input.h> 96c3debcbSAnson Huang#include <dt-bindings/interrupt-controller/arm-gic.h> 106c3debcbSAnson Huang 116c3debcbSAnson Huang#include "imx8mn-pinfunc.h" 126c3debcbSAnson Huang 136c3debcbSAnson Huang/ { 146c3debcbSAnson Huang interrupt-parent = <&gic>; 156c3debcbSAnson Huang #address-cells = <2>; 166c3debcbSAnson Huang #size-cells = <2>; 176c3debcbSAnson Huang 186c3debcbSAnson Huang aliases { 196c3debcbSAnson Huang ethernet0 = &fec1; 206c3debcbSAnson Huang gpio0 = &gpio1; 216c3debcbSAnson Huang gpio1 = &gpio2; 226c3debcbSAnson Huang gpio2 = &gpio3; 236c3debcbSAnson Huang gpio3 = &gpio4; 246c3debcbSAnson Huang gpio4 = &gpio5; 256c3debcbSAnson Huang i2c0 = &i2c1; 266c3debcbSAnson Huang i2c1 = &i2c2; 276c3debcbSAnson Huang i2c2 = &i2c3; 286c3debcbSAnson Huang i2c3 = &i2c4; 296c3debcbSAnson Huang mmc0 = &usdhc1; 306c3debcbSAnson Huang mmc1 = &usdhc2; 316c3debcbSAnson Huang mmc2 = &usdhc3; 326c3debcbSAnson Huang serial0 = &uart1; 336c3debcbSAnson Huang serial1 = &uart2; 346c3debcbSAnson Huang serial2 = &uart3; 356c3debcbSAnson Huang serial3 = &uart4; 366c3debcbSAnson Huang spi0 = &ecspi1; 376c3debcbSAnson Huang spi1 = &ecspi2; 386c3debcbSAnson Huang spi2 = &ecspi3; 396c3debcbSAnson Huang }; 406c3debcbSAnson Huang 416c3debcbSAnson Huang cpus { 426c3debcbSAnson Huang #address-cells = <1>; 436c3debcbSAnson Huang #size-cells = <0>; 446c3debcbSAnson Huang 45df844a9aSAnson Huang idle-states { 46df844a9aSAnson Huang entry-method = "psci"; 47df844a9aSAnson Huang 48df844a9aSAnson Huang cpu_pd_wait: cpu-pd-wait { 49df844a9aSAnson Huang compatible = "arm,idle-state"; 50df844a9aSAnson Huang arm,psci-suspend-param = <0x0010033>; 51df844a9aSAnson Huang local-timer-stop; 52df844a9aSAnson Huang entry-latency-us = <1000>; 53df844a9aSAnson Huang exit-latency-us = <700>; 54df844a9aSAnson Huang min-residency-us = <2700>; 55df844a9aSAnson Huang }; 56df844a9aSAnson Huang }; 57df844a9aSAnson Huang 586c3debcbSAnson Huang A53_0: cpu@0 { 596c3debcbSAnson Huang device_type = "cpu"; 606c3debcbSAnson Huang compatible = "arm,cortex-a53"; 616c3debcbSAnson Huang reg = <0x0>; 626c3debcbSAnson Huang clock-latency = <61036>; 636c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_ARM>; 646c3debcbSAnson Huang enable-method = "psci"; 656c3debcbSAnson Huang next-level-cache = <&A53_L2>; 6601c49314SAnson Huang operating-points-v2 = <&a53_opp_table>; 6701c49314SAnson Huang nvmem-cells = <&cpu_speed_grade>; 6801c49314SAnson Huang nvmem-cell-names = "speed_grade"; 69df844a9aSAnson Huang cpu-idle-states = <&cpu_pd_wait>; 706c3debcbSAnson Huang }; 716c3debcbSAnson Huang 726c3debcbSAnson Huang A53_1: cpu@1 { 736c3debcbSAnson Huang device_type = "cpu"; 746c3debcbSAnson Huang compatible = "arm,cortex-a53"; 756c3debcbSAnson Huang reg = <0x1>; 766c3debcbSAnson Huang clock-latency = <61036>; 776c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_ARM>; 786c3debcbSAnson Huang enable-method = "psci"; 796c3debcbSAnson Huang next-level-cache = <&A53_L2>; 8001c49314SAnson Huang operating-points-v2 = <&a53_opp_table>; 81df844a9aSAnson Huang cpu-idle-states = <&cpu_pd_wait>; 826c3debcbSAnson Huang }; 836c3debcbSAnson Huang 846c3debcbSAnson Huang A53_2: cpu@2 { 856c3debcbSAnson Huang device_type = "cpu"; 866c3debcbSAnson Huang compatible = "arm,cortex-a53"; 876c3debcbSAnson Huang reg = <0x2>; 886c3debcbSAnson Huang clock-latency = <61036>; 896c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_ARM>; 906c3debcbSAnson Huang enable-method = "psci"; 916c3debcbSAnson Huang next-level-cache = <&A53_L2>; 9201c49314SAnson Huang operating-points-v2 = <&a53_opp_table>; 93df844a9aSAnson Huang cpu-idle-states = <&cpu_pd_wait>; 946c3debcbSAnson Huang }; 956c3debcbSAnson Huang 966c3debcbSAnson Huang A53_3: cpu@3 { 976c3debcbSAnson Huang device_type = "cpu"; 986c3debcbSAnson Huang compatible = "arm,cortex-a53"; 996c3debcbSAnson Huang reg = <0x3>; 1006c3debcbSAnson Huang clock-latency = <61036>; 1016c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_ARM>; 1026c3debcbSAnson Huang enable-method = "psci"; 1036c3debcbSAnson Huang next-level-cache = <&A53_L2>; 10401c49314SAnson Huang operating-points-v2 = <&a53_opp_table>; 105df844a9aSAnson Huang cpu-idle-states = <&cpu_pd_wait>; 1066c3debcbSAnson Huang }; 1076c3debcbSAnson Huang 1086c3debcbSAnson Huang A53_L2: l2-cache0 { 1096c3debcbSAnson Huang compatible = "cache"; 1106c3debcbSAnson Huang }; 1116c3debcbSAnson Huang }; 1126c3debcbSAnson Huang 11301c49314SAnson Huang a53_opp_table: opp-table { 11401c49314SAnson Huang compatible = "operating-points-v2"; 11501c49314SAnson Huang opp-shared; 11601c49314SAnson Huang 11701c49314SAnson Huang opp-1200000000 { 11801c49314SAnson Huang opp-hz = /bits/ 64 <1200000000>; 11901c49314SAnson Huang opp-microvolt = <850000>; 12001c49314SAnson Huang opp-supported-hw = <0xb00>, <0x7>; 12101c49314SAnson Huang clock-latency-ns = <150000>; 12201c49314SAnson Huang opp-suspend; 12301c49314SAnson Huang }; 12401c49314SAnson Huang 12501c49314SAnson Huang opp-1400000000 { 12601c49314SAnson Huang opp-hz = /bits/ 64 <1400000000>; 12701c49314SAnson Huang opp-microvolt = <950000>; 12801c49314SAnson Huang opp-supported-hw = <0x300>, <0x7>; 12901c49314SAnson Huang clock-latency-ns = <150000>; 13001c49314SAnson Huang opp-suspend; 13101c49314SAnson Huang }; 13201c49314SAnson Huang 13301c49314SAnson Huang opp-1500000000 { 13401c49314SAnson Huang opp-hz = /bits/ 64 <1500000000>; 13501c49314SAnson Huang opp-microvolt = <1000000>; 13601c49314SAnson Huang opp-supported-hw = <0x100>, <0x3>; 13701c49314SAnson Huang clock-latency-ns = <150000>; 13801c49314SAnson Huang opp-suspend; 13901c49314SAnson Huang }; 14001c49314SAnson Huang }; 14101c49314SAnson Huang 1426c3debcbSAnson Huang memory@40000000 { 1436c3debcbSAnson Huang device_type = "memory"; 1446c3debcbSAnson Huang reg = <0x0 0x40000000 0 0x80000000>; 1456c3debcbSAnson Huang }; 1466c3debcbSAnson Huang 1476c3debcbSAnson Huang osc_32k: clock-osc-32k { 1486c3debcbSAnson Huang compatible = "fixed-clock"; 1496c3debcbSAnson Huang #clock-cells = <0>; 1506c3debcbSAnson Huang clock-frequency = <32768>; 1516c3debcbSAnson Huang clock-output-names = "osc_32k"; 1526c3debcbSAnson Huang }; 1536c3debcbSAnson Huang 1546c3debcbSAnson Huang osc_24m: clock-osc-24m { 1556c3debcbSAnson Huang compatible = "fixed-clock"; 1566c3debcbSAnson Huang #clock-cells = <0>; 1576c3debcbSAnson Huang clock-frequency = <24000000>; 1586c3debcbSAnson Huang clock-output-names = "osc_24m"; 1596c3debcbSAnson Huang }; 1606c3debcbSAnson Huang 1616c3debcbSAnson Huang clk_ext1: clock-ext1 { 1626c3debcbSAnson Huang compatible = "fixed-clock"; 1636c3debcbSAnson Huang #clock-cells = <0>; 1646c3debcbSAnson Huang clock-frequency = <133000000>; 1656c3debcbSAnson Huang clock-output-names = "clk_ext1"; 1666c3debcbSAnson Huang }; 1676c3debcbSAnson Huang 1686c3debcbSAnson Huang clk_ext2: clock-ext2 { 1696c3debcbSAnson Huang compatible = "fixed-clock"; 1706c3debcbSAnson Huang #clock-cells = <0>; 1716c3debcbSAnson Huang clock-frequency = <133000000>; 1726c3debcbSAnson Huang clock-output-names = "clk_ext2"; 1736c3debcbSAnson Huang }; 1746c3debcbSAnson Huang 1756c3debcbSAnson Huang clk_ext3: clock-ext3 { 1766c3debcbSAnson Huang compatible = "fixed-clock"; 1776c3debcbSAnson Huang #clock-cells = <0>; 1786c3debcbSAnson Huang clock-frequency = <133000000>; 1796c3debcbSAnson Huang clock-output-names = "clk_ext3"; 1806c3debcbSAnson Huang }; 1816c3debcbSAnson Huang 1826c3debcbSAnson Huang clk_ext4: clock-ext4 { 1836c3debcbSAnson Huang compatible = "fixed-clock"; 1846c3debcbSAnson Huang #clock-cells = <0>; 1856c3debcbSAnson Huang clock-frequency= <133000000>; 1866c3debcbSAnson Huang clock-output-names = "clk_ext4"; 1876c3debcbSAnson Huang }; 1886c3debcbSAnson Huang 1896c3debcbSAnson Huang psci { 1906c3debcbSAnson Huang compatible = "arm,psci-1.0"; 1916c3debcbSAnson Huang method = "smc"; 1926c3debcbSAnson Huang }; 1936c3debcbSAnson Huang 1946c3debcbSAnson Huang timer { 1956c3debcbSAnson Huang compatible = "arm,armv8-timer"; 1966c3debcbSAnson Huang interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1976c3debcbSAnson Huang <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1986c3debcbSAnson Huang <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 1996c3debcbSAnson Huang <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; 2006c3debcbSAnson Huang clock-frequency = <8000000>; 2016c3debcbSAnson Huang arm,no-tick-in-suspend; 2026c3debcbSAnson Huang }; 2036c3debcbSAnson Huang 2046c3debcbSAnson Huang soc@0 { 2056c3debcbSAnson Huang compatible = "simple-bus"; 2066c3debcbSAnson Huang #address-cells = <1>; 2076c3debcbSAnson Huang #size-cells = <1>; 2086c3debcbSAnson Huang ranges = <0x0 0x0 0x0 0x3e000000>; 2096c3debcbSAnson Huang 2106c3debcbSAnson Huang aips1: bus@30000000 { 211aebf07e6SPeng Fan compatible = "simple-bus"; 2126c3debcbSAnson Huang reg = <0x30000000 0x400000>; 2136c3debcbSAnson Huang #address-cells = <1>; 2146c3debcbSAnson Huang #size-cells = <1>; 2156c3debcbSAnson Huang ranges; 2166c3debcbSAnson Huang 2176c3debcbSAnson Huang gpio1: gpio@30200000 { 2186c3debcbSAnson Huang compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 2196c3debcbSAnson Huang reg = <0x30200000 0x10000>; 2206c3debcbSAnson Huang interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 2216c3debcbSAnson Huang <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 2226c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_GPIO1_ROOT>; 2236c3debcbSAnson Huang gpio-controller; 2246c3debcbSAnson Huang #gpio-cells = <2>; 2256c3debcbSAnson Huang interrupt-controller; 2266c3debcbSAnson Huang #interrupt-cells = <2>; 227ee8696beSAnson Huang gpio-ranges = <&iomuxc 0 10 30>; 2286c3debcbSAnson Huang }; 2296c3debcbSAnson Huang 2306c3debcbSAnson Huang gpio2: gpio@30210000 { 2316c3debcbSAnson Huang compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 2326c3debcbSAnson Huang reg = <0x30210000 0x10000>; 2336c3debcbSAnson Huang interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 2346c3debcbSAnson Huang <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 2356c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_GPIO2_ROOT>; 2366c3debcbSAnson Huang gpio-controller; 2376c3debcbSAnson Huang #gpio-cells = <2>; 2386c3debcbSAnson Huang interrupt-controller; 2396c3debcbSAnson Huang #interrupt-cells = <2>; 240ee8696beSAnson Huang gpio-ranges = <&iomuxc 0 40 21>; 2416c3debcbSAnson Huang }; 2426c3debcbSAnson Huang 2436c3debcbSAnson Huang gpio3: gpio@30220000 { 2446c3debcbSAnson Huang compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 2456c3debcbSAnson Huang reg = <0x30220000 0x10000>; 2466c3debcbSAnson Huang interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 2476c3debcbSAnson Huang <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 2486c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_GPIO3_ROOT>; 2496c3debcbSAnson Huang gpio-controller; 2506c3debcbSAnson Huang #gpio-cells = <2>; 2516c3debcbSAnson Huang interrupt-controller; 2526c3debcbSAnson Huang #interrupt-cells = <2>; 253ee8696beSAnson Huang gpio-ranges = <&iomuxc 0 61 26>; 2546c3debcbSAnson Huang }; 2556c3debcbSAnson Huang 2566c3debcbSAnson Huang gpio4: gpio@30230000 { 2576c3debcbSAnson Huang compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 2586c3debcbSAnson Huang reg = <0x30230000 0x10000>; 2596c3debcbSAnson Huang interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 2606c3debcbSAnson Huang <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 2616c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_GPIO4_ROOT>; 2626c3debcbSAnson Huang gpio-controller; 2636c3debcbSAnson Huang #gpio-cells = <2>; 2646c3debcbSAnson Huang interrupt-controller; 2656c3debcbSAnson Huang #interrupt-cells = <2>; 266ee8696beSAnson Huang gpio-ranges = <&iomuxc 21 108 11>; 2676c3debcbSAnson Huang }; 2686c3debcbSAnson Huang 2696c3debcbSAnson Huang gpio5: gpio@30240000 { 2706c3debcbSAnson Huang compatible = "fsl,imx8mn-gpio", "fsl,imx35-gpio"; 2716c3debcbSAnson Huang reg = <0x30240000 0x10000>; 2726c3debcbSAnson Huang interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 2736c3debcbSAnson Huang <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 2746c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_GPIO5_ROOT>; 2756c3debcbSAnson Huang gpio-controller; 2766c3debcbSAnson Huang #gpio-cells = <2>; 2776c3debcbSAnson Huang interrupt-controller; 2786c3debcbSAnson Huang #interrupt-cells = <2>; 279ee8696beSAnson Huang gpio-ranges = <&iomuxc 0 119 30>; 2806c3debcbSAnson Huang }; 2816c3debcbSAnson Huang 2826c3debcbSAnson Huang wdog1: watchdog@30280000 { 2836c3debcbSAnson Huang compatible = "fsl,imx8mn-wdt", "fsl,imx21-wdt"; 2846c3debcbSAnson Huang reg = <0x30280000 0x10000>; 2856c3debcbSAnson Huang interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 2866c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_WDOG1_ROOT>; 2876c3debcbSAnson Huang status = "disabled"; 2886c3debcbSAnson Huang }; 2896c3debcbSAnson Huang 2906c3debcbSAnson Huang wdog2: watchdog@30290000 { 2916c3debcbSAnson Huang compatible = "fsl,imx8mn-wdt", "fsl,imx21-wdt"; 2926c3debcbSAnson Huang reg = <0x30290000 0x10000>; 2936c3debcbSAnson Huang interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 2946c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_WDOG2_ROOT>; 2956c3debcbSAnson Huang status = "disabled"; 2966c3debcbSAnson Huang }; 2976c3debcbSAnson Huang 2986c3debcbSAnson Huang wdog3: watchdog@302a0000 { 2996c3debcbSAnson Huang compatible = "fsl,imx8mn-wdt", "fsl,imx21-wdt"; 3006c3debcbSAnson Huang reg = <0x302a0000 0x10000>; 3016c3debcbSAnson Huang interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 3026c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_WDOG3_ROOT>; 3036c3debcbSAnson Huang status = "disabled"; 3046c3debcbSAnson Huang }; 3056c3debcbSAnson Huang 3066c3debcbSAnson Huang sdma3: dma-controller@302b0000 { 307958c6014SShengjiu Wang compatible = "fsl,imx8mn-sdma", "fsl,imx8mq-sdma"; 3086c3debcbSAnson Huang reg = <0x302b0000 0x10000>; 3096c3debcbSAnson Huang interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 3106c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_SDMA3_ROOT>, 3116c3debcbSAnson Huang <&clk IMX8MN_CLK_SDMA3_ROOT>; 3126c3debcbSAnson Huang clock-names = "ipg", "ahb"; 3136c3debcbSAnson Huang #dma-cells = <3>; 3146c3debcbSAnson Huang fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 3156c3debcbSAnson Huang }; 3166c3debcbSAnson Huang 3176c3debcbSAnson Huang sdma2: dma-controller@302c0000 { 318958c6014SShengjiu Wang compatible = "fsl,imx8mn-sdma", "fsl,imx8mq-sdma"; 3196c3debcbSAnson Huang reg = <0x302c0000 0x10000>; 3206c3debcbSAnson Huang interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 3216c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_SDMA2_ROOT>, 3226c3debcbSAnson Huang <&clk IMX8MN_CLK_SDMA2_ROOT>; 3236c3debcbSAnson Huang clock-names = "ipg", "ahb"; 3246c3debcbSAnson Huang #dma-cells = <3>; 3256c3debcbSAnson Huang fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 3266c3debcbSAnson Huang }; 3276c3debcbSAnson Huang 3286c3debcbSAnson Huang iomuxc: pinctrl@30330000 { 3296c3debcbSAnson Huang compatible = "fsl,imx8mn-iomuxc"; 3306c3debcbSAnson Huang reg = <0x30330000 0x10000>; 3316c3debcbSAnson Huang }; 3326c3debcbSAnson Huang 3336c3debcbSAnson Huang gpr: iomuxc-gpr@30340000 { 3346c3debcbSAnson Huang compatible = "fsl,imx8mn-iomuxc-gpr", "syscon"; 3356c3debcbSAnson Huang reg = <0x30340000 0x10000>; 3366c3debcbSAnson Huang }; 3376c3debcbSAnson Huang 3386c3debcbSAnson Huang ocotp: ocotp-ctrl@30350000 { 3392bad8c48SAnson Huang compatible = "fsl,imx8mn-ocotp", "fsl,imx8mm-ocotp", "syscon"; 3406c3debcbSAnson Huang reg = <0x30350000 0x10000>; 3416c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_OCOTP_ROOT>; 34201c49314SAnson Huang #address-cells = <1>; 34301c49314SAnson Huang #size-cells = <1>; 34401c49314SAnson Huang 34501c49314SAnson Huang cpu_speed_grade: speed-grade@10 { 34601c49314SAnson Huang reg = <0x10 4>; 34701c49314SAnson Huang }; 3486c3debcbSAnson Huang }; 3496c3debcbSAnson Huang 3506c3debcbSAnson Huang anatop: anatop@30360000 { 3516c3debcbSAnson Huang compatible = "fsl,imx8mn-anatop", "fsl,imx8mm-anatop", 3520f93eb28SFancy Fang "syscon"; 3536c3debcbSAnson Huang reg = <0x30360000 0x10000>; 3546c3debcbSAnson Huang }; 3556c3debcbSAnson Huang 3566c3debcbSAnson Huang snvs: snvs@30370000 { 3576c3debcbSAnson Huang compatible = "fsl,sec-v4.0-mon","syscon", "simple-mfd"; 3586c3debcbSAnson Huang reg = <0x30370000 0x10000>; 3596c3debcbSAnson Huang 3606c3debcbSAnson Huang snvs_rtc: snvs-rtc-lp { 3616c3debcbSAnson Huang compatible = "fsl,sec-v4.0-mon-rtc-lp"; 3626c3debcbSAnson Huang regmap = <&snvs>; 3636c3debcbSAnson Huang offset = <0x34>; 3646c3debcbSAnson Huang interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 3656c3debcbSAnson Huang <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 3666c3debcbSAnson Huang clock-names = "snvs-rtc"; 3676c3debcbSAnson Huang }; 3686c3debcbSAnson Huang 3696c3debcbSAnson Huang snvs_pwrkey: snvs-powerkey { 3706c3debcbSAnson Huang compatible = "fsl,sec-v4.0-pwrkey"; 3716c3debcbSAnson Huang regmap = <&snvs>; 3726c3debcbSAnson Huang interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 3736c3debcbSAnson Huang linux,keycode = <KEY_POWER>; 3746c3debcbSAnson Huang wakeup-source; 3756c3debcbSAnson Huang status = "disabled"; 3766c3debcbSAnson Huang }; 3776c3debcbSAnson Huang }; 3786c3debcbSAnson Huang 3796c3debcbSAnson Huang clk: clock-controller@30380000 { 3806c3debcbSAnson Huang compatible = "fsl,imx8mn-ccm"; 3816c3debcbSAnson Huang reg = <0x30380000 0x10000>; 3826c3debcbSAnson Huang #clock-cells = <1>; 3836c3debcbSAnson Huang clocks = <&osc_32k>, <&osc_24m>, <&clk_ext1>, <&clk_ext2>, 3846c3debcbSAnson Huang <&clk_ext3>, <&clk_ext4>; 3856c3debcbSAnson Huang clock-names = "osc_32k", "osc_24m", "clk_ext1", "clk_ext2", 3866c3debcbSAnson Huang "clk_ext3", "clk_ext4"; 3876c3debcbSAnson Huang }; 3886c3debcbSAnson Huang 3896c3debcbSAnson Huang src: reset-controller@30390000 { 39023b80c20SAnson Huang compatible = "fsl,imx8mn-src", "fsl,imx8mq-src", "syscon"; 3916c3debcbSAnson Huang reg = <0x30390000 0x10000>; 3926c3debcbSAnson Huang interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 3936c3debcbSAnson Huang #reset-cells = <1>; 3946c3debcbSAnson Huang }; 3956c3debcbSAnson Huang }; 3966c3debcbSAnson Huang 3976c3debcbSAnson Huang aips2: bus@30400000 { 398aebf07e6SPeng Fan compatible = "simple-bus"; 3996c3debcbSAnson Huang reg = <0x30400000 0x400000>; 4006c3debcbSAnson Huang #address-cells = <1>; 4016c3debcbSAnson Huang #size-cells = <1>; 4026c3debcbSAnson Huang ranges; 4036c3debcbSAnson Huang 4046c3debcbSAnson Huang pwm1: pwm@30660000 { 4056c3debcbSAnson Huang compatible = "fsl,imx8mn-pwm", "fsl,imx27-pwm"; 4066c3debcbSAnson Huang reg = <0x30660000 0x10000>; 4076c3debcbSAnson Huang interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 4086c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_PWM1_ROOT>, 4096c3debcbSAnson Huang <&clk IMX8MN_CLK_PWM1_ROOT>; 4106c3debcbSAnson Huang clock-names = "ipg", "per"; 4116c3debcbSAnson Huang #pwm-cells = <2>; 4126c3debcbSAnson Huang status = "disabled"; 4136c3debcbSAnson Huang }; 4146c3debcbSAnson Huang 4156c3debcbSAnson Huang pwm2: pwm@30670000 { 4166c3debcbSAnson Huang compatible = "fsl,imx8mn-pwm", "fsl,imx27-pwm"; 4176c3debcbSAnson Huang reg = <0x30670000 0x10000>; 4186c3debcbSAnson Huang interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 4196c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_PWM2_ROOT>, 4206c3debcbSAnson Huang <&clk IMX8MN_CLK_PWM2_ROOT>; 4216c3debcbSAnson Huang clock-names = "ipg", "per"; 4226c3debcbSAnson Huang #pwm-cells = <2>; 4236c3debcbSAnson Huang status = "disabled"; 4246c3debcbSAnson Huang }; 4256c3debcbSAnson Huang 4266c3debcbSAnson Huang pwm3: pwm@30680000 { 4276c3debcbSAnson Huang compatible = "fsl,imx8mn-pwm", "fsl,imx27-pwm"; 4286c3debcbSAnson Huang reg = <0x30680000 0x10000>; 4296c3debcbSAnson Huang interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 4306c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_PWM3_ROOT>, 4316c3debcbSAnson Huang <&clk IMX8MN_CLK_PWM3_ROOT>; 4326c3debcbSAnson Huang clock-names = "ipg", "per"; 4336c3debcbSAnson Huang #pwm-cells = <2>; 4346c3debcbSAnson Huang status = "disabled"; 4356c3debcbSAnson Huang }; 4366c3debcbSAnson Huang 4376c3debcbSAnson Huang pwm4: pwm@30690000 { 4386c3debcbSAnson Huang compatible = "fsl,imx8mn-pwm", "fsl,imx27-pwm"; 4396c3debcbSAnson Huang reg = <0x30690000 0x10000>; 4406c3debcbSAnson Huang interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 4416c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_PWM4_ROOT>, 4426c3debcbSAnson Huang <&clk IMX8MN_CLK_PWM4_ROOT>; 4436c3debcbSAnson Huang clock-names = "ipg", "per"; 4446c3debcbSAnson Huang #pwm-cells = <2>; 4456c3debcbSAnson Huang status = "disabled"; 4466c3debcbSAnson Huang }; 447c4a21269SAnson Huang 448c4a21269SAnson Huang system_counter: timer@306a0000 { 449c4a21269SAnson Huang compatible = "nxp,sysctr-timer"; 450c4a21269SAnson Huang reg = <0x306a0000 0x20000>; 451c4a21269SAnson Huang interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 452c4a21269SAnson Huang clocks = <&osc_24m>; 453c4a21269SAnson Huang clock-names = "per"; 454c4a21269SAnson Huang }; 4556c3debcbSAnson Huang }; 4566c3debcbSAnson Huang 4576c3debcbSAnson Huang aips3: bus@30800000 { 458aebf07e6SPeng Fan compatible = "simple-bus"; 4596c3debcbSAnson Huang reg = <0x30800000 0x400000>; 4606c3debcbSAnson Huang #address-cells = <1>; 4616c3debcbSAnson Huang #size-cells = <1>; 4626c3debcbSAnson Huang ranges; 4636c3debcbSAnson Huang 4646c3debcbSAnson Huang ecspi1: spi@30820000 { 4656c3debcbSAnson Huang compatible = "fsl,imx8mn-ecspi", "fsl,imx51-ecspi"; 4666c3debcbSAnson Huang #address-cells = <1>; 4676c3debcbSAnson Huang #size-cells = <0>; 4686c3debcbSAnson Huang reg = <0x30820000 0x10000>; 4696c3debcbSAnson Huang interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 4706c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_ECSPI1_ROOT>, 4716c3debcbSAnson Huang <&clk IMX8MN_CLK_ECSPI1_ROOT>; 4726c3debcbSAnson Huang clock-names = "ipg", "per"; 4736c3debcbSAnson Huang dmas = <&sdma1 0 7 1>, <&sdma1 1 7 2>; 4746c3debcbSAnson Huang dma-names = "rx", "tx"; 4756c3debcbSAnson Huang status = "disabled"; 4766c3debcbSAnson Huang }; 4776c3debcbSAnson Huang 4786c3debcbSAnson Huang ecspi2: spi@30830000 { 4796c3debcbSAnson Huang compatible = "fsl,imx8mn-ecspi", "fsl,imx51-ecspi"; 4806c3debcbSAnson Huang #address-cells = <1>; 4816c3debcbSAnson Huang #size-cells = <0>; 4826c3debcbSAnson Huang reg = <0x30830000 0x10000>; 4836c3debcbSAnson Huang interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 4846c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_ECSPI2_ROOT>, 4856c3debcbSAnson Huang <&clk IMX8MN_CLK_ECSPI2_ROOT>; 4866c3debcbSAnson Huang clock-names = "ipg", "per"; 4876c3debcbSAnson Huang dmas = <&sdma1 2 7 1>, <&sdma1 3 7 2>; 4886c3debcbSAnson Huang dma-names = "rx", "tx"; 4896c3debcbSAnson Huang status = "disabled"; 4906c3debcbSAnson Huang }; 4916c3debcbSAnson Huang 4926c3debcbSAnson Huang ecspi3: spi@30840000 { 4936c3debcbSAnson Huang compatible = "fsl,imx8mn-ecspi", "fsl,imx51-ecspi"; 4946c3debcbSAnson Huang #address-cells = <1>; 4956c3debcbSAnson Huang #size-cells = <0>; 4966c3debcbSAnson Huang reg = <0x30840000 0x10000>; 4976c3debcbSAnson Huang interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 4986c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_ECSPI3_ROOT>, 4996c3debcbSAnson Huang <&clk IMX8MN_CLK_ECSPI3_ROOT>; 5006c3debcbSAnson Huang clock-names = "ipg", "per"; 5016c3debcbSAnson Huang dmas = <&sdma1 4 7 1>, <&sdma1 5 7 2>; 5026c3debcbSAnson Huang dma-names = "rx", "tx"; 5036c3debcbSAnson Huang status = "disabled"; 5046c3debcbSAnson Huang }; 5056c3debcbSAnson Huang 5066c3debcbSAnson Huang uart1: serial@30860000 { 5076c3debcbSAnson Huang compatible = "fsl,imx8mn-uart", "fsl,imx6q-uart"; 5086c3debcbSAnson Huang reg = <0x30860000 0x10000>; 5096c3debcbSAnson Huang interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 5106c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_UART1_ROOT>, 5116c3debcbSAnson Huang <&clk IMX8MN_CLK_UART1_ROOT>; 5126c3debcbSAnson Huang clock-names = "ipg", "per"; 5136c3debcbSAnson Huang dmas = <&sdma1 22 4 0>, <&sdma1 23 4 0>; 5146c3debcbSAnson Huang dma-names = "rx", "tx"; 5156c3debcbSAnson Huang status = "disabled"; 5166c3debcbSAnson Huang }; 5176c3debcbSAnson Huang 5186c3debcbSAnson Huang uart3: serial@30880000 { 5196c3debcbSAnson Huang compatible = "fsl,imx8mn-uart", "fsl,imx6q-uart"; 5206c3debcbSAnson Huang reg = <0x30880000 0x10000>; 5216c3debcbSAnson Huang interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 5226c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_UART3_ROOT>, 5236c3debcbSAnson Huang <&clk IMX8MN_CLK_UART3_ROOT>; 5246c3debcbSAnson Huang clock-names = "ipg", "per"; 5256c3debcbSAnson Huang dmas = <&sdma1 26 4 0>, <&sdma1 27 4 0>; 5266c3debcbSAnson Huang dma-names = "rx", "tx"; 5276c3debcbSAnson Huang status = "disabled"; 5286c3debcbSAnson Huang }; 5296c3debcbSAnson Huang 5306c3debcbSAnson Huang uart2: serial@30890000 { 5316c3debcbSAnson Huang compatible = "fsl,imx8mn-uart", "fsl,imx6q-uart"; 5326c3debcbSAnson Huang reg = <0x30890000 0x10000>; 5336c3debcbSAnson Huang interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 5346c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_UART2_ROOT>, 5356c3debcbSAnson Huang <&clk IMX8MN_CLK_UART2_ROOT>; 5366c3debcbSAnson Huang clock-names = "ipg", "per"; 5376c3debcbSAnson Huang status = "disabled"; 5386c3debcbSAnson Huang }; 5396c3debcbSAnson Huang 540*aad24175SHoria Geantă crypto: crypto@30900000 { 541*aad24175SHoria Geantă compatible = "fsl,sec-v4.0"; 542*aad24175SHoria Geantă #address-cells = <1>; 543*aad24175SHoria Geantă #size-cells = <1>; 544*aad24175SHoria Geantă reg = <0x30900000 0x40000>; 545*aad24175SHoria Geantă ranges = <0 0x30900000 0x40000>; 546*aad24175SHoria Geantă interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 547*aad24175SHoria Geantă clocks = <&clk IMX8MN_CLK_AHB>, 548*aad24175SHoria Geantă <&clk IMX8MN_CLK_IPG_ROOT>; 549*aad24175SHoria Geantă clock-names = "aclk", "ipg"; 550*aad24175SHoria Geantă 551*aad24175SHoria Geantă sec_jr0: jr0@1000 { 552*aad24175SHoria Geantă compatible = "fsl,sec-v4.0-job-ring"; 553*aad24175SHoria Geantă reg = <0x1000 0x1000>; 554*aad24175SHoria Geantă interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 555*aad24175SHoria Geantă }; 556*aad24175SHoria Geantă 557*aad24175SHoria Geantă sec_jr1: jr1@2000 { 558*aad24175SHoria Geantă compatible = "fsl,sec-v4.0-job-ring"; 559*aad24175SHoria Geantă reg = <0x2000 0x1000>; 560*aad24175SHoria Geantă interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 561*aad24175SHoria Geantă }; 562*aad24175SHoria Geantă 563*aad24175SHoria Geantă sec_jr2: jr2@3000 { 564*aad24175SHoria Geantă compatible = "fsl,sec-v4.0-job-ring"; 565*aad24175SHoria Geantă reg = <0x3000 0x1000>; 566*aad24175SHoria Geantă interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 567*aad24175SHoria Geantă }; 568*aad24175SHoria Geantă }; 569*aad24175SHoria Geantă 5706c3debcbSAnson Huang i2c1: i2c@30a20000 { 5716c3debcbSAnson Huang compatible = "fsl,imx8mn-i2c", "fsl,imx21-i2c"; 5726c3debcbSAnson Huang #address-cells = <1>; 5736c3debcbSAnson Huang #size-cells = <0>; 5746c3debcbSAnson Huang reg = <0x30a20000 0x10000>; 5756c3debcbSAnson Huang interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 5766c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_I2C1_ROOT>; 5776c3debcbSAnson Huang status = "disabled"; 5786c3debcbSAnson Huang }; 5796c3debcbSAnson Huang 5806c3debcbSAnson Huang i2c2: i2c@30a30000 { 5816c3debcbSAnson Huang compatible = "fsl,imx8mn-i2c", "fsl,imx21-i2c"; 5826c3debcbSAnson Huang #address-cells = <1>; 5836c3debcbSAnson Huang #size-cells = <0>; 5846c3debcbSAnson Huang reg = <0x30a30000 0x10000>; 5856c3debcbSAnson Huang interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 5866c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_I2C2_ROOT>; 5876c3debcbSAnson Huang status = "disabled"; 5886c3debcbSAnson Huang }; 5896c3debcbSAnson Huang 5906c3debcbSAnson Huang i2c3: i2c@30a40000 { 5916c3debcbSAnson Huang #address-cells = <1>; 5926c3debcbSAnson Huang #size-cells = <0>; 5936c3debcbSAnson Huang compatible = "fsl,imx8mn-i2c", "fsl,imx21-i2c"; 5946c3debcbSAnson Huang reg = <0x30a40000 0x10000>; 5956c3debcbSAnson Huang interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 5966c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_I2C3_ROOT>; 5976c3debcbSAnson Huang status = "disabled"; 5986c3debcbSAnson Huang }; 5996c3debcbSAnson Huang 6006c3debcbSAnson Huang i2c4: i2c@30a50000 { 6016c3debcbSAnson Huang compatible = "fsl,imx8mn-i2c", "fsl,imx21-i2c"; 6026c3debcbSAnson Huang #address-cells = <1>; 6036c3debcbSAnson Huang #size-cells = <0>; 6046c3debcbSAnson Huang reg = <0x30a50000 0x10000>; 6056c3debcbSAnson Huang interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 6066c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_I2C4_ROOT>; 6076c3debcbSAnson Huang status = "disabled"; 6086c3debcbSAnson Huang }; 6096c3debcbSAnson Huang 6106c3debcbSAnson Huang uart4: serial@30a60000 { 6116c3debcbSAnson Huang compatible = "fsl,imx8mn-uart", "fsl,imx6q-uart"; 6126c3debcbSAnson Huang reg = <0x30a60000 0x10000>; 6136c3debcbSAnson Huang interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 6146c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_UART4_ROOT>, 6156c3debcbSAnson Huang <&clk IMX8MN_CLK_UART4_ROOT>; 6166c3debcbSAnson Huang clock-names = "ipg", "per"; 6176c3debcbSAnson Huang dmas = <&sdma1 28 4 0>, <&sdma1 29 4 0>; 6186c3debcbSAnson Huang dma-names = "rx", "tx"; 6196c3debcbSAnson Huang status = "disabled"; 6206c3debcbSAnson Huang }; 6216c3debcbSAnson Huang 6226c3debcbSAnson Huang usdhc1: mmc@30b40000 { 6236c3debcbSAnson Huang compatible = "fsl,imx8mn-usdhc", "fsl,imx7d-usdhc"; 6246c3debcbSAnson Huang reg = <0x30b40000 0x10000>; 6256c3debcbSAnson Huang interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 626ea65aba8SAnson Huang clocks = <&clk IMX8MN_CLK_IPG_ROOT>, 6276c3debcbSAnson Huang <&clk IMX8MN_CLK_NAND_USDHC_BUS>, 6286c3debcbSAnson Huang <&clk IMX8MN_CLK_USDHC1_ROOT>; 6296c3debcbSAnson Huang clock-names = "ipg", "ahb", "per"; 6306c3debcbSAnson Huang fsl,tuning-start-tap = <20>; 6316c3debcbSAnson Huang fsl,tuning-step= <2>; 6326c3debcbSAnson Huang bus-width = <4>; 6336c3debcbSAnson Huang status = "disabled"; 6346c3debcbSAnson Huang }; 6356c3debcbSAnson Huang 6366c3debcbSAnson Huang usdhc2: mmc@30b50000 { 6376c3debcbSAnson Huang compatible = "fsl,imx8mn-usdhc", "fsl,imx7d-usdhc"; 6386c3debcbSAnson Huang reg = <0x30b50000 0x10000>; 6396c3debcbSAnson Huang interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 640ea65aba8SAnson Huang clocks = <&clk IMX8MN_CLK_IPG_ROOT>, 6416c3debcbSAnson Huang <&clk IMX8MN_CLK_NAND_USDHC_BUS>, 6426c3debcbSAnson Huang <&clk IMX8MN_CLK_USDHC2_ROOT>; 6436c3debcbSAnson Huang clock-names = "ipg", "ahb", "per"; 6446c3debcbSAnson Huang fsl,tuning-start-tap = <20>; 6456c3debcbSAnson Huang fsl,tuning-step= <2>; 6466c3debcbSAnson Huang bus-width = <4>; 6476c3debcbSAnson Huang status = "disabled"; 6486c3debcbSAnson Huang }; 6496c3debcbSAnson Huang 6506c3debcbSAnson Huang usdhc3: mmc@30b60000 { 6516c3debcbSAnson Huang compatible = "fsl,imx8mn-usdhc", "fsl,imx7d-usdhc"; 6526c3debcbSAnson Huang reg = <0x30b60000 0x10000>; 6536c3debcbSAnson Huang interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 654ea65aba8SAnson Huang clocks = <&clk IMX8MN_CLK_IPG_ROOT>, 6556c3debcbSAnson Huang <&clk IMX8MN_CLK_NAND_USDHC_BUS>, 6566c3debcbSAnson Huang <&clk IMX8MN_CLK_USDHC3_ROOT>; 6576c3debcbSAnson Huang clock-names = "ipg", "ahb", "per"; 6586c3debcbSAnson Huang fsl,tuning-start-tap = <20>; 6596c3debcbSAnson Huang fsl,tuning-step= <2>; 6606c3debcbSAnson Huang bus-width = <4>; 6616c3debcbSAnson Huang status = "disabled"; 6626c3debcbSAnson Huang }; 6636c3debcbSAnson Huang 6646c3debcbSAnson Huang sdma1: dma-controller@30bd0000 { 665958c6014SShengjiu Wang compatible = "fsl,imx8mn-sdma", "fsl,imx8mq-sdma"; 6666c3debcbSAnson Huang reg = <0x30bd0000 0x10000>; 6676c3debcbSAnson Huang interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 6686c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_SDMA1_ROOT>, 6696c3debcbSAnson Huang <&clk IMX8MN_CLK_SDMA1_ROOT>; 6706c3debcbSAnson Huang clock-names = "ipg", "ahb"; 6716c3debcbSAnson Huang #dma-cells = <3>; 6726c3debcbSAnson Huang fsl,sdma-ram-script-name = "imx/sdma/sdma-imx7d.bin"; 6736c3debcbSAnson Huang }; 6746c3debcbSAnson Huang 6756c3debcbSAnson Huang fec1: ethernet@30be0000 { 6766c3debcbSAnson Huang compatible = "fsl,imx8mn-fec", "fsl,imx6sx-fec"; 6776c3debcbSAnson Huang reg = <0x30be0000 0x10000>; 6786c3debcbSAnson Huang interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 6796c3debcbSAnson Huang <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 6806c3debcbSAnson Huang <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 6816c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_ENET1_ROOT>, 6826c3debcbSAnson Huang <&clk IMX8MN_CLK_ENET1_ROOT>, 6836c3debcbSAnson Huang <&clk IMX8MN_CLK_ENET_TIMER>, 6846c3debcbSAnson Huang <&clk IMX8MN_CLK_ENET_REF>, 6856c3debcbSAnson Huang <&clk IMX8MN_CLK_ENET_PHY_REF>; 6866c3debcbSAnson Huang clock-names = "ipg", "ahb", "ptp", 6876c3debcbSAnson Huang "enet_clk_ref", "enet_out"; 6886c3debcbSAnson Huang assigned-clocks = <&clk IMX8MN_CLK_ENET_AXI>, 6896c3debcbSAnson Huang <&clk IMX8MN_CLK_ENET_TIMER>, 6906c3debcbSAnson Huang <&clk IMX8MN_CLK_ENET_REF>, 6916c3debcbSAnson Huang <&clk IMX8MN_CLK_ENET_TIMER>; 6926c3debcbSAnson Huang assigned-clock-parents = <&clk IMX8MN_SYS_PLL1_266M>, 6936c3debcbSAnson Huang <&clk IMX8MN_SYS_PLL2_100M>, 6946c3debcbSAnson Huang <&clk IMX8MN_SYS_PLL2_125M>; 6956c3debcbSAnson Huang assigned-clock-rates = <0>, <0>, <125000000>, <100000000>; 6966c3debcbSAnson Huang fsl,num-tx-queues = <3>; 6976c3debcbSAnson Huang fsl,num-rx-queues = <3>; 6986c3debcbSAnson Huang status = "disabled"; 6996c3debcbSAnson Huang }; 7006c3debcbSAnson Huang 7016c3debcbSAnson Huang }; 7026c3debcbSAnson Huang 7036c3debcbSAnson Huang aips4: bus@32c00000 { 704aebf07e6SPeng Fan compatible = "simple-bus"; 7056c3debcbSAnson Huang reg = <0x32c00000 0x400000>; 7066c3debcbSAnson Huang #address-cells = <1>; 7076c3debcbSAnson Huang #size-cells = <1>; 7086c3debcbSAnson Huang ranges; 7096c3debcbSAnson Huang 7106c3debcbSAnson Huang usbotg1: usb@32e40000 { 7116c3debcbSAnson Huang compatible = "fsl,imx8mn-usb", "fsl,imx7d-usb"; 7126c3debcbSAnson Huang reg = <0x32e40000 0x200>; 7136c3debcbSAnson Huang interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 7146c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_USB1_CTRL_ROOT>; 7156c3debcbSAnson Huang clock-names = "usb1_ctrl_root_clk"; 716d51cb99cSLi Jun assigned-clocks = <&clk IMX8MN_CLK_USB_BUS>; 717d51cb99cSLi Jun assigned-clock-parents = <&clk IMX8MN_SYS_PLL2_500M>; 7186c3debcbSAnson Huang fsl,usbphy = <&usbphynop1>; 7196c3debcbSAnson Huang fsl,usbmisc = <&usbmisc1 0>; 7206c3debcbSAnson Huang status = "disabled"; 7216c3debcbSAnson Huang }; 7226c3debcbSAnson Huang 7236c3debcbSAnson Huang usbmisc1: usbmisc@32e40200 { 7246c3debcbSAnson Huang compatible = "fsl,imx8mn-usbmisc", "fsl,imx7d-usbmisc"; 7256c3debcbSAnson Huang #index-cells = <1>; 7266c3debcbSAnson Huang reg = <0x32e40200 0x200>; 7276c3debcbSAnson Huang }; 7286c3debcbSAnson Huang 7296c3debcbSAnson Huang usbotg2: usb@32e50000 { 7306c3debcbSAnson Huang compatible = "fsl,imx8mn-usb", "fsl,imx7d-usb"; 7316c3debcbSAnson Huang reg = <0x32e50000 0x200>; 7326c3debcbSAnson Huang interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 7336c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_USB1_CTRL_ROOT>; 7346c3debcbSAnson Huang clock-names = "usb1_ctrl_root_clk"; 7356c3debcbSAnson Huang assigned-clocks = <&clk IMX8MN_CLK_USB_BUS>, 7366c3debcbSAnson Huang <&clk IMX8MN_CLK_USB_CORE_REF>; 7376c3debcbSAnson Huang assigned-clock-parents = <&clk IMX8MN_SYS_PLL2_500M>, 7386c3debcbSAnson Huang <&clk IMX8MN_SYS_PLL1_100M>; 7396c3debcbSAnson Huang fsl,usbphy = <&usbphynop2>; 7406c3debcbSAnson Huang fsl,usbmisc = <&usbmisc2 0>; 7416c3debcbSAnson Huang status = "disabled"; 7426c3debcbSAnson Huang }; 7436c3debcbSAnson Huang 7446c3debcbSAnson Huang usbmisc2: usbmisc@32e50200 { 7456c3debcbSAnson Huang compatible = "fsl,imx8mn-usbmisc", "fsl,imx7d-usbmisc"; 7466c3debcbSAnson Huang #index-cells = <1>; 7476c3debcbSAnson Huang reg = <0x32e50200 0x200>; 7486c3debcbSAnson Huang }; 7496c3debcbSAnson Huang 7506c3debcbSAnson Huang }; 7516c3debcbSAnson Huang 7526c3debcbSAnson Huang dma_apbh: dma-controller@33000000 { 7536c3debcbSAnson Huang compatible = "fsl,imx7d-dma-apbh", "fsl,imx28-dma-apbh"; 7546c3debcbSAnson Huang reg = <0x33000000 0x2000>; 7556c3debcbSAnson Huang interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 7566c3debcbSAnson Huang <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 7576c3debcbSAnson Huang <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 7586c3debcbSAnson Huang <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 7596c3debcbSAnson Huang interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3"; 7606c3debcbSAnson Huang #dma-cells = <1>; 7616c3debcbSAnson Huang dma-channels = <4>; 7626c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_NAND_USDHC_BUS_RAWNAND_CLK>; 7636c3debcbSAnson Huang }; 7646c3debcbSAnson Huang 7656c3debcbSAnson Huang gpmi: nand-controller@33002000 { 7666c3debcbSAnson Huang compatible = "fsl,imx8mn-gpmi-nand", "fsl,imx7d-gpmi-nand"; 7676c3debcbSAnson Huang #address-cells = <1>; 7686c3debcbSAnson Huang #size-cells = <1>; 7696c3debcbSAnson Huang reg = <0x33002000 0x2000>, <0x33004000 0x4000>; 7706c3debcbSAnson Huang reg-names = "gpmi-nand", "bch"; 7716c3debcbSAnson Huang interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 7726c3debcbSAnson Huang interrupt-names = "bch"; 7736c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_NAND_ROOT>, 7746c3debcbSAnson Huang <&clk IMX8MN_CLK_NAND_USDHC_BUS_RAWNAND_CLK>; 7756c3debcbSAnson Huang clock-names = "gpmi_io", "gpmi_bch_apb"; 7766c3debcbSAnson Huang dmas = <&dma_apbh 0>; 7776c3debcbSAnson Huang dma-names = "rx-tx"; 7786c3debcbSAnson Huang status = "disabled"; 7796c3debcbSAnson Huang }; 7806c3debcbSAnson Huang 7816c3debcbSAnson Huang gic: interrupt-controller@38800000 { 7826c3debcbSAnson Huang compatible = "arm,gic-v3"; 7836c3debcbSAnson Huang reg = <0x38800000 0x10000>, 7846c3debcbSAnson Huang <0x38880000 0xc0000>; 7856c3debcbSAnson Huang #interrupt-cells = <3>; 7866c3debcbSAnson Huang interrupt-controller; 7876c3debcbSAnson Huang interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 7886c3debcbSAnson Huang }; 7892d8e0747SJoakim Zhang 7900376f6ecSLeonard Crestez ddrc: memory-controller@3d400000 { 7910376f6ecSLeonard Crestez compatible = "fsl,imx8mn-ddrc", "fsl,imx8m-ddrc"; 7920376f6ecSLeonard Crestez reg = <0x3d400000 0x400000>; 7930376f6ecSLeonard Crestez clock-names = "core", "pll", "alt", "apb"; 7940376f6ecSLeonard Crestez clocks = <&clk IMX8MN_CLK_DRAM_CORE>, 7950376f6ecSLeonard Crestez <&clk IMX8MN_DRAM_PLL>, 7960376f6ecSLeonard Crestez <&clk IMX8MN_CLK_DRAM_ALT>, 7970376f6ecSLeonard Crestez <&clk IMX8MN_CLK_DRAM_APB>; 7980376f6ecSLeonard Crestez }; 7990376f6ecSLeonard Crestez 8002d8e0747SJoakim Zhang ddr-pmu@3d800000 { 8012d8e0747SJoakim Zhang compatible = "fsl,imx8mn-ddr-pmu", "fsl,imx8m-ddr-pmu"; 8022d8e0747SJoakim Zhang reg = <0x3d800000 0x400000>; 8032d8e0747SJoakim Zhang interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 8042d8e0747SJoakim Zhang }; 8056c3debcbSAnson Huang }; 8066c3debcbSAnson Huang 8076c3debcbSAnson Huang usbphynop1: usbphynop1 { 8086c3debcbSAnson Huang compatible = "usb-nop-xceiv"; 8096c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_USB_PHY_REF>; 8106c3debcbSAnson Huang assigned-clocks = <&clk IMX8MN_CLK_USB_PHY_REF>; 8116c3debcbSAnson Huang assigned-clock-parents = <&clk IMX8MN_SYS_PLL1_100M>; 8126c3debcbSAnson Huang clock-names = "main_clk"; 8136c3debcbSAnson Huang }; 8146c3debcbSAnson Huang 8156c3debcbSAnson Huang usbphynop2: usbphynop2 { 8166c3debcbSAnson Huang compatible = "usb-nop-xceiv"; 8176c3debcbSAnson Huang clocks = <&clk IMX8MN_CLK_USB_PHY_REF>; 8186c3debcbSAnson Huang assigned-clocks = <&clk IMX8MN_CLK_USB_PHY_REF>; 8196c3debcbSAnson Huang assigned-clock-parents = <&clk IMX8MN_SYS_PLL1_100M>; 8206c3debcbSAnson Huang clock-names = "main_clk"; 8216c3debcbSAnson Huang }; 8226c3debcbSAnson Huang}; 823