1b9024cbcSNaveen Krishna Ch/* 2b9024cbcSNaveen Krishna Ch * SAMSUNG EXYNOS7 SoC device tree source 3b9024cbcSNaveen Krishna Ch * 4b9024cbcSNaveen Krishna Ch * Copyright (c) 2014 Samsung Electronics Co., Ltd. 5b9024cbcSNaveen Krishna Ch * http://www.samsung.com 6b9024cbcSNaveen Krishna Ch * 7b9024cbcSNaveen Krishna Ch * This program is free software; you can redistribute it and/or modify 8b9024cbcSNaveen Krishna Ch * it under the terms of the GNU General Public License version 2 as 9b9024cbcSNaveen Krishna Ch * published by the Free Software Foundation. 10b9024cbcSNaveen Krishna Ch */ 11b9024cbcSNaveen Krishna Ch 12b9024cbcSNaveen Krishna Ch#include <dt-bindings/clock/exynos7-clk.h> 13b9024cbcSNaveen Krishna Ch 14b9024cbcSNaveen Krishna Ch/ { 15b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos7"; 16b9024cbcSNaveen Krishna Ch interrupt-parent = <&gic>; 17b9024cbcSNaveen Krishna Ch #address-cells = <2>; 18b9024cbcSNaveen Krishna Ch #size-cells = <2>; 19b9024cbcSNaveen Krishna Ch 20f17a618bSNaveen Krishna Ch aliases { 21f17a618bSNaveen Krishna Ch pinctrl0 = &pinctrl_alive; 22f17a618bSNaveen Krishna Ch pinctrl1 = &pinctrl_bus0; 23f17a618bSNaveen Krishna Ch pinctrl2 = &pinctrl_nfc; 24f17a618bSNaveen Krishna Ch pinctrl3 = &pinctrl_touch; 25f17a618bSNaveen Krishna Ch pinctrl4 = &pinctrl_ff; 26f17a618bSNaveen Krishna Ch pinctrl5 = &pinctrl_ese; 27f17a618bSNaveen Krishna Ch pinctrl6 = &pinctrl_fsys0; 28f17a618bSNaveen Krishna Ch pinctrl7 = &pinctrl_fsys1; 29f17a618bSNaveen Krishna Ch }; 30f17a618bSNaveen Krishna Ch 31b9024cbcSNaveen Krishna Ch cpus { 32b9024cbcSNaveen Krishna Ch #address-cells = <1>; 33b9024cbcSNaveen Krishna Ch #size-cells = <0>; 34b9024cbcSNaveen Krishna Ch 35b9024cbcSNaveen Krishna Ch cpu@0 { 36b9024cbcSNaveen Krishna Ch device_type = "cpu"; 37b9024cbcSNaveen Krishna Ch compatible = "arm,cortex-a57", "arm,armv8"; 38b9024cbcSNaveen Krishna Ch reg = <0x0>; 39b9024cbcSNaveen Krishna Ch enable-method = "psci"; 40b9024cbcSNaveen Krishna Ch }; 41b9024cbcSNaveen Krishna Ch 42b9024cbcSNaveen Krishna Ch cpu@1 { 43b9024cbcSNaveen Krishna Ch device_type = "cpu"; 44b9024cbcSNaveen Krishna Ch compatible = "arm,cortex-a57", "arm,armv8"; 45b9024cbcSNaveen Krishna Ch reg = <0x1>; 46b9024cbcSNaveen Krishna Ch enable-method = "psci"; 47b9024cbcSNaveen Krishna Ch }; 48b9024cbcSNaveen Krishna Ch 49b9024cbcSNaveen Krishna Ch cpu@2 { 50b9024cbcSNaveen Krishna Ch device_type = "cpu"; 51b9024cbcSNaveen Krishna Ch compatible = "arm,cortex-a57", "arm,armv8"; 52b9024cbcSNaveen Krishna Ch reg = <0x2>; 53b9024cbcSNaveen Krishna Ch enable-method = "psci"; 54b9024cbcSNaveen Krishna Ch }; 55b9024cbcSNaveen Krishna Ch 56b9024cbcSNaveen Krishna Ch cpu@3 { 57b9024cbcSNaveen Krishna Ch device_type = "cpu"; 58b9024cbcSNaveen Krishna Ch compatible = "arm,cortex-a57", "arm,armv8"; 59b9024cbcSNaveen Krishna Ch reg = <0x3>; 60b9024cbcSNaveen Krishna Ch enable-method = "psci"; 61b9024cbcSNaveen Krishna Ch }; 62b9024cbcSNaveen Krishna Ch }; 63b9024cbcSNaveen Krishna Ch 64b9024cbcSNaveen Krishna Ch psci { 65b9024cbcSNaveen Krishna Ch compatible = "arm,psci-0.2"; 66b9024cbcSNaveen Krishna Ch method = "smc"; 67b9024cbcSNaveen Krishna Ch }; 68b9024cbcSNaveen Krishna Ch 69b9024cbcSNaveen Krishna Ch soc: soc { 70b9024cbcSNaveen Krishna Ch compatible = "simple-bus"; 71b9024cbcSNaveen Krishna Ch #address-cells = <1>; 72b9024cbcSNaveen Krishna Ch #size-cells = <1>; 73b9024cbcSNaveen Krishna Ch ranges = <0 0 0 0x18000000>; 74b9024cbcSNaveen Krishna Ch 75b9024cbcSNaveen Krishna Ch chipid@10000000 { 76b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos4210-chipid"; 77b9024cbcSNaveen Krishna Ch reg = <0x10000000 0x100>; 78b9024cbcSNaveen Krishna Ch }; 79b9024cbcSNaveen Krishna Ch 80b9024cbcSNaveen Krishna Ch fin_pll: xxti { 81b9024cbcSNaveen Krishna Ch compatible = "fixed-clock"; 82b9024cbcSNaveen Krishna Ch clock-output-names = "fin_pll"; 83b9024cbcSNaveen Krishna Ch #clock-cells = <0>; 84b9024cbcSNaveen Krishna Ch }; 85b9024cbcSNaveen Krishna Ch 86b9024cbcSNaveen Krishna Ch gic: interrupt-controller@11001000 { 87b9024cbcSNaveen Krishna Ch compatible = "arm,gic-400"; 88b9024cbcSNaveen Krishna Ch #interrupt-cells = <3>; 89b9024cbcSNaveen Krishna Ch #address-cells = <0>; 90b9024cbcSNaveen Krishna Ch interrupt-controller; 91b9024cbcSNaveen Krishna Ch reg = <0x11001000 0x1000>, 92b9024cbcSNaveen Krishna Ch <0x11002000 0x1000>, 93b9024cbcSNaveen Krishna Ch <0x11004000 0x2000>, 94b9024cbcSNaveen Krishna Ch <0x11006000 0x2000>; 95b9024cbcSNaveen Krishna Ch }; 96b9024cbcSNaveen Krishna Ch 97b9024cbcSNaveen Krishna Ch clock_topc: clock-controller@10570000 { 98b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos7-clock-topc"; 99b9024cbcSNaveen Krishna Ch reg = <0x10570000 0x10000>; 100b9024cbcSNaveen Krishna Ch #clock-cells = <1>; 101b9024cbcSNaveen Krishna Ch }; 102b9024cbcSNaveen Krishna Ch 103b9024cbcSNaveen Krishna Ch clock_top0: clock-controller@105d0000 { 104b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos7-clock-top0"; 105b9024cbcSNaveen Krishna Ch reg = <0x105d0000 0xb000>; 106b9024cbcSNaveen Krishna Ch #clock-cells = <1>; 107b9024cbcSNaveen Krishna Ch clocks = <&fin_pll>, <&clock_topc DOUT_SCLK_BUS0_PLL>, 108b9024cbcSNaveen Krishna Ch <&clock_topc DOUT_SCLK_BUS1_PLL>, 109b9024cbcSNaveen Krishna Ch <&clock_topc DOUT_SCLK_CC_PLL>, 110b9024cbcSNaveen Krishna Ch <&clock_topc DOUT_SCLK_MFC_PLL>; 111b9024cbcSNaveen Krishna Ch clock-names = "fin_pll", "dout_sclk_bus0_pll", 112b9024cbcSNaveen Krishna Ch "dout_sclk_bus1_pll", "dout_sclk_cc_pll", 113b9024cbcSNaveen Krishna Ch "dout_sclk_mfc_pll"; 114b9024cbcSNaveen Krishna Ch }; 115b9024cbcSNaveen Krishna Ch 116*6de6f73cSAbhilash Kesavan clock_top1: clock-controller@105e0000 { 117*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-clock-top1"; 118*6de6f73cSAbhilash Kesavan reg = <0x105e0000 0xb000>; 119*6de6f73cSAbhilash Kesavan #clock-cells = <1>; 120*6de6f73cSAbhilash Kesavan clocks = <&fin_pll>, <&clock_topc DOUT_SCLK_BUS0_PLL>, 121*6de6f73cSAbhilash Kesavan <&clock_topc DOUT_SCLK_BUS1_PLL>, 122*6de6f73cSAbhilash Kesavan <&clock_topc DOUT_SCLK_CC_PLL>, 123*6de6f73cSAbhilash Kesavan <&clock_topc DOUT_SCLK_MFC_PLL>; 124*6de6f73cSAbhilash Kesavan clock-names = "fin_pll", "dout_sclk_bus0_pll", 125*6de6f73cSAbhilash Kesavan "dout_sclk_bus1_pll", "dout_sclk_cc_pll", 126*6de6f73cSAbhilash Kesavan "dout_sclk_mfc_pll"; 127*6de6f73cSAbhilash Kesavan }; 128*6de6f73cSAbhilash Kesavan 129*6de6f73cSAbhilash Kesavan clock_ccore: clock-controller@105b0000 { 130*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-clock-ccore"; 131*6de6f73cSAbhilash Kesavan reg = <0x105b0000 0xd00>; 132*6de6f73cSAbhilash Kesavan #clock-cells = <1>; 133*6de6f73cSAbhilash Kesavan clocks = <&fin_pll>, <&clock_topc DOUT_ACLK_CCORE_133>; 134*6de6f73cSAbhilash Kesavan clock-names = "fin_pll", "dout_aclk_ccore_133"; 135*6de6f73cSAbhilash Kesavan }; 136*6de6f73cSAbhilash Kesavan 137b9024cbcSNaveen Krishna Ch clock_peric0: clock-controller@13610000 { 138b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos7-clock-peric0"; 139b9024cbcSNaveen Krishna Ch reg = <0x13610000 0xd00>; 140b9024cbcSNaveen Krishna Ch #clock-cells = <1>; 141b9024cbcSNaveen Krishna Ch clocks = <&fin_pll>, <&clock_top0 DOUT_ACLK_PERIC0>, 142b9024cbcSNaveen Krishna Ch <&clock_top0 CLK_SCLK_UART0>; 143b9024cbcSNaveen Krishna Ch clock-names = "fin_pll", "dout_aclk_peric0_66", 144b9024cbcSNaveen Krishna Ch "sclk_uart0"; 145b9024cbcSNaveen Krishna Ch }; 146b9024cbcSNaveen Krishna Ch 147b9024cbcSNaveen Krishna Ch clock_peric1: clock-controller@14c80000 { 148b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos7-clock-peric1"; 149b9024cbcSNaveen Krishna Ch reg = <0x14c80000 0xd00>; 150b9024cbcSNaveen Krishna Ch #clock-cells = <1>; 151b9024cbcSNaveen Krishna Ch clocks = <&fin_pll>, <&clock_top0 DOUT_ACLK_PERIC1>, 152b9024cbcSNaveen Krishna Ch <&clock_top0 CLK_SCLK_UART1>, 153b9024cbcSNaveen Krishna Ch <&clock_top0 CLK_SCLK_UART2>, 154b9024cbcSNaveen Krishna Ch <&clock_top0 CLK_SCLK_UART3>; 155b9024cbcSNaveen Krishna Ch clock-names = "fin_pll", "dout_aclk_peric1_66", 156b9024cbcSNaveen Krishna Ch "sclk_uart1", "sclk_uart2", "sclk_uart3"; 157b9024cbcSNaveen Krishna Ch }; 158b9024cbcSNaveen Krishna Ch 159b9024cbcSNaveen Krishna Ch clock_peris: clock-controller@10040000 { 160b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos7-clock-peris"; 161b9024cbcSNaveen Krishna Ch reg = <0x10040000 0xd00>; 162b9024cbcSNaveen Krishna Ch #clock-cells = <1>; 163b9024cbcSNaveen Krishna Ch clocks = <&fin_pll>, <&clock_topc DOUT_ACLK_PERIS>; 164b9024cbcSNaveen Krishna Ch clock-names = "fin_pll", "dout_aclk_peris_66"; 165b9024cbcSNaveen Krishna Ch }; 166b9024cbcSNaveen Krishna Ch 167*6de6f73cSAbhilash Kesavan clock_fsys0: clock-controller@10e90000 { 168*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-clock-fsys0"; 169*6de6f73cSAbhilash Kesavan reg = <0x10e90000 0xd00>; 170*6de6f73cSAbhilash Kesavan #clock-cells = <1>; 171*6de6f73cSAbhilash Kesavan clocks = <&fin_pll>, <&clock_top1 DOUT_ACLK_FSYS0_200>, 172*6de6f73cSAbhilash Kesavan <&clock_top1 DOUT_SCLK_MMC2>; 173*6de6f73cSAbhilash Kesavan clock-names = "fin_pll", "dout_aclk_fsys0_200", 174*6de6f73cSAbhilash Kesavan "dout_sclk_mmc2"; 175*6de6f73cSAbhilash Kesavan }; 176*6de6f73cSAbhilash Kesavan 177*6de6f73cSAbhilash Kesavan clock_fsys1: clock-controller@156e0000 { 178*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-clock-fsys1"; 179*6de6f73cSAbhilash Kesavan reg = <0x156e0000 0xd00>; 180*6de6f73cSAbhilash Kesavan #clock-cells = <1>; 181*6de6f73cSAbhilash Kesavan clocks = <&fin_pll>, <&clock_top1 DOUT_ACLK_FSYS1_200>, 182*6de6f73cSAbhilash Kesavan <&clock_top1 DOUT_SCLK_MMC0>, 183*6de6f73cSAbhilash Kesavan <&clock_top1 DOUT_SCLK_MMC1>; 184*6de6f73cSAbhilash Kesavan clock-names = "fin_pll", "dout_aclk_fsys1_200", 185*6de6f73cSAbhilash Kesavan "dout_sclk_mmc0", "dout_sclk_mmc1"; 186*6de6f73cSAbhilash Kesavan }; 187*6de6f73cSAbhilash Kesavan 188b9024cbcSNaveen Krishna Ch serial_0: serial@13630000 { 189b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos4210-uart"; 190b9024cbcSNaveen Krishna Ch reg = <0x13630000 0x100>; 191b9024cbcSNaveen Krishna Ch interrupts = <0 440 0>; 192b9024cbcSNaveen Krishna Ch clocks = <&clock_peric0 PCLK_UART0>, 193b9024cbcSNaveen Krishna Ch <&clock_peric0 SCLK_UART0>; 194b9024cbcSNaveen Krishna Ch clock-names = "uart", "clk_uart_baud0"; 195b9024cbcSNaveen Krishna Ch status = "disabled"; 196b9024cbcSNaveen Krishna Ch }; 197b9024cbcSNaveen Krishna Ch 198b9024cbcSNaveen Krishna Ch serial_1: serial@14c20000 { 199b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos4210-uart"; 200b9024cbcSNaveen Krishna Ch reg = <0x14c20000 0x100>; 201b9024cbcSNaveen Krishna Ch interrupts = <0 456 0>; 202b9024cbcSNaveen Krishna Ch clocks = <&clock_peric1 PCLK_UART1>, 203b9024cbcSNaveen Krishna Ch <&clock_peric1 SCLK_UART1>; 204b9024cbcSNaveen Krishna Ch clock-names = "uart", "clk_uart_baud0"; 205b9024cbcSNaveen Krishna Ch status = "disabled"; 206b9024cbcSNaveen Krishna Ch }; 207b9024cbcSNaveen Krishna Ch 208b9024cbcSNaveen Krishna Ch serial_2: serial@14c30000 { 209b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos4210-uart"; 210b9024cbcSNaveen Krishna Ch reg = <0x14c30000 0x100>; 211b9024cbcSNaveen Krishna Ch interrupts = <0 457 0>; 212b9024cbcSNaveen Krishna Ch clocks = <&clock_peric1 PCLK_UART2>, 213b9024cbcSNaveen Krishna Ch <&clock_peric1 SCLK_UART2>; 214b9024cbcSNaveen Krishna Ch clock-names = "uart", "clk_uart_baud0"; 215b9024cbcSNaveen Krishna Ch status = "disabled"; 216b9024cbcSNaveen Krishna Ch }; 217b9024cbcSNaveen Krishna Ch 218b9024cbcSNaveen Krishna Ch serial_3: serial@14c40000 { 219b9024cbcSNaveen Krishna Ch compatible = "samsung,exynos4210-uart"; 220b9024cbcSNaveen Krishna Ch reg = <0x14c40000 0x100>; 221b9024cbcSNaveen Krishna Ch interrupts = <0 458 0>; 222b9024cbcSNaveen Krishna Ch clocks = <&clock_peric1 PCLK_UART3>, 223b9024cbcSNaveen Krishna Ch <&clock_peric1 SCLK_UART3>; 224b9024cbcSNaveen Krishna Ch clock-names = "uart", "clk_uart_baud0"; 225b9024cbcSNaveen Krishna Ch status = "disabled"; 226b9024cbcSNaveen Krishna Ch }; 227b9024cbcSNaveen Krishna Ch 228f17a618bSNaveen Krishna Ch pinctrl_alive: pinctrl@10580000 { 229f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-pinctrl"; 230f17a618bSNaveen Krishna Ch reg = <0x10580000 0x1000>; 231f17a618bSNaveen Krishna Ch 232f17a618bSNaveen Krishna Ch wakeup-interrupt-controller { 233f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-wakeup-eint"; 234f17a618bSNaveen Krishna Ch interrupt-parent = <&gic>; 235f17a618bSNaveen Krishna Ch interrupts = <0 16 0>; 236f17a618bSNaveen Krishna Ch }; 237f17a618bSNaveen Krishna Ch }; 238f17a618bSNaveen Krishna Ch 239f17a618bSNaveen Krishna Ch pinctrl_bus0: pinctrl@13470000 { 240f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-pinctrl"; 241f17a618bSNaveen Krishna Ch reg = <0x13470000 0x1000>; 242f17a618bSNaveen Krishna Ch interrupts = <0 383 0>; 243f17a618bSNaveen Krishna Ch }; 244f17a618bSNaveen Krishna Ch 245f17a618bSNaveen Krishna Ch pinctrl_nfc: pinctrl@14cd0000 { 246f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-pinctrl"; 247f17a618bSNaveen Krishna Ch reg = <0x14cd0000 0x1000>; 248f17a618bSNaveen Krishna Ch interrupts = <0 473 0>; 249f17a618bSNaveen Krishna Ch }; 250f17a618bSNaveen Krishna Ch 251f17a618bSNaveen Krishna Ch pinctrl_touch: pinctrl@14ce0000 { 252f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-pinctrl"; 253f17a618bSNaveen Krishna Ch reg = <0x14ce0000 0x1000>; 254f17a618bSNaveen Krishna Ch interrupts = <0 474 0>; 255f17a618bSNaveen Krishna Ch }; 256f17a618bSNaveen Krishna Ch 257f17a618bSNaveen Krishna Ch pinctrl_ff: pinctrl@14c90000 { 258f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-pinctrl"; 259f17a618bSNaveen Krishna Ch reg = <0x14c90000 0x1000>; 260f17a618bSNaveen Krishna Ch interrupts = <0 475 0>; 261f17a618bSNaveen Krishna Ch }; 262f17a618bSNaveen Krishna Ch 263f17a618bSNaveen Krishna Ch pinctrl_ese: pinctrl@14ca0000 { 264f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-pinctrl"; 265f17a618bSNaveen Krishna Ch reg = <0x14ca0000 0x1000>; 266f17a618bSNaveen Krishna Ch interrupts = <0 476 0>; 267f17a618bSNaveen Krishna Ch }; 268f17a618bSNaveen Krishna Ch 269f17a618bSNaveen Krishna Ch pinctrl_fsys0: pinctrl@10e60000 { 270f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-pinctrl"; 271f17a618bSNaveen Krishna Ch reg = <0x10e60000 0x1000>; 272f17a618bSNaveen Krishna Ch interrupts = <0 221 0>; 273f17a618bSNaveen Krishna Ch }; 274f17a618bSNaveen Krishna Ch 275f17a618bSNaveen Krishna Ch pinctrl_fsys1: pinctrl@15690000 { 276f17a618bSNaveen Krishna Ch compatible = "samsung,exynos7-pinctrl"; 277f17a618bSNaveen Krishna Ch reg = <0x15690000 0x1000>; 278f17a618bSNaveen Krishna Ch interrupts = <0 203 0>; 279f17a618bSNaveen Krishna Ch }; 280f17a618bSNaveen Krishna Ch 281*6de6f73cSAbhilash Kesavan hsi2c_0: hsi2c@13640000 { 282*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 283*6de6f73cSAbhilash Kesavan reg = <0x13640000 0x1000>; 284*6de6f73cSAbhilash Kesavan interrupts = <0 441 0>; 285*6de6f73cSAbhilash Kesavan #address-cells = <1>; 286*6de6f73cSAbhilash Kesavan #size-cells = <0>; 287*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 288*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c0_bus>; 289*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_HSI2C0>; 290*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 291*6de6f73cSAbhilash Kesavan status = "disabled"; 292*6de6f73cSAbhilash Kesavan }; 293*6de6f73cSAbhilash Kesavan 294*6de6f73cSAbhilash Kesavan hsi2c_1: hsi2c@13650000 { 295*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 296*6de6f73cSAbhilash Kesavan reg = <0x13650000 0x1000>; 297*6de6f73cSAbhilash Kesavan interrupts = <0 442 0>; 298*6de6f73cSAbhilash Kesavan #address-cells = <1>; 299*6de6f73cSAbhilash Kesavan #size-cells = <0>; 300*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 301*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c1_bus>; 302*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_HSI2C1>; 303*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 304*6de6f73cSAbhilash Kesavan status = "disabled"; 305*6de6f73cSAbhilash Kesavan }; 306*6de6f73cSAbhilash Kesavan 307*6de6f73cSAbhilash Kesavan hsi2c_2: hsi2c@14e60000 { 308*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 309*6de6f73cSAbhilash Kesavan reg = <0x14e60000 0x1000>; 310*6de6f73cSAbhilash Kesavan interrupts = <0 459 0>; 311*6de6f73cSAbhilash Kesavan #address-cells = <1>; 312*6de6f73cSAbhilash Kesavan #size-cells = <0>; 313*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 314*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c2_bus>; 315*6de6f73cSAbhilash Kesavan clocks = <&clock_peric1 PCLK_HSI2C2>; 316*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 317*6de6f73cSAbhilash Kesavan status = "disabled"; 318*6de6f73cSAbhilash Kesavan }; 319*6de6f73cSAbhilash Kesavan 320*6de6f73cSAbhilash Kesavan hsi2c_3: hsi2c@14e70000 { 321*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 322*6de6f73cSAbhilash Kesavan reg = <0x14e70000 0x1000>; 323*6de6f73cSAbhilash Kesavan interrupts = <0 460 0>; 324*6de6f73cSAbhilash Kesavan #address-cells = <1>; 325*6de6f73cSAbhilash Kesavan #size-cells = <0>; 326*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 327*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c3_bus>; 328*6de6f73cSAbhilash Kesavan clocks = <&clock_peric1 PCLK_HSI2C3>; 329*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 330*6de6f73cSAbhilash Kesavan status = "disabled"; 331*6de6f73cSAbhilash Kesavan }; 332*6de6f73cSAbhilash Kesavan 333*6de6f73cSAbhilash Kesavan hsi2c_4: hsi2c@13660000 { 334*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 335*6de6f73cSAbhilash Kesavan reg = <0x13660000 0x1000>; 336*6de6f73cSAbhilash Kesavan interrupts = <0 443 0>; 337*6de6f73cSAbhilash Kesavan #address-cells = <1>; 338*6de6f73cSAbhilash Kesavan #size-cells = <0>; 339*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 340*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c4_bus>; 341*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_HSI2C4>; 342*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 343*6de6f73cSAbhilash Kesavan status = "disabled"; 344*6de6f73cSAbhilash Kesavan }; 345*6de6f73cSAbhilash Kesavan 346*6de6f73cSAbhilash Kesavan hsi2c_5: hsi2c@13670000 { 347*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 348*6de6f73cSAbhilash Kesavan reg = <0x13670000 0x1000>; 349*6de6f73cSAbhilash Kesavan interrupts = <0 444 0>; 350*6de6f73cSAbhilash Kesavan #address-cells = <1>; 351*6de6f73cSAbhilash Kesavan #size-cells = <0>; 352*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 353*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c5_bus>; 354*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_HSI2C5>; 355*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 356*6de6f73cSAbhilash Kesavan status = "disabled"; 357*6de6f73cSAbhilash Kesavan }; 358*6de6f73cSAbhilash Kesavan 359*6de6f73cSAbhilash Kesavan hsi2c_6: hsi2c@14e00000 { 360*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 361*6de6f73cSAbhilash Kesavan reg = <0x14e00000 0x1000>; 362*6de6f73cSAbhilash Kesavan interrupts = <0 461 0>; 363*6de6f73cSAbhilash Kesavan #address-cells = <1>; 364*6de6f73cSAbhilash Kesavan #size-cells = <0>; 365*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 366*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c6_bus>; 367*6de6f73cSAbhilash Kesavan clocks = <&clock_peric1 PCLK_HSI2C6>; 368*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 369*6de6f73cSAbhilash Kesavan status = "disabled"; 370*6de6f73cSAbhilash Kesavan }; 371*6de6f73cSAbhilash Kesavan 372*6de6f73cSAbhilash Kesavan hsi2c_7: hsi2c@13e10000 { 373*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 374*6de6f73cSAbhilash Kesavan reg = <0x13e10000 0x1000>; 375*6de6f73cSAbhilash Kesavan interrupts = <0 462 0>; 376*6de6f73cSAbhilash Kesavan #address-cells = <1>; 377*6de6f73cSAbhilash Kesavan #size-cells = <0>; 378*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 379*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c7_bus>; 380*6de6f73cSAbhilash Kesavan clocks = <&clock_peric1 PCLK_HSI2C7>; 381*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 382*6de6f73cSAbhilash Kesavan status = "disabled"; 383*6de6f73cSAbhilash Kesavan }; 384*6de6f73cSAbhilash Kesavan 385*6de6f73cSAbhilash Kesavan hsi2c_8: hsi2c@14e20000 { 386*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 387*6de6f73cSAbhilash Kesavan reg = <0x14e20000 0x1000>; 388*6de6f73cSAbhilash Kesavan interrupts = <0 463 0>; 389*6de6f73cSAbhilash Kesavan #address-cells = <1>; 390*6de6f73cSAbhilash Kesavan #size-cells = <0>; 391*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 392*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c8_bus>; 393*6de6f73cSAbhilash Kesavan clocks = <&clock_peric1 PCLK_HSI2C8>; 394*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 395*6de6f73cSAbhilash Kesavan status = "disabled"; 396*6de6f73cSAbhilash Kesavan }; 397*6de6f73cSAbhilash Kesavan 398*6de6f73cSAbhilash Kesavan hsi2c_9: hsi2c@13680000 { 399*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 400*6de6f73cSAbhilash Kesavan reg = <0x13680000 0x1000>; 401*6de6f73cSAbhilash Kesavan interrupts = <0 445 0>; 402*6de6f73cSAbhilash Kesavan #address-cells = <1>; 403*6de6f73cSAbhilash Kesavan #size-cells = <0>; 404*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 405*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c9_bus>; 406*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_HSI2C9>; 407*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 408*6de6f73cSAbhilash Kesavan status = "disabled"; 409*6de6f73cSAbhilash Kesavan }; 410*6de6f73cSAbhilash Kesavan 411*6de6f73cSAbhilash Kesavan hsi2c_10: hsi2c@13690000 { 412*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 413*6de6f73cSAbhilash Kesavan reg = <0x13690000 0x1000>; 414*6de6f73cSAbhilash Kesavan interrupts = <0 446 0>; 415*6de6f73cSAbhilash Kesavan #address-cells = <1>; 416*6de6f73cSAbhilash Kesavan #size-cells = <0>; 417*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 418*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c10_bus>; 419*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_HSI2C10>; 420*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 421*6de6f73cSAbhilash Kesavan status = "disabled"; 422*6de6f73cSAbhilash Kesavan }; 423*6de6f73cSAbhilash Kesavan 424*6de6f73cSAbhilash Kesavan hsi2c_11: hsi2c@136a0000 { 425*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-hsi2c"; 426*6de6f73cSAbhilash Kesavan reg = <0x136a0000 0x1000>; 427*6de6f73cSAbhilash Kesavan interrupts = <0 447 0>; 428*6de6f73cSAbhilash Kesavan #address-cells = <1>; 429*6de6f73cSAbhilash Kesavan #size-cells = <0>; 430*6de6f73cSAbhilash Kesavan pinctrl-names = "default"; 431*6de6f73cSAbhilash Kesavan pinctrl-0 = <&hs_i2c11_bus>; 432*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_HSI2C11>; 433*6de6f73cSAbhilash Kesavan clock-names = "hsi2c"; 434*6de6f73cSAbhilash Kesavan status = "disabled"; 435*6de6f73cSAbhilash Kesavan }; 436*6de6f73cSAbhilash Kesavan 437b9024cbcSNaveen Krishna Ch timer { 438b9024cbcSNaveen Krishna Ch compatible = "arm,armv8-timer"; 439b9024cbcSNaveen Krishna Ch interrupts = <1 13 0xff01>, 440b9024cbcSNaveen Krishna Ch <1 14 0xff01>, 441b9024cbcSNaveen Krishna Ch <1 11 0xff01>, 442b9024cbcSNaveen Krishna Ch <1 10 0xff01>; 443b9024cbcSNaveen Krishna Ch }; 4440a7d1d80SAbhilash Kesavan 4450a7d1d80SAbhilash Kesavan pmu_system_controller: system-controller@105c0000 { 4460a7d1d80SAbhilash Kesavan compatible = "samsung,exynos7-pmu", "syscon"; 4470a7d1d80SAbhilash Kesavan reg = <0x105c0000 0x5000>; 4480a7d1d80SAbhilash Kesavan }; 449*6de6f73cSAbhilash Kesavan 450*6de6f73cSAbhilash Kesavan rtc: rtc@10590000 { 451*6de6f73cSAbhilash Kesavan compatible = "samsung,s3c6410-rtc"; 452*6de6f73cSAbhilash Kesavan reg = <0x10590000 0x100>; 453*6de6f73cSAbhilash Kesavan interrupts = <0 355 0>, <0 356 0>; 454*6de6f73cSAbhilash Kesavan clocks = <&clock_ccore PCLK_RTC>; 455*6de6f73cSAbhilash Kesavan clock-names = "rtc"; 456*6de6f73cSAbhilash Kesavan status = "disabled"; 457*6de6f73cSAbhilash Kesavan }; 458*6de6f73cSAbhilash Kesavan 459*6de6f73cSAbhilash Kesavan watchdog: watchdog@101d0000 { 460*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-wdt"; 461*6de6f73cSAbhilash Kesavan reg = <0x101d0000 0x100>; 462*6de6f73cSAbhilash Kesavan interrupts = <0 110 0>; 463*6de6f73cSAbhilash Kesavan clocks = <&clock_peris PCLK_WDT>; 464*6de6f73cSAbhilash Kesavan clock-names = "watchdog"; 465*6de6f73cSAbhilash Kesavan samsung,syscon-phandle = <&pmu_system_controller>; 466*6de6f73cSAbhilash Kesavan status = "disabled"; 467*6de6f73cSAbhilash Kesavan }; 468*6de6f73cSAbhilash Kesavan 469*6de6f73cSAbhilash Kesavan mmc_0: mmc@15740000 { 470*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-dw-mshc-smu"; 471*6de6f73cSAbhilash Kesavan interrupts = <0 201 0>; 472*6de6f73cSAbhilash Kesavan #address-cells = <1>; 473*6de6f73cSAbhilash Kesavan #size-cells = <0>; 474*6de6f73cSAbhilash Kesavan reg = <0x15740000 0x2000>; 475*6de6f73cSAbhilash Kesavan clocks = <&clock_fsys1 ACLK_MMC0>, 476*6de6f73cSAbhilash Kesavan <&clock_top1 CLK_SCLK_MMC0>; 477*6de6f73cSAbhilash Kesavan clock-names = "biu", "ciu"; 478*6de6f73cSAbhilash Kesavan fifo-depth = <0x40>; 479*6de6f73cSAbhilash Kesavan status = "disabled"; 480*6de6f73cSAbhilash Kesavan }; 481*6de6f73cSAbhilash Kesavan 482*6de6f73cSAbhilash Kesavan mmc_1: mmc@15750000 { 483*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-dw-mshc"; 484*6de6f73cSAbhilash Kesavan interrupts = <0 202 0>; 485*6de6f73cSAbhilash Kesavan #address-cells = <1>; 486*6de6f73cSAbhilash Kesavan #size-cells = <0>; 487*6de6f73cSAbhilash Kesavan reg = <0x15750000 0x2000>; 488*6de6f73cSAbhilash Kesavan clocks = <&clock_fsys1 ACLK_MMC1>, 489*6de6f73cSAbhilash Kesavan <&clock_top1 CLK_SCLK_MMC1>; 490*6de6f73cSAbhilash Kesavan clock-names = "biu", "ciu"; 491*6de6f73cSAbhilash Kesavan fifo-depth = <0x40>; 492*6de6f73cSAbhilash Kesavan status = "disabled"; 493*6de6f73cSAbhilash Kesavan }; 494*6de6f73cSAbhilash Kesavan 495*6de6f73cSAbhilash Kesavan mmc_2: mmc@15560000 { 496*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-dw-mshc-smu"; 497*6de6f73cSAbhilash Kesavan interrupts = <0 216 0>; 498*6de6f73cSAbhilash Kesavan #address-cells = <1>; 499*6de6f73cSAbhilash Kesavan #size-cells = <0>; 500*6de6f73cSAbhilash Kesavan reg = <0x15560000 0x2000>; 501*6de6f73cSAbhilash Kesavan clocks = <&clock_fsys0 ACLK_MMC2>, 502*6de6f73cSAbhilash Kesavan <&clock_top1 CLK_SCLK_MMC2>; 503*6de6f73cSAbhilash Kesavan clock-names = "biu", "ciu"; 504*6de6f73cSAbhilash Kesavan fifo-depth = <0x40>; 505*6de6f73cSAbhilash Kesavan status = "disabled"; 506*6de6f73cSAbhilash Kesavan }; 507*6de6f73cSAbhilash Kesavan 508*6de6f73cSAbhilash Kesavan adc: adc@13620000 { 509*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos7-adc"; 510*6de6f73cSAbhilash Kesavan reg = <0x13620000 0x100>; 511*6de6f73cSAbhilash Kesavan interrupts = <0 448 0>; 512*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_ADCIF>; 513*6de6f73cSAbhilash Kesavan clock-names = "adc"; 514*6de6f73cSAbhilash Kesavan #io-channel-cells = <1>; 515*6de6f73cSAbhilash Kesavan io-channel-ranges; 516*6de6f73cSAbhilash Kesavan status = "disabled"; 517*6de6f73cSAbhilash Kesavan }; 518*6de6f73cSAbhilash Kesavan 519*6de6f73cSAbhilash Kesavan pwm: pwm@136c0000 { 520*6de6f73cSAbhilash Kesavan compatible = "samsung,exynos4210-pwm"; 521*6de6f73cSAbhilash Kesavan reg = <0x136c0000 0x100>; 522*6de6f73cSAbhilash Kesavan samsung,pwm-outputs = <0>, <1>, <2>, <3>; 523*6de6f73cSAbhilash Kesavan #pwm-cells = <3>; 524*6de6f73cSAbhilash Kesavan clocks = <&clock_peric0 PCLK_PWM>; 525*6de6f73cSAbhilash Kesavan clock-names = "timers"; 526*6de6f73cSAbhilash Kesavan }; 527b9024cbcSNaveen Krishna Ch }; 528b9024cbcSNaveen Krishna Ch}; 529f17a618bSNaveen Krishna Ch 530f17a618bSNaveen Krishna Ch#include "exynos7-pinctrl.dtsi" 531