xref: /openbmc/linux/arch/arm64/boot/dts/broadcom/northstar2/ns2.dtsi (revision 5ee9cd065836e5934710ca35653bce7905add20b)
163a913c1SScott Branden/*
263a913c1SScott Branden *  BSD LICENSE
363a913c1SScott Branden *
463a913c1SScott Branden *  Copyright (c) 2015 Broadcom.  All rights reserved.
563a913c1SScott Branden *
663a913c1SScott Branden *  Redistribution and use in source and binary forms, with or without
763a913c1SScott Branden *  modification, are permitted provided that the following conditions
863a913c1SScott Branden *  are met:
963a913c1SScott Branden *
1063a913c1SScott Branden *    * Redistributions of source code must retain the above copyright
1163a913c1SScott Branden *      notice, this list of conditions and the following disclaimer.
1263a913c1SScott Branden *    * Redistributions in binary form must reproduce the above copyright
1363a913c1SScott Branden *      notice, this list of conditions and the following disclaimer in
1463a913c1SScott Branden *      the documentation and/or other materials provided with the
1563a913c1SScott Branden *      distribution.
1663a913c1SScott Branden *    * Neither the name of Broadcom Corporation nor the names of its
1763a913c1SScott Branden *      contributors may be used to endorse or promote products derived
1863a913c1SScott Branden *      from this software without specific prior written permission.
1963a913c1SScott Branden *
2063a913c1SScott Branden *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
2163a913c1SScott Branden *  "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
2263a913c1SScott Branden *  LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
2363a913c1SScott Branden *  A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
2463a913c1SScott Branden *  OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
2563a913c1SScott Branden *  SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
2663a913c1SScott Branden *  LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
2763a913c1SScott Branden *  DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
2863a913c1SScott Branden *  THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
2963a913c1SScott Branden *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
3063a913c1SScott Branden * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
3163a913c1SScott Branden */
3263a913c1SScott Branden
3363a913c1SScott Branden/memreserve/ 0x81000000 0x00200000;
3463a913c1SScott Branden
3563a913c1SScott Branden#include <dt-bindings/interrupt-controller/arm-gic.h>
3663a913c1SScott Branden#include <dt-bindings/clock/bcm-ns2.h>
3763a913c1SScott Branden
3863a913c1SScott Branden/ {
3963a913c1SScott Branden	compatible = "brcm,ns2";
4063a913c1SScott Branden	interrupt-parent = <&gic>;
4163a913c1SScott Branden	#address-cells = <2>;
4263a913c1SScott Branden	#size-cells = <2>;
4363a913c1SScott Branden
4463a913c1SScott Branden	cpus {
4563a913c1SScott Branden		#address-cells = <2>;
4663a913c1SScott Branden		#size-cells = <0>;
4763a913c1SScott Branden
4863a913c1SScott Branden		A57_0: cpu@0 {
4963a913c1SScott Branden			device_type = "cpu";
5031af04cdSRob Herring			compatible = "arm,cortex-a57";
5163a913c1SScott Branden			reg = <0 0>;
5263a913c1SScott Branden			enable-method = "psci";
5363a913c1SScott Branden			next-level-cache = <&CLUSTER0_L2>;
5463a913c1SScott Branden		};
5563a913c1SScott Branden
5663a913c1SScott Branden		A57_1: cpu@1 {
5763a913c1SScott Branden			device_type = "cpu";
5831af04cdSRob Herring			compatible = "arm,cortex-a57";
5963a913c1SScott Branden			reg = <0 1>;
6063a913c1SScott Branden			enable-method = "psci";
6163a913c1SScott Branden			next-level-cache = <&CLUSTER0_L2>;
6263a913c1SScott Branden		};
6363a913c1SScott Branden
6463a913c1SScott Branden		A57_2: cpu@2 {
6563a913c1SScott Branden			device_type = "cpu";
6631af04cdSRob Herring			compatible = "arm,cortex-a57";
6763a913c1SScott Branden			reg = <0 2>;
6863a913c1SScott Branden			enable-method = "psci";
6963a913c1SScott Branden			next-level-cache = <&CLUSTER0_L2>;
7063a913c1SScott Branden		};
7163a913c1SScott Branden
7263a913c1SScott Branden		A57_3: cpu@3 {
7363a913c1SScott Branden			device_type = "cpu";
7431af04cdSRob Herring			compatible = "arm,cortex-a57";
7563a913c1SScott Branden			reg = <0 3>;
7663a913c1SScott Branden			enable-method = "psci";
7763a913c1SScott Branden			next-level-cache = <&CLUSTER0_L2>;
7863a913c1SScott Branden		};
7963a913c1SScott Branden
80d8bcaabeSRob Herring		CLUSTER0_L2: l2-cache@0 {
8163a913c1SScott Branden			compatible = "cache";
82e567e58dSPierre Gondois			cache-level = <2>;
830709e55eSKrzysztof Kozlowski			cache-unified;
8463a913c1SScott Branden		};
8563a913c1SScott Branden	};
8663a913c1SScott Branden
8763a913c1SScott Branden	psci {
8863a913c1SScott Branden		compatible = "arm,psci-1.0";
8963a913c1SScott Branden		method = "smc";
9063a913c1SScott Branden	};
9163a913c1SScott Branden
9263a913c1SScott Branden	timer {
9363a913c1SScott Branden		compatible = "arm,armv8-timer";
9463a913c1SScott Branden		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0xff) |
9563a913c1SScott Branden			      IRQ_TYPE_LEVEL_LOW)>,
9663a913c1SScott Branden			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(0xff) |
9763a913c1SScott Branden			      IRQ_TYPE_LEVEL_LOW)>,
9863a913c1SScott Branden			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(0xff) |
9963a913c1SScott Branden			      IRQ_TYPE_LEVEL_LOW)>,
10063a913c1SScott Branden			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(0xff) |
10163a913c1SScott Branden			      IRQ_TYPE_LEVEL_LOW)>;
10263a913c1SScott Branden	};
10363a913c1SScott Branden
10463a913c1SScott Branden	pmu {
10563a913c1SScott Branden		compatible = "arm,armv8-pmuv3";
10663a913c1SScott Branden		interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
10763a913c1SScott Branden			     <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
10863a913c1SScott Branden			     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
10963a913c1SScott Branden			     <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
11063a913c1SScott Branden		interrupt-affinity = <&A57_0>,
11163a913c1SScott Branden				     <&A57_1>,
11263a913c1SScott Branden				     <&A57_2>,
11363a913c1SScott Branden				     <&A57_3>;
11463a913c1SScott Branden	};
11563a913c1SScott Branden
11663a913c1SScott Branden	pcie0: pcie@20020000 {
11763a913c1SScott Branden		compatible = "brcm,iproc-pcie";
11863a913c1SScott Branden		reg = <0 0x20020000 0 0x1000>;
11963a913c1SScott Branden		dma-coherent;
12063a913c1SScott Branden
12163a913c1SScott Branden		#interrupt-cells = <1>;
12263a913c1SScott Branden		interrupt-map-mask = <0 0 0 0>;
123d0b8aed9SRay Jui		interrupt-map = <0 0 0 0 &gic 0 GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>;
12463a913c1SScott Branden
12563a913c1SScott Branden		linux,pci-domain = <0>;
12663a913c1SScott Branden
12763a913c1SScott Branden		bus-range = <0x00 0xff>;
12863a913c1SScott Branden
12963a913c1SScott Branden		#address-cells = <3>;
13063a913c1SScott Branden		#size-cells = <2>;
13163a913c1SScott Branden		device_type = "pci";
13263a913c1SScott Branden		ranges = <0x83000000 0 0x00000000 0 0x00000000 0 0x20000000>;
13363a913c1SScott Branden
13463a913c1SScott Branden		brcm,pcie-ob;
13563a913c1SScott Branden		brcm,pcie-ob-oarr-size;
13663a913c1SScott Branden		brcm,pcie-ob-axi-offset = <0x00000000>;
13763a913c1SScott Branden		brcm,pcie-ob-window-size = <256>;
13863a913c1SScott Branden
13963a913c1SScott Branden		status = "disabled";
14063a913c1SScott Branden
14163a913c1SScott Branden		phys = <&pci_phy0>;
14263a913c1SScott Branden		phy-names = "pcie-phy";
14363a913c1SScott Branden
14463a913c1SScott Branden		msi-parent = <&v2m0>;
14563a913c1SScott Branden	};
14663a913c1SScott Branden
14763a913c1SScott Branden	pcie4: pcie@50020000 {
14863a913c1SScott Branden		compatible = "brcm,iproc-pcie";
14963a913c1SScott Branden		reg = <0 0x50020000 0 0x1000>;
15063a913c1SScott Branden		dma-coherent;
15163a913c1SScott Branden
15263a913c1SScott Branden		#interrupt-cells = <1>;
15363a913c1SScott Branden		interrupt-map-mask = <0 0 0 0>;
154d0b8aed9SRay Jui		interrupt-map = <0 0 0 0 &gic 0 GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
15563a913c1SScott Branden
15663a913c1SScott Branden		linux,pci-domain = <4>;
15763a913c1SScott Branden
15863a913c1SScott Branden		bus-range = <0x00 0xff>;
15963a913c1SScott Branden
16063a913c1SScott Branden		#address-cells = <3>;
16163a913c1SScott Branden		#size-cells = <2>;
16263a913c1SScott Branden		device_type = "pci";
16363a913c1SScott Branden		ranges = <0x83000000 0 0x00000000 0 0x30000000 0 0x20000000>;
16463a913c1SScott Branden
16563a913c1SScott Branden		brcm,pcie-ob;
16663a913c1SScott Branden		brcm,pcie-ob-oarr-size;
16763a913c1SScott Branden		brcm,pcie-ob-axi-offset = <0x30000000>;
16863a913c1SScott Branden		brcm,pcie-ob-window-size = <256>;
16963a913c1SScott Branden
17063a913c1SScott Branden		status = "disabled";
17163a913c1SScott Branden
17263a913c1SScott Branden		phys = <&pci_phy1>;
17363a913c1SScott Branden		phy-names = "pcie-phy";
17463a913c1SScott Branden
17563a913c1SScott Branden		msi-parent = <&v2m0>;
17663a913c1SScott Branden	};
17763a913c1SScott Branden
17863a913c1SScott Branden	pcie8: pcie@60c00000 {
17963a913c1SScott Branden		compatible = "brcm,iproc-pcie-paxc";
18063a913c1SScott Branden		reg = <0 0x60c00000 0 0x1000>;
18163a913c1SScott Branden		dma-coherent;
18263a913c1SScott Branden		linux,pci-domain = <8>;
18363a913c1SScott Branden
18463a913c1SScott Branden		bus-range = <0x0 0x1>;
18563a913c1SScott Branden
18663a913c1SScott Branden		#address-cells = <3>;
18763a913c1SScott Branden		#size-cells = <2>;
18863a913c1SScott Branden		device_type = "pci";
18963a913c1SScott Branden		ranges = <0x83000000 0 0x00000000 0 0x60000000 0 0x00c00000>;
19063a913c1SScott Branden
19163a913c1SScott Branden		status = "disabled";
19263a913c1SScott Branden
19363a913c1SScott Branden		msi-parent = <&v2m0>;
19463a913c1SScott Branden	};
19563a913c1SScott Branden
19663a913c1SScott Branden	soc: soc {
19763a913c1SScott Branden		compatible = "simple-bus";
19863a913c1SScott Branden		#address-cells = <1>;
19963a913c1SScott Branden		#size-cells = <1>;
20063a913c1SScott Branden		ranges = <0 0 0 0xffffffff>;
20163a913c1SScott Branden
20263a913c1SScott Branden		#include "ns2-clock.dtsi"
20363a913c1SScott Branden
20463a913c1SScott Branden		enet: ethernet@61000000 {
20563a913c1SScott Branden			compatible = "brcm,ns2-amac";
20663a913c1SScott Branden			reg = <0x61000000 0x1000>,
20763a913c1SScott Branden			      <0x61090000 0x1000>,
20863a913c1SScott Branden			      <0x61030000 0x100>;
20963a913c1SScott Branden			reg-names = "amac_base", "idm_base", "nicpm_base";
21063a913c1SScott Branden			interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>;
21163a913c1SScott Branden			dma-coherent;
21263a913c1SScott Branden			phy-handle = <&gphy0>;
21363a913c1SScott Branden			phy-mode = "rgmii";
21463a913c1SScott Branden			status = "disabled";
21563a913c1SScott Branden		};
21663a913c1SScott Branden
21763a913c1SScott Branden		pdc0: iproc-pdc0@612c0000 {
21863a913c1SScott Branden			compatible = "brcm,iproc-pdc-mbox";
21963a913c1SScott Branden			reg = <0x612c0000 0x445>;  /* PDC FS0 regs */
22063a913c1SScott Branden			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
22163a913c1SScott Branden			#mbox-cells = <1>;
22263a913c1SScott Branden			dma-coherent;
22363a913c1SScott Branden			brcm,rx-status-len = <32>;
22463a913c1SScott Branden			brcm,use-bcm-hdr;
22563a913c1SScott Branden		};
22663a913c1SScott Branden
22763a913c1SScott Branden		crypto0: crypto@612d0000 {
22863a913c1SScott Branden			compatible = "brcm,spum-crypto";
22963a913c1SScott Branden			reg = <0x612d0000 0x900>;
23063a913c1SScott Branden			mboxes = <&pdc0 0>;
23163a913c1SScott Branden		};
23263a913c1SScott Branden
23363a913c1SScott Branden		pdc1: iproc-pdc1@612e0000 {
23463a913c1SScott Branden			compatible = "brcm,iproc-pdc-mbox";
23563a913c1SScott Branden			reg = <0x612e0000 0x445>;  /* PDC FS1 regs */
23663a913c1SScott Branden			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
23763a913c1SScott Branden			#mbox-cells = <1>;
23863a913c1SScott Branden			dma-coherent;
23963a913c1SScott Branden			brcm,rx-status-len = <32>;
24063a913c1SScott Branden			brcm,use-bcm-hdr;
24163a913c1SScott Branden		};
24263a913c1SScott Branden
24363a913c1SScott Branden		crypto1: crypto@612f0000 {
24463a913c1SScott Branden			compatible = "brcm,spum-crypto";
24563a913c1SScott Branden			reg = <0x612f0000 0x900>;
24663a913c1SScott Branden			mboxes = <&pdc1 0>;
24763a913c1SScott Branden		};
24863a913c1SScott Branden
24963a913c1SScott Branden		pdc2: iproc-pdc2@61300000 {
25063a913c1SScott Branden			compatible = "brcm,iproc-pdc-mbox";
25163a913c1SScott Branden			reg = <0x61300000 0x445>;  /* PDC FS2 regs */
25263a913c1SScott Branden			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
25363a913c1SScott Branden			#mbox-cells = <1>;
25463a913c1SScott Branden			dma-coherent;
25563a913c1SScott Branden			brcm,rx-status-len = <32>;
25663a913c1SScott Branden			brcm,use-bcm-hdr;
25763a913c1SScott Branden		};
25863a913c1SScott Branden
25963a913c1SScott Branden		crypto2: crypto@61310000 {
26063a913c1SScott Branden			compatible = "brcm,spum-crypto";
26163a913c1SScott Branden			reg = <0x61310000 0x900>;
26263a913c1SScott Branden			mboxes = <&pdc2 0>;
26363a913c1SScott Branden		};
26463a913c1SScott Branden
26563a913c1SScott Branden		pdc3: iproc-pdc3@61320000 {
26663a913c1SScott Branden			compatible = "brcm,iproc-pdc-mbox";
26763a913c1SScott Branden			reg = <0x61320000 0x445>;  /* PDC FS3 regs */
26863a913c1SScott Branden			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
26963a913c1SScott Branden			#mbox-cells = <1>;
27063a913c1SScott Branden			dma-coherent;
27163a913c1SScott Branden			brcm,rx-status-len = <32>;
27263a913c1SScott Branden			brcm,use-bcm-hdr;
27363a913c1SScott Branden		};
27463a913c1SScott Branden
27563a913c1SScott Branden		crypto3: crypto@61330000 {
27663a913c1SScott Branden			compatible = "brcm,spum-crypto";
27763a913c1SScott Branden			reg = <0x61330000 0x900>;
27863a913c1SScott Branden			mboxes = <&pdc3 0>;
27963a913c1SScott Branden		};
28063a913c1SScott Branden
281c210c1d8SKrzysztof Kozlowski		dma0: dma-controller@61360000 {
28263a913c1SScott Branden			compatible = "arm,pl330", "arm,primecell";
28363a913c1SScott Branden			reg = <0x61360000 0x1000>;
28463a913c1SScott Branden			interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
28563a913c1SScott Branden				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
28663a913c1SScott Branden				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
28763a913c1SScott Branden				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
28863a913c1SScott Branden				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
28963a913c1SScott Branden				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
29063a913c1SScott Branden				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
29163a913c1SScott Branden				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
29263a913c1SScott Branden				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>;
29363a913c1SScott Branden			#dma-cells = <1>;
29463a913c1SScott Branden			clocks = <&iprocslow>;
29563a913c1SScott Branden			clock-names = "apb_pclk";
29663a913c1SScott Branden		};
29763a913c1SScott Branden
298b76e1186SKrzysztof Kozlowski		smmu: iommu@64000000 {
29963a913c1SScott Branden			compatible = "arm,mmu-500";
30063a913c1SScott Branden			reg = <0x64000000 0x40000>;
30163a913c1SScott Branden			#global-interrupts = <2>;
30263a913c1SScott Branden			interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
30363a913c1SScott Branden				     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
30463a913c1SScott Branden				     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
30563a913c1SScott Branden				     <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
30663a913c1SScott Branden				     <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>,
30763a913c1SScott Branden				     <GIC_SPI 234 IRQ_TYPE_LEVEL_HIGH>,
30863a913c1SScott Branden				     <GIC_SPI 235 IRQ_TYPE_LEVEL_HIGH>,
30963a913c1SScott Branden				     <GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH>,
31063a913c1SScott Branden				     <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>,
31163a913c1SScott Branden				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
31263a913c1SScott Branden				     <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>,
31363a913c1SScott Branden				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
31463a913c1SScott Branden				     <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>,
31563a913c1SScott Branden				     <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
31663a913c1SScott Branden				     <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>,
31763a913c1SScott Branden				     <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>,
31863a913c1SScott Branden				     <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
31963a913c1SScott Branden				     <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
32063a913c1SScott Branden				     <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
32163a913c1SScott Branden				     <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>,
32263a913c1SScott Branden				     <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
32363a913c1SScott Branden				     <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
32463a913c1SScott Branden				     <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
32563a913c1SScott Branden				     <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>,
32663a913c1SScott Branden				     <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
32763a913c1SScott Branden				     <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
32863a913c1SScott Branden				     <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
32963a913c1SScott Branden				     <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
33063a913c1SScott Branden				     <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
33163a913c1SScott Branden				     <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
33263a913c1SScott Branden				     <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
33363a913c1SScott Branden				     <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
33463a913c1SScott Branden				     <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
33563a913c1SScott Branden				     <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
33663a913c1SScott Branden			#iommu-cells = <1>;
33763a913c1SScott Branden		};
33863a913c1SScott Branden
33963a913c1SScott Branden		pinctrl: pinctrl@6501d130 {
34063a913c1SScott Branden			compatible = "brcm,ns2-pinmux";
34163a913c1SScott Branden			reg = <0x6501d130 0x08>,
34263a913c1SScott Branden			      <0x660a0028 0x04>,
34363a913c1SScott Branden			      <0x660009b0 0x40>;
34463a913c1SScott Branden		};
34563a913c1SScott Branden
34663a913c1SScott Branden		gpio_aon: gpio@65024800 {
34763a913c1SScott Branden			compatible = "brcm,iproc-gpio";
34863a913c1SScott Branden			reg = <0x65024800 0x50>,
34963a913c1SScott Branden			      <0x65024008 0x18>;
35063a913c1SScott Branden			ngpios = <6>;
35163a913c1SScott Branden			#gpio-cells = <2>;
35263a913c1SScott Branden			gpio-controller;
35363a913c1SScott Branden		};
35463a913c1SScott Branden
35563a913c1SScott Branden		gic: interrupt-controller@65210000 {
35663a913c1SScott Branden			compatible = "arm,gic-400";
35763a913c1SScott Branden			#interrupt-cells = <3>;
35863a913c1SScott Branden			interrupt-controller;
35963a913c1SScott Branden			reg = <0x65210000 0x1000>,
36063a913c1SScott Branden			      <0x65220000 0x1000>,
36163a913c1SScott Branden			      <0x65240000 0x2000>,
36263a913c1SScott Branden			      <0x65260000 0x1000>;
36363a913c1SScott Branden			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_RAW(0xf) |
36463a913c1SScott Branden				      IRQ_TYPE_LEVEL_HIGH)>;
36563a913c1SScott Branden
36663a913c1SScott Branden			#address-cells = <1>;
36763a913c1SScott Branden			#size-cells = <1>;
36863a913c1SScott Branden			ranges = <0 0x652e0000 0x80000>;
36963a913c1SScott Branden
370d8bcaabeSRob Herring			v2m0: v2m@0 {
37163a913c1SScott Branden				compatible = "arm,gic-v2m-frame";
37263a913c1SScott Branden				interrupt-parent = <&gic>;
37363a913c1SScott Branden				msi-controller;
37463a913c1SScott Branden				reg = <0x00000 0x1000>;
37563a913c1SScott Branden				arm,msi-base-spi = <72>;
37663a913c1SScott Branden				arm,msi-num-spis = <16>;
37763a913c1SScott Branden			};
37863a913c1SScott Branden
37963a913c1SScott Branden			v2m1: v2m@10000 {
38063a913c1SScott Branden				compatible = "arm,gic-v2m-frame";
38163a913c1SScott Branden				interrupt-parent = <&gic>;
38263a913c1SScott Branden				msi-controller;
38363a913c1SScott Branden				reg = <0x10000 0x1000>;
38463a913c1SScott Branden				arm,msi-base-spi = <88>;
38563a913c1SScott Branden				arm,msi-num-spis = <16>;
38663a913c1SScott Branden			};
38763a913c1SScott Branden
38863a913c1SScott Branden			v2m2: v2m@20000 {
38963a913c1SScott Branden				compatible = "arm,gic-v2m-frame";
39063a913c1SScott Branden				interrupt-parent = <&gic>;
39163a913c1SScott Branden				msi-controller;
39263a913c1SScott Branden				reg = <0x20000 0x1000>;
39363a913c1SScott Branden				arm,msi-base-spi = <104>;
39463a913c1SScott Branden				arm,msi-num-spis = <16>;
39563a913c1SScott Branden			};
39663a913c1SScott Branden
39763a913c1SScott Branden			v2m3: v2m@30000 {
39863a913c1SScott Branden				compatible = "arm,gic-v2m-frame";
39963a913c1SScott Branden				interrupt-parent = <&gic>;
40063a913c1SScott Branden				msi-controller;
40163a913c1SScott Branden				reg = <0x30000 0x1000>;
40263a913c1SScott Branden				arm,msi-base-spi = <120>;
40363a913c1SScott Branden				arm,msi-num-spis = <16>;
40463a913c1SScott Branden			};
40563a913c1SScott Branden
40663a913c1SScott Branden			v2m4: v2m@40000 {
40763a913c1SScott Branden				compatible = "arm,gic-v2m-frame";
40863a913c1SScott Branden				interrupt-parent = <&gic>;
40963a913c1SScott Branden				msi-controller;
41063a913c1SScott Branden				reg = <0x40000 0x1000>;
41163a913c1SScott Branden				arm,msi-base-spi = <136>;
41263a913c1SScott Branden				arm,msi-num-spis = <16>;
41363a913c1SScott Branden			};
41463a913c1SScott Branden
41563a913c1SScott Branden			v2m5: v2m@50000 {
41663a913c1SScott Branden				compatible = "arm,gic-v2m-frame";
41763a913c1SScott Branden				interrupt-parent = <&gic>;
41863a913c1SScott Branden				msi-controller;
41963a913c1SScott Branden				reg = <0x50000 0x1000>;
42063a913c1SScott Branden				arm,msi-base-spi = <152>;
42163a913c1SScott Branden				arm,msi-num-spis = <16>;
42263a913c1SScott Branden			};
42363a913c1SScott Branden
42463a913c1SScott Branden			v2m6: v2m@60000 {
42563a913c1SScott Branden				compatible = "arm,gic-v2m-frame";
42663a913c1SScott Branden				interrupt-parent = <&gic>;
42763a913c1SScott Branden				msi-controller;
42863a913c1SScott Branden				reg = <0x60000 0x1000>;
42963a913c1SScott Branden				arm,msi-base-spi = <168>;
43063a913c1SScott Branden				arm,msi-num-spis = <16>;
43163a913c1SScott Branden			};
43263a913c1SScott Branden
43363a913c1SScott Branden			v2m7: v2m@70000 {
43463a913c1SScott Branden				compatible = "arm,gic-v2m-frame";
43563a913c1SScott Branden				interrupt-parent = <&gic>;
43663a913c1SScott Branden				msi-controller;
43763a913c1SScott Branden				reg = <0x70000 0x1000>;
43863a913c1SScott Branden				arm,msi-base-spi = <184>;
43963a913c1SScott Branden				arm,msi-num-spis = <16>;
44063a913c1SScott Branden			};
44163a913c1SScott Branden		};
44263a913c1SScott Branden
44363a913c1SScott Branden		cci@65590000 {
44463a913c1SScott Branden			compatible = "arm,cci-400";
44563a913c1SScott Branden			#address-cells = <1>;
44663a913c1SScott Branden			#size-cells = <1>;
44763a913c1SScott Branden			reg = <0x65590000 0x1000>;
44863a913c1SScott Branden			ranges = <0 0x65590000 0x10000>;
44963a913c1SScott Branden
45063a913c1SScott Branden			pmu@9000 {
45163a913c1SScott Branden				compatible = "arm,cci-400-pmu,r1",
45263a913c1SScott Branden					     "arm,cci-400-pmu";
45363a913c1SScott Branden				reg = <0x9000 0x4000>;
45463a913c1SScott Branden				interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
45563a913c1SScott Branden					     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
45663a913c1SScott Branden					     <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
45763a913c1SScott Branden					     <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
45863a913c1SScott Branden					     <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>,
45963a913c1SScott Branden					     <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>;
46063a913c1SScott Branden			};
46163a913c1SScott Branden		};
46263a913c1SScott Branden
46363a913c1SScott Branden		usbdrd_phy: phy@66000960 {
46463a913c1SScott Branden			#phy-cells = <0>;
46563a913c1SScott Branden			compatible = "brcm,ns2-drd-phy";
46663a913c1SScott Branden			reg = <0x66000960 0x24>,
46763a913c1SScott Branden			      <0x67012800 0x4>,
46863a913c1SScott Branden			      <0x6501d148 0x4>,
46963a913c1SScott Branden			      <0x664d0700 0x4>;
47063a913c1SScott Branden			reg-names = "icfg", "rst-ctrl",
47163a913c1SScott Branden				    "crmu-ctrl", "usb2-strap";
47263a913c1SScott Branden			id-gpios = <&gpio_g 30 0>;
47363a913c1SScott Branden			vbus-gpios = <&gpio_g 31 0>;
47463a913c1SScott Branden			status = "disabled";
47563a913c1SScott Branden		};
47663a913c1SScott Branden
47763a913c1SScott Branden		pwm: pwm@66010000 {
47863a913c1SScott Branden			compatible = "brcm,iproc-pwm";
47963a913c1SScott Branden			reg = <0x66010000 0x28>;
48063a913c1SScott Branden			clocks = <&osc>;
48163a913c1SScott Branden			#pwm-cells = <3>;
48263a913c1SScott Branden			status = "disabled";
48363a913c1SScott Branden		};
48463a913c1SScott Branden
48518b872d8SArun Parameswaran		mdio_mux_iproc: mdio-mux@66020000 {
48663a913c1SScott Branden			compatible = "brcm,mdio-mux-iproc";
48718b872d8SArun Parameswaran			reg = <0x66020000 0x250>;
48863a913c1SScott Branden			#address-cells = <1>;
48963a913c1SScott Branden			#size-cells = <0>;
49063a913c1SScott Branden
49163a913c1SScott Branden			mdio@0 {
49263a913c1SScott Branden				reg = <0x0>;
49363a913c1SScott Branden				#address-cells = <1>;
49463a913c1SScott Branden				#size-cells = <0>;
49563a913c1SScott Branden
49663a913c1SScott Branden				pci_phy0: pci-phy@0 {
49763a913c1SScott Branden					compatible = "brcm,ns2-pcie-phy";
49863a913c1SScott Branden					reg = <0x0>;
49963a913c1SScott Branden					#phy-cells = <0>;
50063a913c1SScott Branden					status = "disabled";
50163a913c1SScott Branden				};
50263a913c1SScott Branden			};
50363a913c1SScott Branden
50463a913c1SScott Branden			mdio@7 {
50563a913c1SScott Branden				reg = <0x7>;
50663a913c1SScott Branden				#address-cells = <1>;
50763a913c1SScott Branden				#size-cells = <0>;
50863a913c1SScott Branden
50963a913c1SScott Branden				pci_phy1: pci-phy@0 {
51063a913c1SScott Branden					compatible = "brcm,ns2-pcie-phy";
51163a913c1SScott Branden					reg = <0x0>;
51263a913c1SScott Branden					#phy-cells = <0>;
51363a913c1SScott Branden					status = "disabled";
51463a913c1SScott Branden				};
51563a913c1SScott Branden			};
51663a913c1SScott Branden
51763a913c1SScott Branden			mdio@10 {
51863a913c1SScott Branden				reg = <0x10>;
51963a913c1SScott Branden				#address-cells = <1>;
52063a913c1SScott Branden				#size-cells = <0>;
52163a913c1SScott Branden			};
52263a913c1SScott Branden		};
52363a913c1SScott Branden
52463a913c1SScott Branden		timer0: timer@66030000 {
52563a913c1SScott Branden			compatible = "arm,sp804", "arm,primecell";
52663a913c1SScott Branden			reg = <0x66030000 0x1000>;
52763a913c1SScott Branden			interrupts = <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>;
52863a913c1SScott Branden			clocks = <&iprocslow>,
52963a913c1SScott Branden				 <&iprocslow>,
53063a913c1SScott Branden				 <&iprocslow>;
53163a913c1SScott Branden			clock-names = "timer1", "timer2", "apb_pclk";
53263a913c1SScott Branden		};
53363a913c1SScott Branden
53463a913c1SScott Branden		timer1: timer@66040000 {
53563a913c1SScott Branden			compatible = "arm,sp804", "arm,primecell";
53663a913c1SScott Branden			reg = <0x66040000 0x1000>;
53763a913c1SScott Branden			interrupts = <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
53863a913c1SScott Branden			clocks = <&iprocslow>,
53963a913c1SScott Branden				 <&iprocslow>,
54063a913c1SScott Branden				 <&iprocslow>;
54163a913c1SScott Branden			clock-names = "timer1", "timer2", "apb_pclk";
54263a913c1SScott Branden		};
54363a913c1SScott Branden
54463a913c1SScott Branden		timer2: timer@66050000 {
54563a913c1SScott Branden			compatible = "arm,sp804", "arm,primecell";
54663a913c1SScott Branden			reg = <0x66050000 0x1000>;
54763a913c1SScott Branden			interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>;
54863a913c1SScott Branden			clocks = <&iprocslow>,
54963a913c1SScott Branden				 <&iprocslow>,
55063a913c1SScott Branden				 <&iprocslow>;
55163a913c1SScott Branden			clock-names = "timer1", "timer2", "apb_pclk";
55263a913c1SScott Branden		};
55363a913c1SScott Branden
55463a913c1SScott Branden		timer3: timer@66060000 {
55563a913c1SScott Branden			compatible = "arm,sp804", "arm,primecell";
55663a913c1SScott Branden			reg = <0x66060000 0x1000>;
55763a913c1SScott Branden			interrupts = <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>;
55863a913c1SScott Branden			clocks = <&iprocslow>,
55963a913c1SScott Branden				 <&iprocslow>,
56063a913c1SScott Branden				 <&iprocslow>;
56163a913c1SScott Branden			clock-names = "timer1", "timer2", "apb_pclk";
56263a913c1SScott Branden		};
56363a913c1SScott Branden
56463a913c1SScott Branden		i2c0: i2c@66080000 {
56563a913c1SScott Branden			compatible = "brcm,iproc-i2c";
56663a913c1SScott Branden			reg = <0x66080000 0x100>;
56763a913c1SScott Branden			#address-cells = <1>;
56863a913c1SScott Branden			#size-cells = <0>;
569e605c287SRay Jui			interrupts = <GIC_SPI 394 IRQ_TYPE_LEVEL_HIGH>;
57063a913c1SScott Branden			clock-frequency = <100000>;
57163a913c1SScott Branden			status = "disabled";
57263a913c1SScott Branden		};
57363a913c1SScott Branden
57463a913c1SScott Branden		wdt0: watchdog@66090000 {
57563a913c1SScott Branden			compatible = "arm,sp805", "arm,primecell";
57663a913c1SScott Branden			reg = <0x66090000 0x1000>;
57763a913c1SScott Branden			interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>;
57863a913c1SScott Branden			clocks = <&iprocslow>, <&iprocslow>;
5796534dfbbSAndre Przywara			clock-names = "wdog_clk", "apb_pclk";
58063a913c1SScott Branden		};
58163a913c1SScott Branden
58263a913c1SScott Branden		gpio_g: gpio@660a0000 {
58363a913c1SScott Branden			compatible = "brcm,iproc-gpio";
58463a913c1SScott Branden			reg = <0x660a0000 0x50>;
58563a913c1SScott Branden			ngpios = <32>;
58663a913c1SScott Branden			#gpio-cells = <2>;
58763a913c1SScott Branden			gpio-controller;
58863a913c1SScott Branden			interrupt-controller;
589*377602fcSRob Herring			#interrupt-cells = <2>;
59063a913c1SScott Branden			interrupts = <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>;
59163a913c1SScott Branden		};
59263a913c1SScott Branden
59363a913c1SScott Branden		i2c1: i2c@660b0000 {
59463a913c1SScott Branden			compatible = "brcm,iproc-i2c";
59563a913c1SScott Branden			reg = <0x660b0000 0x100>;
59663a913c1SScott Branden			#address-cells = <1>;
59763a913c1SScott Branden			#size-cells = <0>;
598e605c287SRay Jui			interrupts = <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>;
59963a913c1SScott Branden			clock-frequency = <100000>;
60063a913c1SScott Branden			status = "disabled";
60163a913c1SScott Branden		};
60263a913c1SScott Branden
60363a913c1SScott Branden		uart0: serial@66100000 {
60463a913c1SScott Branden			compatible = "snps,dw-apb-uart";
60563a913c1SScott Branden			reg = <0x66100000 0x100>;
60663a913c1SScott Branden			interrupts = <GIC_SPI 390 IRQ_TYPE_LEVEL_HIGH>;
60763a913c1SScott Branden			clocks = <&iprocslow>;
60863a913c1SScott Branden			reg-shift = <2>;
60963a913c1SScott Branden			reg-io-width = <4>;
61063a913c1SScott Branden			status = "disabled";
61163a913c1SScott Branden		};
61263a913c1SScott Branden
61363a913c1SScott Branden		uart1: serial@66110000 {
61463a913c1SScott Branden			compatible = "snps,dw-apb-uart";
61563a913c1SScott Branden			reg = <0x66110000 0x100>;
61663a913c1SScott Branden			interrupts = <GIC_SPI 391 IRQ_TYPE_LEVEL_HIGH>;
61763a913c1SScott Branden			clocks = <&iprocslow>;
61863a913c1SScott Branden			reg-shift = <2>;
61963a913c1SScott Branden			reg-io-width = <4>;
62063a913c1SScott Branden			status = "disabled";
62163a913c1SScott Branden		};
62263a913c1SScott Branden
62363a913c1SScott Branden		uart2: serial@66120000 {
62463a913c1SScott Branden			compatible = "snps,dw-apb-uart";
62563a913c1SScott Branden			reg = <0x66120000 0x100>;
62663a913c1SScott Branden			interrupts = <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH>;
62763a913c1SScott Branden			clocks = <&iprocslow>;
62863a913c1SScott Branden			reg-shift = <2>;
62963a913c1SScott Branden			reg-io-width = <4>;
63063a913c1SScott Branden			status = "disabled";
63163a913c1SScott Branden		};
63263a913c1SScott Branden
63363a913c1SScott Branden		uart3: serial@66130000 {
63463a913c1SScott Branden			compatible = "snps,dw-apb-uart";
63563a913c1SScott Branden			reg = <0x66130000 0x100>;
63663a913c1SScott Branden			interrupts = <GIC_SPI 393 IRQ_TYPE_LEVEL_HIGH>;
63763a913c1SScott Branden			reg-shift = <2>;
63863a913c1SScott Branden			reg-io-width = <4>;
63963a913c1SScott Branden			clocks = <&osc>;
64063a913c1SScott Branden			status = "disabled";
64163a913c1SScott Branden		};
64263a913c1SScott Branden
6437cdbe45dSRob Herring		ssp0: spi@66180000 {
64463a913c1SScott Branden			compatible = "arm,pl022", "arm,primecell";
64563a913c1SScott Branden			reg = <0x66180000 0x1000>;
64663a913c1SScott Branden			interrupts = <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>;
64763a913c1SScott Branden			clocks = <&iprocslow>, <&iprocslow>;
648bb8555feSKuldeep Singh			clock-names = "sspclk", "apb_pclk";
64963a913c1SScott Branden			#address-cells = <1>;
65063a913c1SScott Branden			#size-cells = <0>;
65163a913c1SScott Branden			status = "disabled";
65263a913c1SScott Branden		};
65363a913c1SScott Branden
6547cdbe45dSRob Herring		ssp1: spi@66190000 {
65563a913c1SScott Branden			compatible = "arm,pl022", "arm,primecell";
65663a913c1SScott Branden			reg = <0x66190000 0x1000>;
65763a913c1SScott Branden			interrupts = <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
65863a913c1SScott Branden			clocks = <&iprocslow>, <&iprocslow>;
659bb8555feSKuldeep Singh			clock-names = "sspclk", "apb_pclk";
66063a913c1SScott Branden			#address-cells = <1>;
66163a913c1SScott Branden			#size-cells = <0>;
66263a913c1SScott Branden			status = "disabled";
66363a913c1SScott Branden		};
66463a913c1SScott Branden
66563a913c1SScott Branden		hwrng: hwrng@66220000 {
66663a913c1SScott Branden			compatible = "brcm,iproc-rng200";
66763a913c1SScott Branden			reg = <0x66220000 0x28>;
66863a913c1SScott Branden		};
66963a913c1SScott Branden
67063a913c1SScott Branden		sata_phy: sata_phy@663f0100 {
67163a913c1SScott Branden			compatible = "brcm,iproc-ns2-sata-phy";
67263a913c1SScott Branden			reg = <0x663f0100 0x1f00>,
67363a913c1SScott Branden			      <0x663f004c 0x10>;
67463a913c1SScott Branden			reg-names = "phy", "phy-ctrl";
67563a913c1SScott Branden			#address-cells = <1>;
67663a913c1SScott Branden			#size-cells = <0>;
67763a913c1SScott Branden
67863a913c1SScott Branden			sata_phy0: sata-phy@0 {
67963a913c1SScott Branden				reg = <0>;
68063a913c1SScott Branden				#phy-cells = <0>;
68163a913c1SScott Branden				status = "disabled";
68263a913c1SScott Branden			};
68363a913c1SScott Branden
68463a913c1SScott Branden			sata_phy1: sata-phy@1 {
68563a913c1SScott Branden				reg = <1>;
68663a913c1SScott Branden				#phy-cells = <0>;
68763a913c1SScott Branden				status = "disabled";
68863a913c1SScott Branden			};
68963a913c1SScott Branden		};
69063a913c1SScott Branden
69155927cb4SFrank Wunderlich		sata: sata@663f2000 {
69263a913c1SScott Branden			compatible = "brcm,iproc-ahci", "generic-ahci";
69363a913c1SScott Branden			reg = <0x663f2000 0x1000>;
69463a913c1SScott Branden			dma-coherent;
69563a913c1SScott Branden			reg-names = "ahci";
69663a913c1SScott Branden			interrupts = <GIC_SPI 438 IRQ_TYPE_LEVEL_HIGH>;
69763a913c1SScott Branden			#address-cells = <1>;
69863a913c1SScott Branden			#size-cells = <0>;
69963a913c1SScott Branden			status = "disabled";
70063a913c1SScott Branden
70163a913c1SScott Branden			sata0: sata-port@0 {
70263a913c1SScott Branden				reg = <0>;
70363a913c1SScott Branden				phys = <&sata_phy0>;
70463a913c1SScott Branden				phy-names = "sata-phy";
70563a913c1SScott Branden			};
70663a913c1SScott Branden
70763a913c1SScott Branden			sata1: sata-port@1 {
70863a913c1SScott Branden				reg = <1>;
70963a913c1SScott Branden				phys = <&sata_phy1>;
71063a913c1SScott Branden				phy-names = "sata-phy";
71163a913c1SScott Branden			};
71263a913c1SScott Branden		};
71363a913c1SScott Branden
71463a913c1SScott Branden		sdio0: sdhci@66420000 {
71563a913c1SScott Branden			compatible = "brcm,sdhci-iproc-cygnus";
71663a913c1SScott Branden			reg = <0x66420000 0x100>;
71763a913c1SScott Branden			interrupts = <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>;
71863a913c1SScott Branden			dma-coherent;
71963a913c1SScott Branden			bus-width = <8>;
72063a913c1SScott Branden			clocks = <&genpll_sw BCM_NS2_GENPLL_SW_SDIO_CLK>;
72163a913c1SScott Branden			status = "disabled";
72263a913c1SScott Branden		};
72363a913c1SScott Branden
72463a913c1SScott Branden		sdio1: sdhci@66430000 {
72563a913c1SScott Branden			compatible = "brcm,sdhci-iproc-cygnus";
72663a913c1SScott Branden			reg = <0x66430000 0x100>;
72763a913c1SScott Branden			interrupts = <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>;
72863a913c1SScott Branden			dma-coherent;
72963a913c1SScott Branden			bus-width = <8>;
73063a913c1SScott Branden			clocks = <&genpll_sw BCM_NS2_GENPLL_SW_SDIO_CLK>;
73163a913c1SScott Branden			status = "disabled";
73263a913c1SScott Branden		};
73363a913c1SScott Branden
73463a913c1SScott Branden		nand: nand@66460000 {
73563a913c1SScott Branden			compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1";
73663a913c1SScott Branden			reg = <0x66460000 0x600>,
73763a913c1SScott Branden			      <0x67015408 0x600>,
73863a913c1SScott Branden			      <0x66460f00 0x20>;
73963a913c1SScott Branden			reg-names = "nand", "iproc-idm", "iproc-ext";
74063a913c1SScott Branden			interrupts = <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>;
74163a913c1SScott Branden
74263a913c1SScott Branden			#address-cells = <1>;
74363a913c1SScott Branden			#size-cells = <0>;
74463a913c1SScott Branden
74563a913c1SScott Branden			brcm,nand-has-wp;
74663a913c1SScott Branden		};
74763a913c1SScott Branden
74863a913c1SScott Branden		qspi: spi@66470200 {
749686e0a0cSFlorian Fainelli			compatible = "brcm,spi-ns2-qspi", "brcm,spi-bcm-qspi";
75063a913c1SScott Branden			reg = <0x66470200 0x184>,
75163a913c1SScott Branden				<0x66470000 0x124>,
75263a913c1SScott Branden				<0x67017408 0x004>,
75363a913c1SScott Branden				<0x664703a0 0x01c>;
75463a913c1SScott Branden			reg-names = "mspi", "bspi", "intr_regs",
75563a913c1SScott Branden				"intr_status_reg";
75663a913c1SScott Branden			interrupts = <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>;
75763a913c1SScott Branden			interrupt-names = "spi_l1_intr";
75863a913c1SScott Branden			clocks = <&iprocmed>;
75963a913c1SScott Branden			clock-names = "iprocmed";
76063a913c1SScott Branden			num-cs = <2>;
76163a913c1SScott Branden			#address-cells = <1>;
76263a913c1SScott Branden			#size-cells = <0>;
76363a913c1SScott Branden		};
76463a913c1SScott Branden
76563a913c1SScott Branden	};
76663a913c1SScott Branden};
767