1*1802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2fca08f32SWang Nan /*
3fca08f32SWang Nan *
4fca08f32SWang Nan * arch/arm/probes/decode-arm.c
5fca08f32SWang Nan *
6fca08f32SWang Nan * Some code moved here from arch/arm/kernel/kprobes-arm.c
7fca08f32SWang Nan *
8fca08f32SWang Nan * Copyright (C) 2006, 2007 Motorola Inc.
9fca08f32SWang Nan */
10fca08f32SWang Nan
11fca08f32SWang Nan #include <linux/kernel.h>
12fca08f32SWang Nan #include <linux/module.h>
13fca08f32SWang Nan #include <linux/stddef.h>
14fca08f32SWang Nan #include <linux/ptrace.h>
15fca08f32SWang Nan
16fca08f32SWang Nan #include "decode.h"
17fca08f32SWang Nan #include "decode-arm.h"
18fca08f32SWang Nan
19fca08f32SWang Nan #define sign_extend(x, signbit) ((x) | (0 - ((x) & (1 << (signbit)))))
20fca08f32SWang Nan
21fca08f32SWang Nan #define branch_displacement(insn) sign_extend(((insn) & 0xffffff) << 2, 25)
22fca08f32SWang Nan
23fca08f32SWang Nan /*
24fca08f32SWang Nan * To avoid the complications of mimicing single-stepping on a
25fca08f32SWang Nan * processor without a Next-PC or a single-step mode, and to
26fca08f32SWang Nan * avoid having to deal with the side-effects of boosting, we
27fca08f32SWang Nan * simulate or emulate (almost) all ARM instructions.
28fca08f32SWang Nan *
29fca08f32SWang Nan * "Simulation" is where the instruction's behavior is duplicated in
30fca08f32SWang Nan * C code. "Emulation" is where the original instruction is rewritten
31fca08f32SWang Nan * and executed, often by altering its registers.
32fca08f32SWang Nan *
33fca08f32SWang Nan * By having all behavior of the kprobe'd instruction completed before
34fca08f32SWang Nan * returning from the kprobe_handler(), all locks (scheduler and
35fca08f32SWang Nan * interrupt) can safely be released. There is no need for secondary
36fca08f32SWang Nan * breakpoints, no race with MP or preemptable kernels, nor having to
37fca08f32SWang Nan * clean up resources counts at a later time impacting overall system
38fca08f32SWang Nan * performance. By rewriting the instruction, only the minimum registers
39fca08f32SWang Nan * need to be loaded and saved back optimizing performance.
40fca08f32SWang Nan *
41fca08f32SWang Nan * Calling the insnslot_*_rwflags version of a function doesn't hurt
42fca08f32SWang Nan * anything even when the CPSR flags aren't updated by the
43fca08f32SWang Nan * instruction. It's just a little slower in return for saving
44fca08f32SWang Nan * a little space by not having a duplicate function that doesn't
45fca08f32SWang Nan * update the flags. (The same optimization can be said for
46fca08f32SWang Nan * instructions that do or don't perform register writeback)
47fca08f32SWang Nan * Also, instructions can either read the flags, only write the
48fca08f32SWang Nan * flags, or read and write the flags. To save combinations
49fca08f32SWang Nan * rather than for sheer performance, flag functions just assume
50fca08f32SWang Nan * read and write of flags.
51fca08f32SWang Nan */
52fca08f32SWang Nan
simulate_bbl(probes_opcode_t insn,struct arch_probes_insn * asi,struct pt_regs * regs)53fca08f32SWang Nan void __kprobes simulate_bbl(probes_opcode_t insn,
54fca08f32SWang Nan struct arch_probes_insn *asi, struct pt_regs *regs)
55fca08f32SWang Nan {
56fca08f32SWang Nan long iaddr = (long) regs->ARM_pc - 4;
57fca08f32SWang Nan int disp = branch_displacement(insn);
58fca08f32SWang Nan
59fca08f32SWang Nan if (insn & (1 << 24))
60fca08f32SWang Nan regs->ARM_lr = iaddr + 4;
61fca08f32SWang Nan
62fca08f32SWang Nan regs->ARM_pc = iaddr + 8 + disp;
63fca08f32SWang Nan }
64fca08f32SWang Nan
simulate_blx1(probes_opcode_t insn,struct arch_probes_insn * asi,struct pt_regs * regs)65fca08f32SWang Nan void __kprobes simulate_blx1(probes_opcode_t insn,
66fca08f32SWang Nan struct arch_probes_insn *asi, struct pt_regs *regs)
67fca08f32SWang Nan {
68fca08f32SWang Nan long iaddr = (long) regs->ARM_pc - 4;
69fca08f32SWang Nan int disp = branch_displacement(insn);
70fca08f32SWang Nan
71fca08f32SWang Nan regs->ARM_lr = iaddr + 4;
72fca08f32SWang Nan regs->ARM_pc = iaddr + 8 + disp + ((insn >> 23) & 0x2);
73fca08f32SWang Nan regs->ARM_cpsr |= PSR_T_BIT;
74fca08f32SWang Nan }
75fca08f32SWang Nan
simulate_blx2bx(probes_opcode_t insn,struct arch_probes_insn * asi,struct pt_regs * regs)76fca08f32SWang Nan void __kprobes simulate_blx2bx(probes_opcode_t insn,
77fca08f32SWang Nan struct arch_probes_insn *asi, struct pt_regs *regs)
78fca08f32SWang Nan {
79fca08f32SWang Nan int rm = insn & 0xf;
80fca08f32SWang Nan long rmv = regs->uregs[rm];
81fca08f32SWang Nan
82fca08f32SWang Nan if (insn & (1 << 5))
83fca08f32SWang Nan regs->ARM_lr = (long) regs->ARM_pc;
84fca08f32SWang Nan
85fca08f32SWang Nan regs->ARM_pc = rmv & ~0x1;
86fca08f32SWang Nan regs->ARM_cpsr &= ~PSR_T_BIT;
87fca08f32SWang Nan if (rmv & 0x1)
88fca08f32SWang Nan regs->ARM_cpsr |= PSR_T_BIT;
89fca08f32SWang Nan }
90fca08f32SWang Nan
simulate_mrs(probes_opcode_t insn,struct arch_probes_insn * asi,struct pt_regs * regs)91fca08f32SWang Nan void __kprobes simulate_mrs(probes_opcode_t insn,
92fca08f32SWang Nan struct arch_probes_insn *asi, struct pt_regs *regs)
93fca08f32SWang Nan {
94fca08f32SWang Nan int rd = (insn >> 12) & 0xf;
95fca08f32SWang Nan unsigned long mask = 0xf8ff03df; /* Mask out execution state */
96fca08f32SWang Nan regs->uregs[rd] = regs->ARM_cpsr & mask;
97fca08f32SWang Nan }
98fca08f32SWang Nan
simulate_mov_ipsp(probes_opcode_t insn,struct arch_probes_insn * asi,struct pt_regs * regs)99fca08f32SWang Nan void __kprobes simulate_mov_ipsp(probes_opcode_t insn,
100fca08f32SWang Nan struct arch_probes_insn *asi, struct pt_regs *regs)
101fca08f32SWang Nan {
102fca08f32SWang Nan regs->uregs[12] = regs->uregs[13];
103fca08f32SWang Nan }
104fca08f32SWang Nan
105fca08f32SWang Nan /*
106fca08f32SWang Nan * For the instruction masking and comparisons in all the "space_*"
107fca08f32SWang Nan * functions below, Do _not_ rearrange the order of tests unless
108fca08f32SWang Nan * you're very, very sure of what you are doing. For the sake of
109fca08f32SWang Nan * efficiency, the masks for some tests sometimes assume other test
110fca08f32SWang Nan * have been done prior to them so the number of patterns to test
111fca08f32SWang Nan * for an instruction set can be as broad as possible to reduce the
112fca08f32SWang Nan * number of tests needed.
113fca08f32SWang Nan */
114fca08f32SWang Nan
115fca08f32SWang Nan static const union decode_item arm_1111_table[] = {
116fca08f32SWang Nan /* Unconditional instructions */
117fca08f32SWang Nan
118fca08f32SWang Nan /* memory hint 1111 0100 x001 xxxx xxxx xxxx xxxx xxxx */
119fca08f32SWang Nan /* PLDI (immediate) 1111 0100 x101 xxxx xxxx xxxx xxxx xxxx */
120fca08f32SWang Nan /* PLDW (immediate) 1111 0101 x001 xxxx xxxx xxxx xxxx xxxx */
121fca08f32SWang Nan /* PLD (immediate) 1111 0101 x101 xxxx xxxx xxxx xxxx xxxx */
122fca08f32SWang Nan DECODE_SIMULATE (0xfe300000, 0xf4100000, PROBES_PRELOAD_IMM),
123fca08f32SWang Nan
124fca08f32SWang Nan /* memory hint 1111 0110 x001 xxxx xxxx xxxx xxx0 xxxx */
125fca08f32SWang Nan /* PLDI (register) 1111 0110 x101 xxxx xxxx xxxx xxx0 xxxx */
126fca08f32SWang Nan /* PLDW (register) 1111 0111 x001 xxxx xxxx xxxx xxx0 xxxx */
127fca08f32SWang Nan /* PLD (register) 1111 0111 x101 xxxx xxxx xxxx xxx0 xxxx */
128fca08f32SWang Nan DECODE_SIMULATE (0xfe300010, 0xf6100000, PROBES_PRELOAD_REG),
129fca08f32SWang Nan
130fca08f32SWang Nan /* BLX (immediate) 1111 101x xxxx xxxx xxxx xxxx xxxx xxxx */
131fca08f32SWang Nan DECODE_SIMULATE (0xfe000000, 0xfa000000, PROBES_BRANCH_IMM),
132fca08f32SWang Nan
133fca08f32SWang Nan /* CPS 1111 0001 0000 xxx0 xxxx xxxx xx0x xxxx */
134fca08f32SWang Nan /* SETEND 1111 0001 0000 0001 xxxx xxxx 0000 xxxx */
135fca08f32SWang Nan /* SRS 1111 100x x1x0 xxxx xxxx xxxx xxxx xxxx */
136fca08f32SWang Nan /* RFE 1111 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
137fca08f32SWang Nan
138fca08f32SWang Nan /* Coprocessor instructions... */
139fca08f32SWang Nan /* MCRR2 1111 1100 0100 xxxx xxxx xxxx xxxx xxxx */
140fca08f32SWang Nan /* MRRC2 1111 1100 0101 xxxx xxxx xxxx xxxx xxxx */
141fca08f32SWang Nan /* LDC2 1111 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
142fca08f32SWang Nan /* STC2 1111 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
143fca08f32SWang Nan /* CDP2 1111 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
144fca08f32SWang Nan /* MCR2 1111 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
145fca08f32SWang Nan /* MRC2 1111 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
146fca08f32SWang Nan
147fca08f32SWang Nan /* Other unallocated instructions... */
148fca08f32SWang Nan DECODE_END
149fca08f32SWang Nan };
150fca08f32SWang Nan
151fca08f32SWang Nan static const union decode_item arm_cccc_0001_0xx0____0xxx_table[] = {
152fca08f32SWang Nan /* Miscellaneous instructions */
153fca08f32SWang Nan
154fca08f32SWang Nan /* MRS cpsr cccc 0001 0000 xxxx xxxx xxxx 0000 xxxx */
155fca08f32SWang Nan DECODE_SIMULATEX(0x0ff000f0, 0x01000000, PROBES_MRS,
156fca08f32SWang Nan REGS(0, NOPC, 0, 0, 0)),
157fca08f32SWang Nan
158fca08f32SWang Nan /* BX cccc 0001 0010 xxxx xxxx xxxx 0001 xxxx */
159fca08f32SWang Nan DECODE_SIMULATE (0x0ff000f0, 0x01200010, PROBES_BRANCH_REG),
160fca08f32SWang Nan
161fca08f32SWang Nan /* BLX (register) cccc 0001 0010 xxxx xxxx xxxx 0011 xxxx */
162fca08f32SWang Nan DECODE_SIMULATEX(0x0ff000f0, 0x01200030, PROBES_BRANCH_REG,
163fca08f32SWang Nan REGS(0, 0, 0, 0, NOPC)),
164fca08f32SWang Nan
165fca08f32SWang Nan /* CLZ cccc 0001 0110 xxxx xxxx xxxx 0001 xxxx */
166fca08f32SWang Nan DECODE_EMULATEX (0x0ff000f0, 0x01600010, PROBES_CLZ,
167fca08f32SWang Nan REGS(0, NOPC, 0, 0, NOPC)),
168fca08f32SWang Nan
169fca08f32SWang Nan /* QADD cccc 0001 0000 xxxx xxxx xxxx 0101 xxxx */
170fca08f32SWang Nan /* QSUB cccc 0001 0010 xxxx xxxx xxxx 0101 xxxx */
171fca08f32SWang Nan /* QDADD cccc 0001 0100 xxxx xxxx xxxx 0101 xxxx */
172fca08f32SWang Nan /* QDSUB cccc 0001 0110 xxxx xxxx xxxx 0101 xxxx */
173fca08f32SWang Nan DECODE_EMULATEX (0x0f9000f0, 0x01000050, PROBES_SATURATING_ARITHMETIC,
174fca08f32SWang Nan REGS(NOPC, NOPC, 0, 0, NOPC)),
175fca08f32SWang Nan
176fca08f32SWang Nan /* BXJ cccc 0001 0010 xxxx xxxx xxxx 0010 xxxx */
177fca08f32SWang Nan /* MSR cccc 0001 0x10 xxxx xxxx xxxx 0000 xxxx */
178fca08f32SWang Nan /* MRS spsr cccc 0001 0100 xxxx xxxx xxxx 0000 xxxx */
179fca08f32SWang Nan /* BKPT 1110 0001 0010 xxxx xxxx xxxx 0111 xxxx */
180fca08f32SWang Nan /* SMC cccc 0001 0110 xxxx xxxx xxxx 0111 xxxx */
181fca08f32SWang Nan /* And unallocated instructions... */
182fca08f32SWang Nan DECODE_END
183fca08f32SWang Nan };
184fca08f32SWang Nan
185fca08f32SWang Nan static const union decode_item arm_cccc_0001_0xx0____1xx0_table[] = {
186fca08f32SWang Nan /* Halfword multiply and multiply-accumulate */
187fca08f32SWang Nan
188fca08f32SWang Nan /* SMLALxy cccc 0001 0100 xxxx xxxx xxxx 1xx0 xxxx */
189fca08f32SWang Nan DECODE_EMULATEX (0x0ff00090, 0x01400080, PROBES_MUL1,
190fca08f32SWang Nan REGS(NOPC, NOPC, NOPC, 0, NOPC)),
191fca08f32SWang Nan
192fca08f32SWang Nan /* SMULWy cccc 0001 0010 xxxx xxxx xxxx 1x10 xxxx */
193fca08f32SWang Nan DECODE_OR (0x0ff000b0, 0x012000a0),
194fca08f32SWang Nan /* SMULxy cccc 0001 0110 xxxx xxxx xxxx 1xx0 xxxx */
195fca08f32SWang Nan DECODE_EMULATEX (0x0ff00090, 0x01600080, PROBES_MUL2,
196fca08f32SWang Nan REGS(NOPC, 0, NOPC, 0, NOPC)),
197fca08f32SWang Nan
198fca08f32SWang Nan /* SMLAxy cccc 0001 0000 xxxx xxxx xxxx 1xx0 xxxx */
199fca08f32SWang Nan DECODE_OR (0x0ff00090, 0x01000080),
200fca08f32SWang Nan /* SMLAWy cccc 0001 0010 xxxx xxxx xxxx 1x00 xxxx */
201fca08f32SWang Nan DECODE_EMULATEX (0x0ff000b0, 0x01200080, PROBES_MUL2,
202fca08f32SWang Nan REGS(NOPC, NOPC, NOPC, 0, NOPC)),
203fca08f32SWang Nan
204fca08f32SWang Nan DECODE_END
205fca08f32SWang Nan };
206fca08f32SWang Nan
207fca08f32SWang Nan static const union decode_item arm_cccc_0000_____1001_table[] = {
208fca08f32SWang Nan /* Multiply and multiply-accumulate */
209fca08f32SWang Nan
210fca08f32SWang Nan /* MUL cccc 0000 0000 xxxx xxxx xxxx 1001 xxxx */
211fca08f32SWang Nan /* MULS cccc 0000 0001 xxxx xxxx xxxx 1001 xxxx */
212fca08f32SWang Nan DECODE_EMULATEX (0x0fe000f0, 0x00000090, PROBES_MUL2,
213fca08f32SWang Nan REGS(NOPC, 0, NOPC, 0, NOPC)),
214fca08f32SWang Nan
215fca08f32SWang Nan /* MLA cccc 0000 0010 xxxx xxxx xxxx 1001 xxxx */
216fca08f32SWang Nan /* MLAS cccc 0000 0011 xxxx xxxx xxxx 1001 xxxx */
217fca08f32SWang Nan DECODE_OR (0x0fe000f0, 0x00200090),
218fca08f32SWang Nan /* MLS cccc 0000 0110 xxxx xxxx xxxx 1001 xxxx */
219fca08f32SWang Nan DECODE_EMULATEX (0x0ff000f0, 0x00600090, PROBES_MUL2,
220fca08f32SWang Nan REGS(NOPC, NOPC, NOPC, 0, NOPC)),
221fca08f32SWang Nan
222fca08f32SWang Nan /* UMAAL cccc 0000 0100 xxxx xxxx xxxx 1001 xxxx */
223fca08f32SWang Nan DECODE_OR (0x0ff000f0, 0x00400090),
224fca08f32SWang Nan /* UMULL cccc 0000 1000 xxxx xxxx xxxx 1001 xxxx */
225fca08f32SWang Nan /* UMULLS cccc 0000 1001 xxxx xxxx xxxx 1001 xxxx */
226fca08f32SWang Nan /* UMLAL cccc 0000 1010 xxxx xxxx xxxx 1001 xxxx */
227fca08f32SWang Nan /* UMLALS cccc 0000 1011 xxxx xxxx xxxx 1001 xxxx */
228fca08f32SWang Nan /* SMULL cccc 0000 1100 xxxx xxxx xxxx 1001 xxxx */
229fca08f32SWang Nan /* SMULLS cccc 0000 1101 xxxx xxxx xxxx 1001 xxxx */
230fca08f32SWang Nan /* SMLAL cccc 0000 1110 xxxx xxxx xxxx 1001 xxxx */
231fca08f32SWang Nan /* SMLALS cccc 0000 1111 xxxx xxxx xxxx 1001 xxxx */
232fca08f32SWang Nan DECODE_EMULATEX (0x0f8000f0, 0x00800090, PROBES_MUL1,
233fca08f32SWang Nan REGS(NOPC, NOPC, NOPC, 0, NOPC)),
234fca08f32SWang Nan
235fca08f32SWang Nan DECODE_END
236fca08f32SWang Nan };
237fca08f32SWang Nan
238fca08f32SWang Nan static const union decode_item arm_cccc_0001_____1001_table[] = {
239fca08f32SWang Nan /* Synchronization primitives */
240fca08f32SWang Nan
241fca08f32SWang Nan #if __LINUX_ARM_ARCH__ < 6
242fca08f32SWang Nan /* Deprecated on ARMv6 and may be UNDEFINED on v7 */
243fca08f32SWang Nan /* SMP/SWPB cccc 0001 0x00 xxxx xxxx xxxx 1001 xxxx */
244fca08f32SWang Nan DECODE_EMULATEX (0x0fb000f0, 0x01000090, PROBES_SWP,
245fca08f32SWang Nan REGS(NOPC, NOPC, 0, 0, NOPC)),
246fca08f32SWang Nan #endif
247fca08f32SWang Nan /* LDREX/STREX{,D,B,H} cccc 0001 1xxx xxxx xxxx xxxx 1001 xxxx */
248fca08f32SWang Nan /* And unallocated instructions... */
249fca08f32SWang Nan DECODE_END
250fca08f32SWang Nan };
251fca08f32SWang Nan
252fca08f32SWang Nan static const union decode_item arm_cccc_000x_____1xx1_table[] = {
253fca08f32SWang Nan /* Extra load/store instructions */
254fca08f32SWang Nan
255fca08f32SWang Nan /* STRHT cccc 0000 xx10 xxxx xxxx xxxx 1011 xxxx */
256fca08f32SWang Nan /* ??? cccc 0000 xx10 xxxx xxxx xxxx 11x1 xxxx */
257fca08f32SWang Nan /* LDRHT cccc 0000 xx11 xxxx xxxx xxxx 1011 xxxx */
258fca08f32SWang Nan /* LDRSBT cccc 0000 xx11 xxxx xxxx xxxx 1101 xxxx */
259fca08f32SWang Nan /* LDRSHT cccc 0000 xx11 xxxx xxxx xxxx 1111 xxxx */
260fca08f32SWang Nan DECODE_REJECT (0x0f200090, 0x00200090),
261fca08f32SWang Nan
262fca08f32SWang Nan /* LDRD/STRD lr,pc,{... cccc 000x x0x0 xxxx 111x xxxx 1101 xxxx */
263fca08f32SWang Nan DECODE_REJECT (0x0e10e0d0, 0x0000e0d0),
264fca08f32SWang Nan
265fca08f32SWang Nan /* LDRD (register) cccc 000x x0x0 xxxx xxxx xxxx 1101 xxxx */
266fca08f32SWang Nan /* STRD (register) cccc 000x x0x0 xxxx xxxx xxxx 1111 xxxx */
267fca08f32SWang Nan DECODE_EMULATEX (0x0e5000d0, 0x000000d0, PROBES_LDRSTRD,
268fca08f32SWang Nan REGS(NOPCWB, NOPCX, 0, 0, NOPC)),
269fca08f32SWang Nan
270fca08f32SWang Nan /* LDRD (immediate) cccc 000x x1x0 xxxx xxxx xxxx 1101 xxxx */
271fca08f32SWang Nan /* STRD (immediate) cccc 000x x1x0 xxxx xxxx xxxx 1111 xxxx */
272fca08f32SWang Nan DECODE_EMULATEX (0x0e5000d0, 0x004000d0, PROBES_LDRSTRD,
273fca08f32SWang Nan REGS(NOPCWB, NOPCX, 0, 0, 0)),
274fca08f32SWang Nan
275fca08f32SWang Nan /* STRH (register) cccc 000x x0x0 xxxx xxxx xxxx 1011 xxxx */
276fca08f32SWang Nan DECODE_EMULATEX (0x0e5000f0, 0x000000b0, PROBES_STORE_EXTRA,
277fca08f32SWang Nan REGS(NOPCWB, NOPC, 0, 0, NOPC)),
278fca08f32SWang Nan
279fca08f32SWang Nan /* LDRH (register) cccc 000x x0x1 xxxx xxxx xxxx 1011 xxxx */
280fca08f32SWang Nan /* LDRSB (register) cccc 000x x0x1 xxxx xxxx xxxx 1101 xxxx */
281fca08f32SWang Nan /* LDRSH (register) cccc 000x x0x1 xxxx xxxx xxxx 1111 xxxx */
282fca08f32SWang Nan DECODE_EMULATEX (0x0e500090, 0x00100090, PROBES_LOAD_EXTRA,
283fca08f32SWang Nan REGS(NOPCWB, NOPC, 0, 0, NOPC)),
284fca08f32SWang Nan
285fca08f32SWang Nan /* STRH (immediate) cccc 000x x1x0 xxxx xxxx xxxx 1011 xxxx */
286fca08f32SWang Nan DECODE_EMULATEX (0x0e5000f0, 0x004000b0, PROBES_STORE_EXTRA,
287fca08f32SWang Nan REGS(NOPCWB, NOPC, 0, 0, 0)),
288fca08f32SWang Nan
289fca08f32SWang Nan /* LDRH (immediate) cccc 000x x1x1 xxxx xxxx xxxx 1011 xxxx */
290fca08f32SWang Nan /* LDRSB (immediate) cccc 000x x1x1 xxxx xxxx xxxx 1101 xxxx */
291fca08f32SWang Nan /* LDRSH (immediate) cccc 000x x1x1 xxxx xxxx xxxx 1111 xxxx */
292fca08f32SWang Nan DECODE_EMULATEX (0x0e500090, 0x00500090, PROBES_LOAD_EXTRA,
293fca08f32SWang Nan REGS(NOPCWB, NOPC, 0, 0, 0)),
294fca08f32SWang Nan
295fca08f32SWang Nan DECODE_END
296fca08f32SWang Nan };
297fca08f32SWang Nan
298fca08f32SWang Nan static const union decode_item arm_cccc_000x_table[] = {
299fca08f32SWang Nan /* Data-processing (register) */
300fca08f32SWang Nan
301fca08f32SWang Nan /* <op>S PC, ... cccc 000x xxx1 xxxx 1111 xxxx xxxx xxxx */
302fca08f32SWang Nan DECODE_REJECT (0x0e10f000, 0x0010f000),
303fca08f32SWang Nan
304fca08f32SWang Nan /* MOV IP, SP 1110 0001 1010 0000 1100 0000 0000 1101 */
305fca08f32SWang Nan DECODE_SIMULATE (0xffffffff, 0xe1a0c00d, PROBES_MOV_IP_SP),
306fca08f32SWang Nan
307fca08f32SWang Nan /* TST (register) cccc 0001 0001 xxxx xxxx xxxx xxx0 xxxx */
308fca08f32SWang Nan /* TEQ (register) cccc 0001 0011 xxxx xxxx xxxx xxx0 xxxx */
309fca08f32SWang Nan /* CMP (register) cccc 0001 0101 xxxx xxxx xxxx xxx0 xxxx */
310fca08f32SWang Nan /* CMN (register) cccc 0001 0111 xxxx xxxx xxxx xxx0 xxxx */
311fca08f32SWang Nan DECODE_EMULATEX (0x0f900010, 0x01100000, PROBES_DATA_PROCESSING_REG,
312fca08f32SWang Nan REGS(ANY, 0, 0, 0, ANY)),
313fca08f32SWang Nan
314fca08f32SWang Nan /* MOV (register) cccc 0001 101x xxxx xxxx xxxx xxx0 xxxx */
315fca08f32SWang Nan /* MVN (register) cccc 0001 111x xxxx xxxx xxxx xxx0 xxxx */
316fca08f32SWang Nan DECODE_EMULATEX (0x0fa00010, 0x01a00000, PROBES_DATA_PROCESSING_REG,
317fca08f32SWang Nan REGS(0, ANY, 0, 0, ANY)),
318fca08f32SWang Nan
319fca08f32SWang Nan /* AND (register) cccc 0000 000x xxxx xxxx xxxx xxx0 xxxx */
320fca08f32SWang Nan /* EOR (register) cccc 0000 001x xxxx xxxx xxxx xxx0 xxxx */
321fca08f32SWang Nan /* SUB (register) cccc 0000 010x xxxx xxxx xxxx xxx0 xxxx */
322fca08f32SWang Nan /* RSB (register) cccc 0000 011x xxxx xxxx xxxx xxx0 xxxx */
323fca08f32SWang Nan /* ADD (register) cccc 0000 100x xxxx xxxx xxxx xxx0 xxxx */
324fca08f32SWang Nan /* ADC (register) cccc 0000 101x xxxx xxxx xxxx xxx0 xxxx */
325fca08f32SWang Nan /* SBC (register) cccc 0000 110x xxxx xxxx xxxx xxx0 xxxx */
326fca08f32SWang Nan /* RSC (register) cccc 0000 111x xxxx xxxx xxxx xxx0 xxxx */
327fca08f32SWang Nan /* ORR (register) cccc 0001 100x xxxx xxxx xxxx xxx0 xxxx */
328fca08f32SWang Nan /* BIC (register) cccc 0001 110x xxxx xxxx xxxx xxx0 xxxx */
329fca08f32SWang Nan DECODE_EMULATEX (0x0e000010, 0x00000000, PROBES_DATA_PROCESSING_REG,
330fca08f32SWang Nan REGS(ANY, ANY, 0, 0, ANY)),
331fca08f32SWang Nan
332fca08f32SWang Nan /* TST (reg-shift reg) cccc 0001 0001 xxxx xxxx xxxx 0xx1 xxxx */
333fca08f32SWang Nan /* TEQ (reg-shift reg) cccc 0001 0011 xxxx xxxx xxxx 0xx1 xxxx */
334fca08f32SWang Nan /* CMP (reg-shift reg) cccc 0001 0101 xxxx xxxx xxxx 0xx1 xxxx */
335fca08f32SWang Nan /* CMN (reg-shift reg) cccc 0001 0111 xxxx xxxx xxxx 0xx1 xxxx */
336fca08f32SWang Nan DECODE_EMULATEX (0x0f900090, 0x01100010, PROBES_DATA_PROCESSING_REG,
337fca08f32SWang Nan REGS(NOPC, 0, NOPC, 0, NOPC)),
338fca08f32SWang Nan
339fca08f32SWang Nan /* MOV (reg-shift reg) cccc 0001 101x xxxx xxxx xxxx 0xx1 xxxx */
340fca08f32SWang Nan /* MVN (reg-shift reg) cccc 0001 111x xxxx xxxx xxxx 0xx1 xxxx */
341fca08f32SWang Nan DECODE_EMULATEX (0x0fa00090, 0x01a00010, PROBES_DATA_PROCESSING_REG,
342fca08f32SWang Nan REGS(0, NOPC, NOPC, 0, NOPC)),
343fca08f32SWang Nan
344fca08f32SWang Nan /* AND (reg-shift reg) cccc 0000 000x xxxx xxxx xxxx 0xx1 xxxx */
345fca08f32SWang Nan /* EOR (reg-shift reg) cccc 0000 001x xxxx xxxx xxxx 0xx1 xxxx */
346fca08f32SWang Nan /* SUB (reg-shift reg) cccc 0000 010x xxxx xxxx xxxx 0xx1 xxxx */
347fca08f32SWang Nan /* RSB (reg-shift reg) cccc 0000 011x xxxx xxxx xxxx 0xx1 xxxx */
348fca08f32SWang Nan /* ADD (reg-shift reg) cccc 0000 100x xxxx xxxx xxxx 0xx1 xxxx */
349fca08f32SWang Nan /* ADC (reg-shift reg) cccc 0000 101x xxxx xxxx xxxx 0xx1 xxxx */
350fca08f32SWang Nan /* SBC (reg-shift reg) cccc 0000 110x xxxx xxxx xxxx 0xx1 xxxx */
351fca08f32SWang Nan /* RSC (reg-shift reg) cccc 0000 111x xxxx xxxx xxxx 0xx1 xxxx */
352fca08f32SWang Nan /* ORR (reg-shift reg) cccc 0001 100x xxxx xxxx xxxx 0xx1 xxxx */
353fca08f32SWang Nan /* BIC (reg-shift reg) cccc 0001 110x xxxx xxxx xxxx 0xx1 xxxx */
354fca08f32SWang Nan DECODE_EMULATEX (0x0e000090, 0x00000010, PROBES_DATA_PROCESSING_REG,
355fca08f32SWang Nan REGS(NOPC, NOPC, NOPC, 0, NOPC)),
356fca08f32SWang Nan
357fca08f32SWang Nan DECODE_END
358fca08f32SWang Nan };
359fca08f32SWang Nan
360fca08f32SWang Nan static const union decode_item arm_cccc_001x_table[] = {
361fca08f32SWang Nan /* Data-processing (immediate) */
362fca08f32SWang Nan
363fca08f32SWang Nan /* MOVW cccc 0011 0000 xxxx xxxx xxxx xxxx xxxx */
364fca08f32SWang Nan /* MOVT cccc 0011 0100 xxxx xxxx xxxx xxxx xxxx */
365832607e7SJon Medhurst DECODE_EMULATEX (0x0fb00000, 0x03000000, PROBES_MOV_HALFWORD,
366fca08f32SWang Nan REGS(0, NOPC, 0, 0, 0)),
367fca08f32SWang Nan
368fca08f32SWang Nan /* YIELD cccc 0011 0010 0000 xxxx xxxx 0000 0001 */
369fca08f32SWang Nan DECODE_OR (0x0fff00ff, 0x03200001),
370fca08f32SWang Nan /* SEV cccc 0011 0010 0000 xxxx xxxx 0000 0100 */
371832607e7SJon Medhurst DECODE_EMULATE (0x0fff00ff, 0x03200004, PROBES_SEV),
372fca08f32SWang Nan /* NOP cccc 0011 0010 0000 xxxx xxxx 0000 0000 */
373fca08f32SWang Nan /* WFE cccc 0011 0010 0000 xxxx xxxx 0000 0010 */
374fca08f32SWang Nan /* WFI cccc 0011 0010 0000 xxxx xxxx 0000 0011 */
375832607e7SJon Medhurst DECODE_SIMULATE (0x0fff00fc, 0x03200000, PROBES_WFE),
376fca08f32SWang Nan /* DBG cccc 0011 0010 0000 xxxx xxxx ffff xxxx */
377fca08f32SWang Nan /* unallocated hints cccc 0011 0010 0000 xxxx xxxx xxxx xxxx */
378fca08f32SWang Nan /* MSR (immediate) cccc 0011 0x10 xxxx xxxx xxxx xxxx xxxx */
379fca08f32SWang Nan DECODE_REJECT (0x0fb00000, 0x03200000),
380fca08f32SWang Nan
381fca08f32SWang Nan /* <op>S PC, ... cccc 001x xxx1 xxxx 1111 xxxx xxxx xxxx */
382fca08f32SWang Nan DECODE_REJECT (0x0e10f000, 0x0210f000),
383fca08f32SWang Nan
384fca08f32SWang Nan /* TST (immediate) cccc 0011 0001 xxxx xxxx xxxx xxxx xxxx */
385fca08f32SWang Nan /* TEQ (immediate) cccc 0011 0011 xxxx xxxx xxxx xxxx xxxx */
386fca08f32SWang Nan /* CMP (immediate) cccc 0011 0101 xxxx xxxx xxxx xxxx xxxx */
387fca08f32SWang Nan /* CMN (immediate) cccc 0011 0111 xxxx xxxx xxxx xxxx xxxx */
388fca08f32SWang Nan DECODE_EMULATEX (0x0f900000, 0x03100000, PROBES_DATA_PROCESSING_IMM,
389fca08f32SWang Nan REGS(ANY, 0, 0, 0, 0)),
390fca08f32SWang Nan
391fca08f32SWang Nan /* MOV (immediate) cccc 0011 101x xxxx xxxx xxxx xxxx xxxx */
392fca08f32SWang Nan /* MVN (immediate) cccc 0011 111x xxxx xxxx xxxx xxxx xxxx */
393fca08f32SWang Nan DECODE_EMULATEX (0x0fa00000, 0x03a00000, PROBES_DATA_PROCESSING_IMM,
394fca08f32SWang Nan REGS(0, ANY, 0, 0, 0)),
395fca08f32SWang Nan
396fca08f32SWang Nan /* AND (immediate) cccc 0010 000x xxxx xxxx xxxx xxxx xxxx */
397fca08f32SWang Nan /* EOR (immediate) cccc 0010 001x xxxx xxxx xxxx xxxx xxxx */
398fca08f32SWang Nan /* SUB (immediate) cccc 0010 010x xxxx xxxx xxxx xxxx xxxx */
399fca08f32SWang Nan /* RSB (immediate) cccc 0010 011x xxxx xxxx xxxx xxxx xxxx */
400fca08f32SWang Nan /* ADD (immediate) cccc 0010 100x xxxx xxxx xxxx xxxx xxxx */
401fca08f32SWang Nan /* ADC (immediate) cccc 0010 101x xxxx xxxx xxxx xxxx xxxx */
402fca08f32SWang Nan /* SBC (immediate) cccc 0010 110x xxxx xxxx xxxx xxxx xxxx */
403fca08f32SWang Nan /* RSC (immediate) cccc 0010 111x xxxx xxxx xxxx xxxx xxxx */
404fca08f32SWang Nan /* ORR (immediate) cccc 0011 100x xxxx xxxx xxxx xxxx xxxx */
405fca08f32SWang Nan /* BIC (immediate) cccc 0011 110x xxxx xxxx xxxx xxxx xxxx */
406fca08f32SWang Nan DECODE_EMULATEX (0x0e000000, 0x02000000, PROBES_DATA_PROCESSING_IMM,
407fca08f32SWang Nan REGS(ANY, ANY, 0, 0, 0)),
408fca08f32SWang Nan
409fca08f32SWang Nan DECODE_END
410fca08f32SWang Nan };
411fca08f32SWang Nan
412fca08f32SWang Nan static const union decode_item arm_cccc_0110_____xxx1_table[] = {
413fca08f32SWang Nan /* Media instructions */
414fca08f32SWang Nan
415fca08f32SWang Nan /* SEL cccc 0110 1000 xxxx xxxx xxxx 1011 xxxx */
416fca08f32SWang Nan DECODE_EMULATEX (0x0ff000f0, 0x068000b0, PROBES_SATURATE,
417fca08f32SWang Nan REGS(NOPC, NOPC, 0, 0, NOPC)),
418fca08f32SWang Nan
419fca08f32SWang Nan /* SSAT cccc 0110 101x xxxx xxxx xxxx xx01 xxxx */
420fca08f32SWang Nan /* USAT cccc 0110 111x xxxx xxxx xxxx xx01 xxxx */
421fca08f32SWang Nan DECODE_OR(0x0fa00030, 0x06a00010),
422fca08f32SWang Nan /* SSAT16 cccc 0110 1010 xxxx xxxx xxxx 0011 xxxx */
423fca08f32SWang Nan /* USAT16 cccc 0110 1110 xxxx xxxx xxxx 0011 xxxx */
424fca08f32SWang Nan DECODE_EMULATEX (0x0fb000f0, 0x06a00030, PROBES_SATURATE,
425fca08f32SWang Nan REGS(0, NOPC, 0, 0, NOPC)),
426fca08f32SWang Nan
427fca08f32SWang Nan /* REV cccc 0110 1011 xxxx xxxx xxxx 0011 xxxx */
428fca08f32SWang Nan /* REV16 cccc 0110 1011 xxxx xxxx xxxx 1011 xxxx */
429fca08f32SWang Nan /* RBIT cccc 0110 1111 xxxx xxxx xxxx 0011 xxxx */
430fca08f32SWang Nan /* REVSH cccc 0110 1111 xxxx xxxx xxxx 1011 xxxx */
431fca08f32SWang Nan DECODE_EMULATEX (0x0fb00070, 0x06b00030, PROBES_REV,
432fca08f32SWang Nan REGS(0, NOPC, 0, 0, NOPC)),
433fca08f32SWang Nan
434fca08f32SWang Nan /* ??? cccc 0110 0x00 xxxx xxxx xxxx xxx1 xxxx */
435fca08f32SWang Nan DECODE_REJECT (0x0fb00010, 0x06000010),
436fca08f32SWang Nan /* ??? cccc 0110 0xxx xxxx xxxx xxxx 1011 xxxx */
437fca08f32SWang Nan DECODE_REJECT (0x0f8000f0, 0x060000b0),
438fca08f32SWang Nan /* ??? cccc 0110 0xxx xxxx xxxx xxxx 1101 xxxx */
439fca08f32SWang Nan DECODE_REJECT (0x0f8000f0, 0x060000d0),
440fca08f32SWang Nan /* SADD16 cccc 0110 0001 xxxx xxxx xxxx 0001 xxxx */
441fca08f32SWang Nan /* SADDSUBX cccc 0110 0001 xxxx xxxx xxxx 0011 xxxx */
442fca08f32SWang Nan /* SSUBADDX cccc 0110 0001 xxxx xxxx xxxx 0101 xxxx */
443fca08f32SWang Nan /* SSUB16 cccc 0110 0001 xxxx xxxx xxxx 0111 xxxx */
444fca08f32SWang Nan /* SADD8 cccc 0110 0001 xxxx xxxx xxxx 1001 xxxx */
445fca08f32SWang Nan /* SSUB8 cccc 0110 0001 xxxx xxxx xxxx 1111 xxxx */
446fca08f32SWang Nan /* QADD16 cccc 0110 0010 xxxx xxxx xxxx 0001 xxxx */
447fca08f32SWang Nan /* QADDSUBX cccc 0110 0010 xxxx xxxx xxxx 0011 xxxx */
448fca08f32SWang Nan /* QSUBADDX cccc 0110 0010 xxxx xxxx xxxx 0101 xxxx */
449fca08f32SWang Nan /* QSUB16 cccc 0110 0010 xxxx xxxx xxxx 0111 xxxx */
450fca08f32SWang Nan /* QADD8 cccc 0110 0010 xxxx xxxx xxxx 1001 xxxx */
451fca08f32SWang Nan /* QSUB8 cccc 0110 0010 xxxx xxxx xxxx 1111 xxxx */
452fca08f32SWang Nan /* SHADD16 cccc 0110 0011 xxxx xxxx xxxx 0001 xxxx */
453fca08f32SWang Nan /* SHADDSUBX cccc 0110 0011 xxxx xxxx xxxx 0011 xxxx */
454fca08f32SWang Nan /* SHSUBADDX cccc 0110 0011 xxxx xxxx xxxx 0101 xxxx */
455fca08f32SWang Nan /* SHSUB16 cccc 0110 0011 xxxx xxxx xxxx 0111 xxxx */
456fca08f32SWang Nan /* SHADD8 cccc 0110 0011 xxxx xxxx xxxx 1001 xxxx */
457fca08f32SWang Nan /* SHSUB8 cccc 0110 0011 xxxx xxxx xxxx 1111 xxxx */
458fca08f32SWang Nan /* UADD16 cccc 0110 0101 xxxx xxxx xxxx 0001 xxxx */
459fca08f32SWang Nan /* UADDSUBX cccc 0110 0101 xxxx xxxx xxxx 0011 xxxx */
460fca08f32SWang Nan /* USUBADDX cccc 0110 0101 xxxx xxxx xxxx 0101 xxxx */
461fca08f32SWang Nan /* USUB16 cccc 0110 0101 xxxx xxxx xxxx 0111 xxxx */
462fca08f32SWang Nan /* UADD8 cccc 0110 0101 xxxx xxxx xxxx 1001 xxxx */
463fca08f32SWang Nan /* USUB8 cccc 0110 0101 xxxx xxxx xxxx 1111 xxxx */
464fca08f32SWang Nan /* UQADD16 cccc 0110 0110 xxxx xxxx xxxx 0001 xxxx */
465fca08f32SWang Nan /* UQADDSUBX cccc 0110 0110 xxxx xxxx xxxx 0011 xxxx */
466fca08f32SWang Nan /* UQSUBADDX cccc 0110 0110 xxxx xxxx xxxx 0101 xxxx */
467fca08f32SWang Nan /* UQSUB16 cccc 0110 0110 xxxx xxxx xxxx 0111 xxxx */
468fca08f32SWang Nan /* UQADD8 cccc 0110 0110 xxxx xxxx xxxx 1001 xxxx */
469fca08f32SWang Nan /* UQSUB8 cccc 0110 0110 xxxx xxxx xxxx 1111 xxxx */
470fca08f32SWang Nan /* UHADD16 cccc 0110 0111 xxxx xxxx xxxx 0001 xxxx */
471fca08f32SWang Nan /* UHADDSUBX cccc 0110 0111 xxxx xxxx xxxx 0011 xxxx */
472fca08f32SWang Nan /* UHSUBADDX cccc 0110 0111 xxxx xxxx xxxx 0101 xxxx */
473fca08f32SWang Nan /* UHSUB16 cccc 0110 0111 xxxx xxxx xxxx 0111 xxxx */
474fca08f32SWang Nan /* UHADD8 cccc 0110 0111 xxxx xxxx xxxx 1001 xxxx */
475fca08f32SWang Nan /* UHSUB8 cccc 0110 0111 xxxx xxxx xxxx 1111 xxxx */
476fca08f32SWang Nan DECODE_EMULATEX (0x0f800010, 0x06000010, PROBES_MMI,
477fca08f32SWang Nan REGS(NOPC, NOPC, 0, 0, NOPC)),
478fca08f32SWang Nan
479fca08f32SWang Nan /* PKHBT cccc 0110 1000 xxxx xxxx xxxx x001 xxxx */
480fca08f32SWang Nan /* PKHTB cccc 0110 1000 xxxx xxxx xxxx x101 xxxx */
481fca08f32SWang Nan DECODE_EMULATEX (0x0ff00030, 0x06800010, PROBES_PACK,
482fca08f32SWang Nan REGS(NOPC, NOPC, 0, 0, NOPC)),
483fca08f32SWang Nan
484fca08f32SWang Nan /* ??? cccc 0110 1001 xxxx xxxx xxxx 0111 xxxx */
485fca08f32SWang Nan /* ??? cccc 0110 1101 xxxx xxxx xxxx 0111 xxxx */
486fca08f32SWang Nan DECODE_REJECT (0x0fb000f0, 0x06900070),
487fca08f32SWang Nan
488fca08f32SWang Nan /* SXTB16 cccc 0110 1000 1111 xxxx xxxx 0111 xxxx */
489fca08f32SWang Nan /* SXTB cccc 0110 1010 1111 xxxx xxxx 0111 xxxx */
490fca08f32SWang Nan /* SXTH cccc 0110 1011 1111 xxxx xxxx 0111 xxxx */
491fca08f32SWang Nan /* UXTB16 cccc 0110 1100 1111 xxxx xxxx 0111 xxxx */
492fca08f32SWang Nan /* UXTB cccc 0110 1110 1111 xxxx xxxx 0111 xxxx */
493fca08f32SWang Nan /* UXTH cccc 0110 1111 1111 xxxx xxxx 0111 xxxx */
494fca08f32SWang Nan DECODE_EMULATEX (0x0f8f00f0, 0x068f0070, PROBES_EXTEND,
495fca08f32SWang Nan REGS(0, NOPC, 0, 0, NOPC)),
496fca08f32SWang Nan
497fca08f32SWang Nan /* SXTAB16 cccc 0110 1000 xxxx xxxx xxxx 0111 xxxx */
498fca08f32SWang Nan /* SXTAB cccc 0110 1010 xxxx xxxx xxxx 0111 xxxx */
499fca08f32SWang Nan /* SXTAH cccc 0110 1011 xxxx xxxx xxxx 0111 xxxx */
500fca08f32SWang Nan /* UXTAB16 cccc 0110 1100 xxxx xxxx xxxx 0111 xxxx */
501fca08f32SWang Nan /* UXTAB cccc 0110 1110 xxxx xxxx xxxx 0111 xxxx */
502fca08f32SWang Nan /* UXTAH cccc 0110 1111 xxxx xxxx xxxx 0111 xxxx */
503fca08f32SWang Nan DECODE_EMULATEX (0x0f8000f0, 0x06800070, PROBES_EXTEND_ADD,
504fca08f32SWang Nan REGS(NOPCX, NOPC, 0, 0, NOPC)),
505fca08f32SWang Nan
506fca08f32SWang Nan DECODE_END
507fca08f32SWang Nan };
508fca08f32SWang Nan
509fca08f32SWang Nan static const union decode_item arm_cccc_0111_____xxx1_table[] = {
510fca08f32SWang Nan /* Media instructions */
511fca08f32SWang Nan
512fca08f32SWang Nan /* UNDEFINED cccc 0111 1111 xxxx xxxx xxxx 1111 xxxx */
513fca08f32SWang Nan DECODE_REJECT (0x0ff000f0, 0x07f000f0),
514fca08f32SWang Nan
515fca08f32SWang Nan /* SMLALD cccc 0111 0100 xxxx xxxx xxxx 00x1 xxxx */
516fca08f32SWang Nan /* SMLSLD cccc 0111 0100 xxxx xxxx xxxx 01x1 xxxx */
517fca08f32SWang Nan DECODE_EMULATEX (0x0ff00090, 0x07400010, PROBES_MUL_ADD_LONG,
518fca08f32SWang Nan REGS(NOPC, NOPC, NOPC, 0, NOPC)),
519fca08f32SWang Nan
520fca08f32SWang Nan /* SMUAD cccc 0111 0000 xxxx 1111 xxxx 00x1 xxxx */
521fca08f32SWang Nan /* SMUSD cccc 0111 0000 xxxx 1111 xxxx 01x1 xxxx */
522fca08f32SWang Nan DECODE_OR (0x0ff0f090, 0x0700f010),
523fca08f32SWang Nan /* SMMUL cccc 0111 0101 xxxx 1111 xxxx 00x1 xxxx */
524fca08f32SWang Nan DECODE_OR (0x0ff0f0d0, 0x0750f010),
525fca08f32SWang Nan /* USAD8 cccc 0111 1000 xxxx 1111 xxxx 0001 xxxx */
526fca08f32SWang Nan DECODE_EMULATEX (0x0ff0f0f0, 0x0780f010, PROBES_MUL_ADD,
527fca08f32SWang Nan REGS(NOPC, 0, NOPC, 0, NOPC)),
528fca08f32SWang Nan
529fca08f32SWang Nan /* SMLAD cccc 0111 0000 xxxx xxxx xxxx 00x1 xxxx */
530fca08f32SWang Nan /* SMLSD cccc 0111 0000 xxxx xxxx xxxx 01x1 xxxx */
531fca08f32SWang Nan DECODE_OR (0x0ff00090, 0x07000010),
532fca08f32SWang Nan /* SMMLA cccc 0111 0101 xxxx xxxx xxxx 00x1 xxxx */
533fca08f32SWang Nan DECODE_OR (0x0ff000d0, 0x07500010),
534fca08f32SWang Nan /* USADA8 cccc 0111 1000 xxxx xxxx xxxx 0001 xxxx */
535fca08f32SWang Nan DECODE_EMULATEX (0x0ff000f0, 0x07800010, PROBES_MUL_ADD,
536fca08f32SWang Nan REGS(NOPC, NOPCX, NOPC, 0, NOPC)),
537fca08f32SWang Nan
538fca08f32SWang Nan /* SMMLS cccc 0111 0101 xxxx xxxx xxxx 11x1 xxxx */
539fca08f32SWang Nan DECODE_EMULATEX (0x0ff000d0, 0x075000d0, PROBES_MUL_ADD,
540fca08f32SWang Nan REGS(NOPC, NOPC, NOPC, 0, NOPC)),
541fca08f32SWang Nan
542fca08f32SWang Nan /* SBFX cccc 0111 101x xxxx xxxx xxxx x101 xxxx */
543fca08f32SWang Nan /* UBFX cccc 0111 111x xxxx xxxx xxxx x101 xxxx */
544fca08f32SWang Nan DECODE_EMULATEX (0x0fa00070, 0x07a00050, PROBES_BITFIELD,
545fca08f32SWang Nan REGS(0, NOPC, 0, 0, NOPC)),
546fca08f32SWang Nan
547fca08f32SWang Nan /* BFC cccc 0111 110x xxxx xxxx xxxx x001 1111 */
548fca08f32SWang Nan DECODE_EMULATEX (0x0fe0007f, 0x07c0001f, PROBES_BITFIELD,
549fca08f32SWang Nan REGS(0, NOPC, 0, 0, 0)),
550fca08f32SWang Nan
551fca08f32SWang Nan /* BFI cccc 0111 110x xxxx xxxx xxxx x001 xxxx */
552fca08f32SWang Nan DECODE_EMULATEX (0x0fe00070, 0x07c00010, PROBES_BITFIELD,
553fca08f32SWang Nan REGS(0, NOPC, 0, 0, NOPCX)),
554fca08f32SWang Nan
555fca08f32SWang Nan DECODE_END
556fca08f32SWang Nan };
557fca08f32SWang Nan
558fca08f32SWang Nan static const union decode_item arm_cccc_01xx_table[] = {
559fca08f32SWang Nan /* Load/store word and unsigned byte */
560fca08f32SWang Nan
561fca08f32SWang Nan /* LDRB/STRB pc,[...] cccc 01xx x0xx xxxx xxxx xxxx xxxx xxxx */
562fca08f32SWang Nan DECODE_REJECT (0x0c40f000, 0x0440f000),
563fca08f32SWang Nan
564fca08f32SWang Nan /* STRT cccc 01x0 x010 xxxx xxxx xxxx xxxx xxxx */
565fca08f32SWang Nan /* LDRT cccc 01x0 x011 xxxx xxxx xxxx xxxx xxxx */
566fca08f32SWang Nan /* STRBT cccc 01x0 x110 xxxx xxxx xxxx xxxx xxxx */
567fca08f32SWang Nan /* LDRBT cccc 01x0 x111 xxxx xxxx xxxx xxxx xxxx */
568fca08f32SWang Nan DECODE_REJECT (0x0d200000, 0x04200000),
569fca08f32SWang Nan
570fca08f32SWang Nan /* STR (immediate) cccc 010x x0x0 xxxx xxxx xxxx xxxx xxxx */
571fca08f32SWang Nan /* STRB (immediate) cccc 010x x1x0 xxxx xxxx xxxx xxxx xxxx */
572fca08f32SWang Nan DECODE_EMULATEX (0x0e100000, 0x04000000, PROBES_STORE,
573fca08f32SWang Nan REGS(NOPCWB, ANY, 0, 0, 0)),
574fca08f32SWang Nan
575fca08f32SWang Nan /* LDR (immediate) cccc 010x x0x1 xxxx xxxx xxxx xxxx xxxx */
576fca08f32SWang Nan /* LDRB (immediate) cccc 010x x1x1 xxxx xxxx xxxx xxxx xxxx */
577fca08f32SWang Nan DECODE_EMULATEX (0x0e100000, 0x04100000, PROBES_LOAD,
578fca08f32SWang Nan REGS(NOPCWB, ANY, 0, 0, 0)),
579fca08f32SWang Nan
580fca08f32SWang Nan /* STR (register) cccc 011x x0x0 xxxx xxxx xxxx xxxx xxxx */
581fca08f32SWang Nan /* STRB (register) cccc 011x x1x0 xxxx xxxx xxxx xxxx xxxx */
582fca08f32SWang Nan DECODE_EMULATEX (0x0e100000, 0x06000000, PROBES_STORE,
583fca08f32SWang Nan REGS(NOPCWB, ANY, 0, 0, NOPC)),
584fca08f32SWang Nan
585fca08f32SWang Nan /* LDR (register) cccc 011x x0x1 xxxx xxxx xxxx xxxx xxxx */
586fca08f32SWang Nan /* LDRB (register) cccc 011x x1x1 xxxx xxxx xxxx xxxx xxxx */
587fca08f32SWang Nan DECODE_EMULATEX (0x0e100000, 0x06100000, PROBES_LOAD,
588fca08f32SWang Nan REGS(NOPCWB, ANY, 0, 0, NOPC)),
589fca08f32SWang Nan
590fca08f32SWang Nan DECODE_END
591fca08f32SWang Nan };
592fca08f32SWang Nan
593fca08f32SWang Nan static const union decode_item arm_cccc_100x_table[] = {
594fca08f32SWang Nan /* Block data transfer instructions */
595fca08f32SWang Nan
596fca08f32SWang Nan /* LDM cccc 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
597fca08f32SWang Nan /* STM cccc 100x x0x0 xxxx xxxx xxxx xxxx xxxx */
598fca08f32SWang Nan DECODE_CUSTOM (0x0e400000, 0x08000000, PROBES_LDMSTM),
599fca08f32SWang Nan
600fca08f32SWang Nan /* STM (user registers) cccc 100x x1x0 xxxx xxxx xxxx xxxx xxxx */
601fca08f32SWang Nan /* LDM (user registers) cccc 100x x1x1 xxxx 0xxx xxxx xxxx xxxx */
602fca08f32SWang Nan /* LDM (exception ret) cccc 100x x1x1 xxxx 1xxx xxxx xxxx xxxx */
603fca08f32SWang Nan DECODE_END
604fca08f32SWang Nan };
605fca08f32SWang Nan
606fca08f32SWang Nan const union decode_item probes_decode_arm_table[] = {
607fca08f32SWang Nan /*
608fca08f32SWang Nan * Unconditional instructions
609fca08f32SWang Nan * 1111 xxxx xxxx xxxx xxxx xxxx xxxx xxxx
610fca08f32SWang Nan */
611fca08f32SWang Nan DECODE_TABLE (0xf0000000, 0xf0000000, arm_1111_table),
612fca08f32SWang Nan
613fca08f32SWang Nan /*
614fca08f32SWang Nan * Miscellaneous instructions
615fca08f32SWang Nan * cccc 0001 0xx0 xxxx xxxx xxxx 0xxx xxxx
616fca08f32SWang Nan */
617fca08f32SWang Nan DECODE_TABLE (0x0f900080, 0x01000000, arm_cccc_0001_0xx0____0xxx_table),
618fca08f32SWang Nan
619fca08f32SWang Nan /*
620fca08f32SWang Nan * Halfword multiply and multiply-accumulate
621fca08f32SWang Nan * cccc 0001 0xx0 xxxx xxxx xxxx 1xx0 xxxx
622fca08f32SWang Nan */
623fca08f32SWang Nan DECODE_TABLE (0x0f900090, 0x01000080, arm_cccc_0001_0xx0____1xx0_table),
624fca08f32SWang Nan
625fca08f32SWang Nan /*
626fca08f32SWang Nan * Multiply and multiply-accumulate
627fca08f32SWang Nan * cccc 0000 xxxx xxxx xxxx xxxx 1001 xxxx
628fca08f32SWang Nan */
629fca08f32SWang Nan DECODE_TABLE (0x0f0000f0, 0x00000090, arm_cccc_0000_____1001_table),
630fca08f32SWang Nan
631fca08f32SWang Nan /*
632fca08f32SWang Nan * Synchronization primitives
633fca08f32SWang Nan * cccc 0001 xxxx xxxx xxxx xxxx 1001 xxxx
634fca08f32SWang Nan */
635fca08f32SWang Nan DECODE_TABLE (0x0f0000f0, 0x01000090, arm_cccc_0001_____1001_table),
636fca08f32SWang Nan
637fca08f32SWang Nan /*
638fca08f32SWang Nan * Extra load/store instructions
639fca08f32SWang Nan * cccc 000x xxxx xxxx xxxx xxxx 1xx1 xxxx
640fca08f32SWang Nan */
641fca08f32SWang Nan DECODE_TABLE (0x0e000090, 0x00000090, arm_cccc_000x_____1xx1_table),
642fca08f32SWang Nan
643fca08f32SWang Nan /*
644fca08f32SWang Nan * Data-processing (register)
645fca08f32SWang Nan * cccc 000x xxxx xxxx xxxx xxxx xxx0 xxxx
646fca08f32SWang Nan * Data-processing (register-shifted register)
647fca08f32SWang Nan * cccc 000x xxxx xxxx xxxx xxxx 0xx1 xxxx
648fca08f32SWang Nan */
649fca08f32SWang Nan DECODE_TABLE (0x0e000000, 0x00000000, arm_cccc_000x_table),
650fca08f32SWang Nan
651fca08f32SWang Nan /*
652fca08f32SWang Nan * Data-processing (immediate)
653fca08f32SWang Nan * cccc 001x xxxx xxxx xxxx xxxx xxxx xxxx
654fca08f32SWang Nan */
655fca08f32SWang Nan DECODE_TABLE (0x0e000000, 0x02000000, arm_cccc_001x_table),
656fca08f32SWang Nan
657fca08f32SWang Nan /*
658fca08f32SWang Nan * Media instructions
659fca08f32SWang Nan * cccc 011x xxxx xxxx xxxx xxxx xxx1 xxxx
660fca08f32SWang Nan */
661fca08f32SWang Nan DECODE_TABLE (0x0f000010, 0x06000010, arm_cccc_0110_____xxx1_table),
662fca08f32SWang Nan DECODE_TABLE (0x0f000010, 0x07000010, arm_cccc_0111_____xxx1_table),
663fca08f32SWang Nan
664fca08f32SWang Nan /*
665fca08f32SWang Nan * Load/store word and unsigned byte
666fca08f32SWang Nan * cccc 01xx xxxx xxxx xxxx xxxx xxxx xxxx
667fca08f32SWang Nan */
668fca08f32SWang Nan DECODE_TABLE (0x0c000000, 0x04000000, arm_cccc_01xx_table),
669fca08f32SWang Nan
670fca08f32SWang Nan /*
671fca08f32SWang Nan * Block data transfer instructions
672fca08f32SWang Nan * cccc 100x xxxx xxxx xxxx xxxx xxxx xxxx
673fca08f32SWang Nan */
674fca08f32SWang Nan DECODE_TABLE (0x0e000000, 0x08000000, arm_cccc_100x_table),
675fca08f32SWang Nan
676fca08f32SWang Nan /* B cccc 1010 xxxx xxxx xxxx xxxx xxxx xxxx */
677fca08f32SWang Nan /* BL cccc 1011 xxxx xxxx xxxx xxxx xxxx xxxx */
678fca08f32SWang Nan DECODE_SIMULATE (0x0e000000, 0x0a000000, PROBES_BRANCH),
679fca08f32SWang Nan
680fca08f32SWang Nan /*
681fca08f32SWang Nan * Supervisor Call, and coprocessor instructions
682fca08f32SWang Nan */
683fca08f32SWang Nan
684fca08f32SWang Nan /* MCRR cccc 1100 0100 xxxx xxxx xxxx xxxx xxxx */
685fca08f32SWang Nan /* MRRC cccc 1100 0101 xxxx xxxx xxxx xxxx xxxx */
686fca08f32SWang Nan /* LDC cccc 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
687fca08f32SWang Nan /* STC cccc 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
688fca08f32SWang Nan /* CDP cccc 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
689fca08f32SWang Nan /* MCR cccc 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
690fca08f32SWang Nan /* MRC cccc 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
691fca08f32SWang Nan /* SVC cccc 1111 xxxx xxxx xxxx xxxx xxxx xxxx */
692fca08f32SWang Nan DECODE_REJECT (0x0c000000, 0x0c000000),
693fca08f32SWang Nan
694fca08f32SWang Nan DECODE_END
695fca08f32SWang Nan };
696fca08f32SWang Nan #ifdef CONFIG_ARM_KPROBES_TEST_MODULE
697fca08f32SWang Nan EXPORT_SYMBOL_GPL(probes_decode_arm_table);
698fca08f32SWang Nan #endif
699fca08f32SWang Nan
arm_singlestep(probes_opcode_t insn,struct arch_probes_insn * asi,struct pt_regs * regs)700fca08f32SWang Nan static void __kprobes arm_singlestep(probes_opcode_t insn,
701fca08f32SWang Nan struct arch_probes_insn *asi, struct pt_regs *regs)
702fca08f32SWang Nan {
703fca08f32SWang Nan regs->ARM_pc += 4;
704fca08f32SWang Nan asi->insn_handler(insn, asi, regs);
705fca08f32SWang Nan }
706fca08f32SWang Nan
707fca08f32SWang Nan /* Return:
708fca08f32SWang Nan * INSN_REJECTED If instruction is one not allowed to kprobe,
709fca08f32SWang Nan * INSN_GOOD If instruction is supported and uses instruction slot,
710fca08f32SWang Nan * INSN_GOOD_NO_SLOT If instruction is supported but doesn't use its slot.
711fca08f32SWang Nan *
712fca08f32SWang Nan * For instructions we don't want to kprobe (INSN_REJECTED return result):
713fca08f32SWang Nan * These are generally ones that modify the processor state making
714fca08f32SWang Nan * them "hard" to simulate such as switches processor modes or
715fca08f32SWang Nan * make accesses in alternate modes. Any of these could be simulated
716fca08f32SWang Nan * if the work was put into it, but low return considering they
717fca08f32SWang Nan * should also be very rare.
718fca08f32SWang Nan */
719fca08f32SWang Nan enum probes_insn __kprobes
arm_probes_decode_insn(probes_opcode_t insn,struct arch_probes_insn * asi,bool emulate,const union decode_action * actions,const struct decode_checker * checkers[])720fca08f32SWang Nan arm_probes_decode_insn(probes_opcode_t insn, struct arch_probes_insn *asi,
72183803d97SWang Nan bool emulate, const union decode_action *actions,
72283803d97SWang Nan const struct decode_checker *checkers[])
723fca08f32SWang Nan {
724fca08f32SWang Nan asi->insn_singlestep = arm_singlestep;
725fca08f32SWang Nan asi->insn_check_cc = probes_condition_checks[insn>>28];
726fca08f32SWang Nan return probes_decode_insn(insn, asi, probes_decode_arm_table, false,
72783803d97SWang Nan emulate, actions, checkers);
728fca08f32SWang Nan }
729