1ddecdfceSMircea Gherzan /* 2ddecdfceSMircea Gherzan * Just-In-Time compiler for BPF filters on 32bit ARM 3ddecdfceSMircea Gherzan * 4ddecdfceSMircea Gherzan * Copyright (c) 2011 Mircea Gherzan <mgherzan@gmail.com> 5ddecdfceSMircea Gherzan * 6ddecdfceSMircea Gherzan * This program is free software; you can redistribute it and/or modify it 7ddecdfceSMircea Gherzan * under the terms of the GNU General Public License as published by the 8ddecdfceSMircea Gherzan * Free Software Foundation; version 2 of the License. 9ddecdfceSMircea Gherzan */ 10ddecdfceSMircea Gherzan 11ddecdfceSMircea Gherzan #ifndef PFILTER_OPCODES_ARM_H 12ddecdfceSMircea Gherzan #define PFILTER_OPCODES_ARM_H 13ddecdfceSMircea Gherzan 14*39c13c20SShubham Bansal /* ARM 32bit Registers */ 15ddecdfceSMircea Gherzan #define ARM_R0 0 16ddecdfceSMircea Gherzan #define ARM_R1 1 17ddecdfceSMircea Gherzan #define ARM_R2 2 18ddecdfceSMircea Gherzan #define ARM_R3 3 19ddecdfceSMircea Gherzan #define ARM_R4 4 20ddecdfceSMircea Gherzan #define ARM_R5 5 21ddecdfceSMircea Gherzan #define ARM_R6 6 22ddecdfceSMircea Gherzan #define ARM_R7 7 23ddecdfceSMircea Gherzan #define ARM_R8 8 24ddecdfceSMircea Gherzan #define ARM_R9 9 25ddecdfceSMircea Gherzan #define ARM_R10 10 26*39c13c20SShubham Bansal #define ARM_FP 11 /* Frame Pointer */ 27*39c13c20SShubham Bansal #define ARM_IP 12 /* Intra-procedure scratch register */ 28*39c13c20SShubham Bansal #define ARM_SP 13 /* Stack pointer: as load/store base reg */ 29*39c13c20SShubham Bansal #define ARM_LR 14 /* Link Register */ 30*39c13c20SShubham Bansal #define ARM_PC 15 /* Program counter */ 31ddecdfceSMircea Gherzan 32*39c13c20SShubham Bansal #define ARM_COND_EQ 0x0 /* == */ 33*39c13c20SShubham Bansal #define ARM_COND_NE 0x1 /* != */ 34*39c13c20SShubham Bansal #define ARM_COND_CS 0x2 /* unsigned >= */ 35ddecdfceSMircea Gherzan #define ARM_COND_HS ARM_COND_CS 36*39c13c20SShubham Bansal #define ARM_COND_CC 0x3 /* unsigned < */ 37ddecdfceSMircea Gherzan #define ARM_COND_LO ARM_COND_CC 38*39c13c20SShubham Bansal #define ARM_COND_MI 0x4 /* < 0 */ 39*39c13c20SShubham Bansal #define ARM_COND_PL 0x5 /* >= 0 */ 40*39c13c20SShubham Bansal #define ARM_COND_VS 0x6 /* Signed Overflow */ 41*39c13c20SShubham Bansal #define ARM_COND_VC 0x7 /* No Signed Overflow */ 42*39c13c20SShubham Bansal #define ARM_COND_HI 0x8 /* unsigned > */ 43*39c13c20SShubham Bansal #define ARM_COND_LS 0x9 /* unsigned <= */ 44*39c13c20SShubham Bansal #define ARM_COND_GE 0xa /* Signed >= */ 45*39c13c20SShubham Bansal #define ARM_COND_LT 0xb /* Signed < */ 46*39c13c20SShubham Bansal #define ARM_COND_GT 0xc /* Signed > */ 47*39c13c20SShubham Bansal #define ARM_COND_LE 0xd /* Signed <= */ 48*39c13c20SShubham Bansal #define ARM_COND_AL 0xe /* None */ 49ddecdfceSMircea Gherzan 50ddecdfceSMircea Gherzan /* register shift types */ 51ddecdfceSMircea Gherzan #define SRTYPE_LSL 0 52ddecdfceSMircea Gherzan #define SRTYPE_LSR 1 53ddecdfceSMircea Gherzan #define SRTYPE_ASR 2 54ddecdfceSMircea Gherzan #define SRTYPE_ROR 3 55*39c13c20SShubham Bansal #define SRTYPE_ASL (SRTYPE_LSL) 56ddecdfceSMircea Gherzan 57ddecdfceSMircea Gherzan #define ARM_INST_ADD_R 0x00800000 58*39c13c20SShubham Bansal #define ARM_INST_ADDS_R 0x00900000 59*39c13c20SShubham Bansal #define ARM_INST_ADC_R 0x00a00000 60*39c13c20SShubham Bansal #define ARM_INST_ADC_I 0x02a00000 61ddecdfceSMircea Gherzan #define ARM_INST_ADD_I 0x02800000 62*39c13c20SShubham Bansal #define ARM_INST_ADDS_I 0x02900000 63ddecdfceSMircea Gherzan 64ddecdfceSMircea Gherzan #define ARM_INST_AND_R 0x00000000 65ddecdfceSMircea Gherzan #define ARM_INST_AND_I 0x02000000 66ddecdfceSMircea Gherzan 67ddecdfceSMircea Gherzan #define ARM_INST_BIC_R 0x01c00000 68ddecdfceSMircea Gherzan #define ARM_INST_BIC_I 0x03c00000 69ddecdfceSMircea Gherzan 70ddecdfceSMircea Gherzan #define ARM_INST_B 0x0a000000 71ddecdfceSMircea Gherzan #define ARM_INST_BX 0x012FFF10 72ddecdfceSMircea Gherzan #define ARM_INST_BLX_R 0x012fff30 73ddecdfceSMircea Gherzan 74ddecdfceSMircea Gherzan #define ARM_INST_CMP_R 0x01500000 75ddecdfceSMircea Gherzan #define ARM_INST_CMP_I 0x03500000 76ddecdfceSMircea Gherzan 772bea29b7SMircea Gherzan #define ARM_INST_EOR_R 0x00200000 783cbe2041SDaniel Borkmann #define ARM_INST_EOR_I 0x02200000 792bea29b7SMircea Gherzan 80ddecdfceSMircea Gherzan #define ARM_INST_LDRB_I 0x05d00000 81ddecdfceSMircea Gherzan #define ARM_INST_LDRB_R 0x07d00000 82ddecdfceSMircea Gherzan #define ARM_INST_LDRH_I 0x01d000b0 835bf705b4SNicolas Schichan #define ARM_INST_LDRH_R 0x019000b0 84ddecdfceSMircea Gherzan #define ARM_INST_LDR_I 0x05900000 85*39c13c20SShubham Bansal #define ARM_INST_LDR_R 0x07900000 86ddecdfceSMircea Gherzan 87ddecdfceSMircea Gherzan #define ARM_INST_LDM 0x08900000 88*39c13c20SShubham Bansal #define ARM_INST_LDM_IA 0x08b00000 89ddecdfceSMircea Gherzan 90ddecdfceSMircea Gherzan #define ARM_INST_LSL_I 0x01a00000 91ddecdfceSMircea Gherzan #define ARM_INST_LSL_R 0x01a00010 92ddecdfceSMircea Gherzan 93ddecdfceSMircea Gherzan #define ARM_INST_LSR_I 0x01a00020 94ddecdfceSMircea Gherzan #define ARM_INST_LSR_R 0x01a00030 95ddecdfceSMircea Gherzan 96ddecdfceSMircea Gherzan #define ARM_INST_MOV_R 0x01a00000 97*39c13c20SShubham Bansal #define ARM_INST_MOVS_R 0x01b00000 98ddecdfceSMircea Gherzan #define ARM_INST_MOV_I 0x03a00000 99ddecdfceSMircea Gherzan #define ARM_INST_MOVW 0x03000000 100ddecdfceSMircea Gherzan #define ARM_INST_MOVT 0x03400000 101ddecdfceSMircea Gherzan 102ddecdfceSMircea Gherzan #define ARM_INST_MUL 0x00000090 103ddecdfceSMircea Gherzan 104ddecdfceSMircea Gherzan #define ARM_INST_POP 0x08bd0000 105ddecdfceSMircea Gherzan #define ARM_INST_PUSH 0x092d0000 106ddecdfceSMircea Gherzan 107ddecdfceSMircea Gherzan #define ARM_INST_ORR_R 0x01800000 108*39c13c20SShubham Bansal #define ARM_INST_ORRS_R 0x01900000 109ddecdfceSMircea Gherzan #define ARM_INST_ORR_I 0x03800000 110ddecdfceSMircea Gherzan 111ddecdfceSMircea Gherzan #define ARM_INST_REV 0x06bf0f30 112ddecdfceSMircea Gherzan #define ARM_INST_REV16 0x06bf0fb0 113ddecdfceSMircea Gherzan 114ddecdfceSMircea Gherzan #define ARM_INST_RSB_I 0x02600000 115*39c13c20SShubham Bansal #define ARM_INST_RSBS_I 0x02700000 116*39c13c20SShubham Bansal #define ARM_INST_RSC_I 0x02e00000 117ddecdfceSMircea Gherzan 118ddecdfceSMircea Gherzan #define ARM_INST_SUB_R 0x00400000 119*39c13c20SShubham Bansal #define ARM_INST_SUBS_R 0x00500000 120*39c13c20SShubham Bansal #define ARM_INST_RSB_R 0x00600000 121ddecdfceSMircea Gherzan #define ARM_INST_SUB_I 0x02400000 122*39c13c20SShubham Bansal #define ARM_INST_SUBS_I 0x02500000 123*39c13c20SShubham Bansal #define ARM_INST_SBC_I 0x02c00000 124*39c13c20SShubham Bansal #define ARM_INST_SBC_R 0x00c00000 125*39c13c20SShubham Bansal #define ARM_INST_SBCS_R 0x00d00000 126ddecdfceSMircea Gherzan 127ddecdfceSMircea Gherzan #define ARM_INST_STR_I 0x05800000 128*39c13c20SShubham Bansal #define ARM_INST_STRB_I 0x05c00000 129*39c13c20SShubham Bansal #define ARM_INST_STRH_I 0x01c000b0 130ddecdfceSMircea Gherzan 131ddecdfceSMircea Gherzan #define ARM_INST_TST_R 0x01100000 132ddecdfceSMircea Gherzan #define ARM_INST_TST_I 0x03100000 133ddecdfceSMircea Gherzan 134ddecdfceSMircea Gherzan #define ARM_INST_UDIV 0x0730f010 135ddecdfceSMircea Gherzan 136ddecdfceSMircea Gherzan #define ARM_INST_UMULL 0x00800090 137ddecdfceSMircea Gherzan 1384560cdffSNicolas Schichan #define ARM_INST_MLS 0x00600090 1394560cdffSNicolas Schichan 140*39c13c20SShubham Bansal #define ARM_INST_UXTH 0x06ff0070 141*39c13c20SShubham Bansal 142e8b56d55SDaniel Borkmann /* 143e8b56d55SDaniel Borkmann * Use a suitable undefined instruction to use for ARM/Thumb2 faulting. 144e8b56d55SDaniel Borkmann * We need to be careful not to conflict with those used by other modules 145e8b56d55SDaniel Borkmann * (BUG, kprobes, etc) and the register_undef_hook() system. 146e8b56d55SDaniel Borkmann * 147e8b56d55SDaniel Borkmann * The ARM architecture reference manual guarantees that the following 148e8b56d55SDaniel Borkmann * instruction space will produce an undefined instruction exception on 149e8b56d55SDaniel Borkmann * all CPUs: 150e8b56d55SDaniel Borkmann * 151e8b56d55SDaniel Borkmann * ARM: xxxx 0111 1111 xxxx xxxx xxxx 1111 xxxx ARMv7-AR, section A5.4 152e8b56d55SDaniel Borkmann * Thumb: 1101 1110 xxxx xxxx ARMv7-M, section A5.2.6 153e8b56d55SDaniel Borkmann */ 154e8b56d55SDaniel Borkmann #define ARM_INST_UDF 0xe7fddef1 155e8b56d55SDaniel Borkmann 156ddecdfceSMircea Gherzan /* register */ 157ddecdfceSMircea Gherzan #define _AL3_R(op, rd, rn, rm) ((op ## _R) | (rd) << 12 | (rn) << 16 | (rm)) 158ddecdfceSMircea Gherzan /* immediate */ 159ddecdfceSMircea Gherzan #define _AL3_I(op, rd, rn, imm) ((op ## _I) | (rd) << 12 | (rn) << 16 | (imm)) 160*39c13c20SShubham Bansal /* register with register-shift */ 161*39c13c20SShubham Bansal #define _AL3_SR(inst) (inst | (1 << 4)) 162ddecdfceSMircea Gherzan 163ddecdfceSMircea Gherzan #define ARM_ADD_R(rd, rn, rm) _AL3_R(ARM_INST_ADD, rd, rn, rm) 164*39c13c20SShubham Bansal #define ARM_ADDS_R(rd, rn, rm) _AL3_R(ARM_INST_ADDS, rd, rn, rm) 165ddecdfceSMircea Gherzan #define ARM_ADD_I(rd, rn, imm) _AL3_I(ARM_INST_ADD, rd, rn, imm) 166*39c13c20SShubham Bansal #define ARM_ADDS_I(rd, rn, imm) _AL3_I(ARM_INST_ADDS, rd, rn, imm) 167*39c13c20SShubham Bansal #define ARM_ADC_R(rd, rn, rm) _AL3_R(ARM_INST_ADC, rd, rn, rm) 168*39c13c20SShubham Bansal #define ARM_ADC_I(rd, rn, imm) _AL3_I(ARM_INST_ADC, rd, rn, imm) 169ddecdfceSMircea Gherzan 170ddecdfceSMircea Gherzan #define ARM_AND_R(rd, rn, rm) _AL3_R(ARM_INST_AND, rd, rn, rm) 171ddecdfceSMircea Gherzan #define ARM_AND_I(rd, rn, imm) _AL3_I(ARM_INST_AND, rd, rn, imm) 172ddecdfceSMircea Gherzan 173ddecdfceSMircea Gherzan #define ARM_BIC_R(rd, rn, rm) _AL3_R(ARM_INST_BIC, rd, rn, rm) 174ddecdfceSMircea Gherzan #define ARM_BIC_I(rd, rn, imm) _AL3_I(ARM_INST_BIC, rd, rn, imm) 175ddecdfceSMircea Gherzan 176ddecdfceSMircea Gherzan #define ARM_B(imm24) (ARM_INST_B | ((imm24) & 0xffffff)) 177ddecdfceSMircea Gherzan #define ARM_BX(rm) (ARM_INST_BX | (rm)) 178ddecdfceSMircea Gherzan #define ARM_BLX_R(rm) (ARM_INST_BLX_R | (rm)) 179ddecdfceSMircea Gherzan 180ddecdfceSMircea Gherzan #define ARM_CMP_R(rn, rm) _AL3_R(ARM_INST_CMP, 0, rn, rm) 181ddecdfceSMircea Gherzan #define ARM_CMP_I(rn, imm) _AL3_I(ARM_INST_CMP, 0, rn, imm) 182ddecdfceSMircea Gherzan 1832bea29b7SMircea Gherzan #define ARM_EOR_R(rd, rn, rm) _AL3_R(ARM_INST_EOR, rd, rn, rm) 1843cbe2041SDaniel Borkmann #define ARM_EOR_I(rd, rn, imm) _AL3_I(ARM_INST_EOR, rd, rn, imm) 1852bea29b7SMircea Gherzan 186ddecdfceSMircea Gherzan #define ARM_LDR_I(rt, rn, off) (ARM_INST_LDR_I | (rt) << 12 | (rn) << 16 \ 187*39c13c20SShubham Bansal | ((off) & 0xfff)) 188*39c13c20SShubham Bansal #define ARM_LDR_R(rt, rn, rm) (ARM_INST_LDR_R | (rt) << 12 | (rn) << 16 \ 189*39c13c20SShubham Bansal | (rm)) 190ddecdfceSMircea Gherzan #define ARM_LDRB_I(rt, rn, off) (ARM_INST_LDRB_I | (rt) << 12 | (rn) << 16 \ 191ddecdfceSMircea Gherzan | (off)) 192ddecdfceSMircea Gherzan #define ARM_LDRB_R(rt, rn, rm) (ARM_INST_LDRB_R | (rt) << 12 | (rn) << 16 \ 193ddecdfceSMircea Gherzan | (rm)) 194ddecdfceSMircea Gherzan #define ARM_LDRH_I(rt, rn, off) (ARM_INST_LDRH_I | (rt) << 12 | (rn) << 16 \ 195ddecdfceSMircea Gherzan | (((off) & 0xf0) << 4) | ((off) & 0xf)) 1965bf705b4SNicolas Schichan #define ARM_LDRH_R(rt, rn, rm) (ARM_INST_LDRH_R | (rt) << 12 | (rn) << 16 \ 1975bf705b4SNicolas Schichan | (rm)) 198ddecdfceSMircea Gherzan 199ddecdfceSMircea Gherzan #define ARM_LDM(rn, regs) (ARM_INST_LDM | (rn) << 16 | (regs)) 200*39c13c20SShubham Bansal #define ARM_LDM_IA(rn, regs) (ARM_INST_LDM_IA | (rn) << 16 | (regs)) 201ddecdfceSMircea Gherzan 202ddecdfceSMircea Gherzan #define ARM_LSL_R(rd, rn, rm) (_AL3_R(ARM_INST_LSL, rd, 0, rn) | (rm) << 8) 203ddecdfceSMircea Gherzan #define ARM_LSL_I(rd, rn, imm) (_AL3_I(ARM_INST_LSL, rd, 0, rn) | (imm) << 7) 204ddecdfceSMircea Gherzan 205ddecdfceSMircea Gherzan #define ARM_LSR_R(rd, rn, rm) (_AL3_R(ARM_INST_LSR, rd, 0, rn) | (rm) << 8) 206ddecdfceSMircea Gherzan #define ARM_LSR_I(rd, rn, imm) (_AL3_I(ARM_INST_LSR, rd, 0, rn) | (imm) << 7) 207*39c13c20SShubham Bansal #define ARM_ASR_R(rd, rn, rm) (_AL3_R(ARM_INST_ASR, rd, 0, rn) | (rm) << 8) 208*39c13c20SShubham Bansal #define ARM_ASR_I(rd, rn, imm) (_AL3_I(ARM_INST_ASR, rd, 0, rn) | (imm) << 7) 209ddecdfceSMircea Gherzan 210ddecdfceSMircea Gherzan #define ARM_MOV_R(rd, rm) _AL3_R(ARM_INST_MOV, rd, 0, rm) 211*39c13c20SShubham Bansal #define ARM_MOVS_R(rd, rm) _AL3_R(ARM_INST_MOVS, rd, 0, rm) 212ddecdfceSMircea Gherzan #define ARM_MOV_I(rd, imm) _AL3_I(ARM_INST_MOV, rd, 0, imm) 213*39c13c20SShubham Bansal #define ARM_MOV_SR(rd, rm, type, rs) \ 214*39c13c20SShubham Bansal (_AL3_SR(ARM_MOV_R(rd, rm)) | (type) << 5 | (rs) << 8) 215*39c13c20SShubham Bansal #define ARM_MOV_SI(rd, rm, type, imm6) \ 216*39c13c20SShubham Bansal (ARM_MOV_R(rd, rm) | (type) << 5 | (imm6) << 7) 217ddecdfceSMircea Gherzan 218ddecdfceSMircea Gherzan #define ARM_MOVW(rd, imm) \ 219ddecdfceSMircea Gherzan (ARM_INST_MOVW | ((imm) >> 12) << 16 | (rd) << 12 | ((imm) & 0x0fff)) 220ddecdfceSMircea Gherzan 221ddecdfceSMircea Gherzan #define ARM_MOVT(rd, imm) \ 222ddecdfceSMircea Gherzan (ARM_INST_MOVT | ((imm) >> 12) << 16 | (rd) << 12 | ((imm) & 0x0fff)) 223ddecdfceSMircea Gherzan 224ddecdfceSMircea Gherzan #define ARM_MUL(rd, rm, rn) (ARM_INST_MUL | (rd) << 16 | (rm) << 8 | (rn)) 225ddecdfceSMircea Gherzan 226ddecdfceSMircea Gherzan #define ARM_POP(regs) (ARM_INST_POP | (regs)) 227ddecdfceSMircea Gherzan #define ARM_PUSH(regs) (ARM_INST_PUSH | (regs)) 228ddecdfceSMircea Gherzan 229ddecdfceSMircea Gherzan #define ARM_ORR_R(rd, rn, rm) _AL3_R(ARM_INST_ORR, rd, rn, rm) 230ddecdfceSMircea Gherzan #define ARM_ORR_I(rd, rn, imm) _AL3_I(ARM_INST_ORR, rd, rn, imm) 231*39c13c20SShubham Bansal #define ARM_ORR_SR(rd, rn, rm, type, rs) \ 232*39c13c20SShubham Bansal (_AL3_SR(ARM_ORR_R(rd, rn, rm)) | (type) << 5 | (rs) << 8) 233*39c13c20SShubham Bansal #define ARM_ORRS_R(rd, rn, rm) _AL3_R(ARM_INST_ORRS, rd, rn, rm) 234*39c13c20SShubham Bansal #define ARM_ORRS_SR(rd, rn, rm, type, rs) \ 235*39c13c20SShubham Bansal (_AL3_SR(ARM_ORRS_R(rd, rn, rm)) | (type) << 5 | (rs) << 8) 236*39c13c20SShubham Bansal #define ARM_ORR_SI(rd, rn, rm, type, imm6) \ 237*39c13c20SShubham Bansal (ARM_ORR_R(rd, rn, rm) | (type) << 5 | (imm6) << 7) 238*39c13c20SShubham Bansal #define ARM_ORRS_SI(rd, rn, rm, type, imm6) \ 239*39c13c20SShubham Bansal (ARM_ORRS_R(rd, rn, rm) | (type) << 5 | (imm6) << 7) 240ddecdfceSMircea Gherzan 241ddecdfceSMircea Gherzan #define ARM_REV(rd, rm) (ARM_INST_REV | (rd) << 12 | (rm)) 242ddecdfceSMircea Gherzan #define ARM_REV16(rd, rm) (ARM_INST_REV16 | (rd) << 12 | (rm)) 243ddecdfceSMircea Gherzan 244ddecdfceSMircea Gherzan #define ARM_RSB_I(rd, rn, imm) _AL3_I(ARM_INST_RSB, rd, rn, imm) 245*39c13c20SShubham Bansal #define ARM_RSBS_I(rd, rn, imm) _AL3_I(ARM_INST_RSBS, rd, rn, imm) 246*39c13c20SShubham Bansal #define ARM_RSC_I(rd, rn, imm) _AL3_I(ARM_INST_RSC, rd, rn, imm) 247ddecdfceSMircea Gherzan 248ddecdfceSMircea Gherzan #define ARM_SUB_R(rd, rn, rm) _AL3_R(ARM_INST_SUB, rd, rn, rm) 249*39c13c20SShubham Bansal #define ARM_SUBS_R(rd, rn, rm) _AL3_R(ARM_INST_SUBS, rd, rn, rm) 250*39c13c20SShubham Bansal #define ARM_RSB_R(rd, rn, rm) _AL3_R(ARM_INST_RSB, rd, rn, rm) 251*39c13c20SShubham Bansal #define ARM_SBC_R(rd, rn, rm) _AL3_R(ARM_INST_SBC, rd, rn, rm) 252*39c13c20SShubham Bansal #define ARM_SBCS_R(rd, rn, rm) _AL3_R(ARM_INST_SBCS, rd, rn, rm) 253ddecdfceSMircea Gherzan #define ARM_SUB_I(rd, rn, imm) _AL3_I(ARM_INST_SUB, rd, rn, imm) 254*39c13c20SShubham Bansal #define ARM_SUBS_I(rd, rn, imm) _AL3_I(ARM_INST_SUBS, rd, rn, imm) 255*39c13c20SShubham Bansal #define ARM_SBC_I(rd, rn, imm) _AL3_I(ARM_INST_SBC, rd, rn, imm) 256ddecdfceSMircea Gherzan 257ddecdfceSMircea Gherzan #define ARM_STR_I(rt, rn, off) (ARM_INST_STR_I | (rt) << 12 | (rn) << 16 \ 258*39c13c20SShubham Bansal | ((off) & 0xfff)) 259*39c13c20SShubham Bansal #define ARM_STRH_I(rt, rn, off) (ARM_INST_STRH_I | (rt) << 12 | (rn) << 16 \ 260*39c13c20SShubham Bansal | (((off) & 0xf0) << 4) | ((off) & 0xf)) 261*39c13c20SShubham Bansal #define ARM_STRB_I(rt, rn, off) (ARM_INST_STRB_I | (rt) << 12 | (rn) << 16 \ 262*39c13c20SShubham Bansal | (((off) & 0xf0) << 4) | ((off) & 0xf)) 263ddecdfceSMircea Gherzan 264ddecdfceSMircea Gherzan #define ARM_TST_R(rn, rm) _AL3_R(ARM_INST_TST, 0, rn, rm) 265ddecdfceSMircea Gherzan #define ARM_TST_I(rn, imm) _AL3_I(ARM_INST_TST, 0, rn, imm) 266ddecdfceSMircea Gherzan 267ddecdfceSMircea Gherzan #define ARM_UDIV(rd, rn, rm) (ARM_INST_UDIV | (rd) << 16 | (rn) | (rm) << 8) 268ddecdfceSMircea Gherzan 269ddecdfceSMircea Gherzan #define ARM_UMULL(rd_lo, rd_hi, rn, rm) (ARM_INST_UMULL | (rd_hi) << 16 \ 270ddecdfceSMircea Gherzan | (rd_lo) << 12 | (rm) << 8 | rn) 271ddecdfceSMircea Gherzan 2724560cdffSNicolas Schichan #define ARM_MLS(rd, rn, rm, ra) (ARM_INST_MLS | (rd) << 16 | (rn) | (rm) << 8 \ 2734560cdffSNicolas Schichan | (ra) << 12) 274*39c13c20SShubham Bansal #define ARM_UXTH(rd, rm) (ARM_INST_UXTH | (rd) << 12 | (rm)) 2754560cdffSNicolas Schichan 276ddecdfceSMircea Gherzan #endif /* PFILTER_OPCODES_ARM_H */ 277