1ddecdfceSMircea Gherzan /* 2ddecdfceSMircea Gherzan * Just-In-Time compiler for BPF filters on 32bit ARM 3ddecdfceSMircea Gherzan * 4ddecdfceSMircea Gherzan * Copyright (c) 2011 Mircea Gherzan <mgherzan@gmail.com> 5ddecdfceSMircea Gherzan * 6ddecdfceSMircea Gherzan * This program is free software; you can redistribute it and/or modify it 7ddecdfceSMircea Gherzan * under the terms of the GNU General Public License as published by the 8ddecdfceSMircea Gherzan * Free Software Foundation; version 2 of the License. 9ddecdfceSMircea Gherzan */ 10ddecdfceSMircea Gherzan 11ddecdfceSMircea Gherzan #ifndef PFILTER_OPCODES_ARM_H 12ddecdfceSMircea Gherzan #define PFILTER_OPCODES_ARM_H 13ddecdfceSMircea Gherzan 14ddecdfceSMircea Gherzan #define ARM_R0 0 15ddecdfceSMircea Gherzan #define ARM_R1 1 16ddecdfceSMircea Gherzan #define ARM_R2 2 17ddecdfceSMircea Gherzan #define ARM_R3 3 18ddecdfceSMircea Gherzan #define ARM_R4 4 19ddecdfceSMircea Gherzan #define ARM_R5 5 20ddecdfceSMircea Gherzan #define ARM_R6 6 21ddecdfceSMircea Gherzan #define ARM_R7 7 22ddecdfceSMircea Gherzan #define ARM_R8 8 23ddecdfceSMircea Gherzan #define ARM_R9 9 24ddecdfceSMircea Gherzan #define ARM_R10 10 25ddecdfceSMircea Gherzan #define ARM_FP 11 26ddecdfceSMircea Gherzan #define ARM_IP 12 27ddecdfceSMircea Gherzan #define ARM_SP 13 28ddecdfceSMircea Gherzan #define ARM_LR 14 29ddecdfceSMircea Gherzan #define ARM_PC 15 30ddecdfceSMircea Gherzan 31ddecdfceSMircea Gherzan #define ARM_COND_EQ 0x0 32ddecdfceSMircea Gherzan #define ARM_COND_NE 0x1 33ddecdfceSMircea Gherzan #define ARM_COND_CS 0x2 34ddecdfceSMircea Gherzan #define ARM_COND_HS ARM_COND_CS 35ddecdfceSMircea Gherzan #define ARM_COND_CC 0x3 36ddecdfceSMircea Gherzan #define ARM_COND_LO ARM_COND_CC 37ddecdfceSMircea Gherzan #define ARM_COND_MI 0x4 38ddecdfceSMircea Gherzan #define ARM_COND_PL 0x5 39ddecdfceSMircea Gherzan #define ARM_COND_VS 0x6 40ddecdfceSMircea Gherzan #define ARM_COND_VC 0x7 41ddecdfceSMircea Gherzan #define ARM_COND_HI 0x8 42ddecdfceSMircea Gherzan #define ARM_COND_LS 0x9 43ddecdfceSMircea Gherzan #define ARM_COND_GE 0xa 44ddecdfceSMircea Gherzan #define ARM_COND_LT 0xb 45ddecdfceSMircea Gherzan #define ARM_COND_GT 0xc 46ddecdfceSMircea Gherzan #define ARM_COND_LE 0xd 47ddecdfceSMircea Gherzan #define ARM_COND_AL 0xe 48ddecdfceSMircea Gherzan 49ddecdfceSMircea Gherzan /* register shift types */ 50ddecdfceSMircea Gherzan #define SRTYPE_LSL 0 51ddecdfceSMircea Gherzan #define SRTYPE_LSR 1 52ddecdfceSMircea Gherzan #define SRTYPE_ASR 2 53ddecdfceSMircea Gherzan #define SRTYPE_ROR 3 54ddecdfceSMircea Gherzan 55ddecdfceSMircea Gherzan #define ARM_INST_ADD_R 0x00800000 56ddecdfceSMircea Gherzan #define ARM_INST_ADD_I 0x02800000 57ddecdfceSMircea Gherzan 58ddecdfceSMircea Gherzan #define ARM_INST_AND_R 0x00000000 59ddecdfceSMircea Gherzan #define ARM_INST_AND_I 0x02000000 60ddecdfceSMircea Gherzan 61ddecdfceSMircea Gherzan #define ARM_INST_BIC_R 0x01c00000 62ddecdfceSMircea Gherzan #define ARM_INST_BIC_I 0x03c00000 63ddecdfceSMircea Gherzan 64ddecdfceSMircea Gherzan #define ARM_INST_B 0x0a000000 65ddecdfceSMircea Gherzan #define ARM_INST_BX 0x012FFF10 66ddecdfceSMircea Gherzan #define ARM_INST_BLX_R 0x012fff30 67ddecdfceSMircea Gherzan 68ddecdfceSMircea Gherzan #define ARM_INST_CMP_R 0x01500000 69ddecdfceSMircea Gherzan #define ARM_INST_CMP_I 0x03500000 70ddecdfceSMircea Gherzan 71*2bea29b7SMircea Gherzan #define ARM_INST_EOR_R 0x00200000 72*2bea29b7SMircea Gherzan 73ddecdfceSMircea Gherzan #define ARM_INST_LDRB_I 0x05d00000 74ddecdfceSMircea Gherzan #define ARM_INST_LDRB_R 0x07d00000 75ddecdfceSMircea Gherzan #define ARM_INST_LDRH_I 0x01d000b0 76ddecdfceSMircea Gherzan #define ARM_INST_LDR_I 0x05900000 77ddecdfceSMircea Gherzan 78ddecdfceSMircea Gherzan #define ARM_INST_LDM 0x08900000 79ddecdfceSMircea Gherzan 80ddecdfceSMircea Gherzan #define ARM_INST_LSL_I 0x01a00000 81ddecdfceSMircea Gherzan #define ARM_INST_LSL_R 0x01a00010 82ddecdfceSMircea Gherzan 83ddecdfceSMircea Gherzan #define ARM_INST_LSR_I 0x01a00020 84ddecdfceSMircea Gherzan #define ARM_INST_LSR_R 0x01a00030 85ddecdfceSMircea Gherzan 86ddecdfceSMircea Gherzan #define ARM_INST_MOV_R 0x01a00000 87ddecdfceSMircea Gherzan #define ARM_INST_MOV_I 0x03a00000 88ddecdfceSMircea Gherzan #define ARM_INST_MOVW 0x03000000 89ddecdfceSMircea Gherzan #define ARM_INST_MOVT 0x03400000 90ddecdfceSMircea Gherzan 91ddecdfceSMircea Gherzan #define ARM_INST_MUL 0x00000090 92ddecdfceSMircea Gherzan 93ddecdfceSMircea Gherzan #define ARM_INST_POP 0x08bd0000 94ddecdfceSMircea Gherzan #define ARM_INST_PUSH 0x092d0000 95ddecdfceSMircea Gherzan 96ddecdfceSMircea Gherzan #define ARM_INST_ORR_R 0x01800000 97ddecdfceSMircea Gherzan #define ARM_INST_ORR_I 0x03800000 98ddecdfceSMircea Gherzan 99ddecdfceSMircea Gherzan #define ARM_INST_REV 0x06bf0f30 100ddecdfceSMircea Gherzan #define ARM_INST_REV16 0x06bf0fb0 101ddecdfceSMircea Gherzan 102ddecdfceSMircea Gherzan #define ARM_INST_RSB_I 0x02600000 103ddecdfceSMircea Gherzan 104ddecdfceSMircea Gherzan #define ARM_INST_SUB_R 0x00400000 105ddecdfceSMircea Gherzan #define ARM_INST_SUB_I 0x02400000 106ddecdfceSMircea Gherzan 107ddecdfceSMircea Gherzan #define ARM_INST_STR_I 0x05800000 108ddecdfceSMircea Gherzan 109ddecdfceSMircea Gherzan #define ARM_INST_TST_R 0x01100000 110ddecdfceSMircea Gherzan #define ARM_INST_TST_I 0x03100000 111ddecdfceSMircea Gherzan 112ddecdfceSMircea Gherzan #define ARM_INST_UDIV 0x0730f010 113ddecdfceSMircea Gherzan 114ddecdfceSMircea Gherzan #define ARM_INST_UMULL 0x00800090 115ddecdfceSMircea Gherzan 116ddecdfceSMircea Gherzan /* register */ 117ddecdfceSMircea Gherzan #define _AL3_R(op, rd, rn, rm) ((op ## _R) | (rd) << 12 | (rn) << 16 | (rm)) 118ddecdfceSMircea Gherzan /* immediate */ 119ddecdfceSMircea Gherzan #define _AL3_I(op, rd, rn, imm) ((op ## _I) | (rd) << 12 | (rn) << 16 | (imm)) 120ddecdfceSMircea Gherzan 121ddecdfceSMircea Gherzan #define ARM_ADD_R(rd, rn, rm) _AL3_R(ARM_INST_ADD, rd, rn, rm) 122ddecdfceSMircea Gherzan #define ARM_ADD_I(rd, rn, imm) _AL3_I(ARM_INST_ADD, rd, rn, imm) 123ddecdfceSMircea Gherzan 124ddecdfceSMircea Gherzan #define ARM_AND_R(rd, rn, rm) _AL3_R(ARM_INST_AND, rd, rn, rm) 125ddecdfceSMircea Gherzan #define ARM_AND_I(rd, rn, imm) _AL3_I(ARM_INST_AND, rd, rn, imm) 126ddecdfceSMircea Gherzan 127ddecdfceSMircea Gherzan #define ARM_BIC_R(rd, rn, rm) _AL3_R(ARM_INST_BIC, rd, rn, rm) 128ddecdfceSMircea Gherzan #define ARM_BIC_I(rd, rn, imm) _AL3_I(ARM_INST_BIC, rd, rn, imm) 129ddecdfceSMircea Gherzan 130ddecdfceSMircea Gherzan #define ARM_B(imm24) (ARM_INST_B | ((imm24) & 0xffffff)) 131ddecdfceSMircea Gherzan #define ARM_BX(rm) (ARM_INST_BX | (rm)) 132ddecdfceSMircea Gherzan #define ARM_BLX_R(rm) (ARM_INST_BLX_R | (rm)) 133ddecdfceSMircea Gherzan 134ddecdfceSMircea Gherzan #define ARM_CMP_R(rn, rm) _AL3_R(ARM_INST_CMP, 0, rn, rm) 135ddecdfceSMircea Gherzan #define ARM_CMP_I(rn, imm) _AL3_I(ARM_INST_CMP, 0, rn, imm) 136ddecdfceSMircea Gherzan 137*2bea29b7SMircea Gherzan #define ARM_EOR_R(rd, rn, rm) _AL3_R(ARM_INST_EOR, rd, rn, rm) 138*2bea29b7SMircea Gherzan 139ddecdfceSMircea Gherzan #define ARM_LDR_I(rt, rn, off) (ARM_INST_LDR_I | (rt) << 12 | (rn) << 16 \ 140ddecdfceSMircea Gherzan | (off)) 141ddecdfceSMircea Gherzan #define ARM_LDRB_I(rt, rn, off) (ARM_INST_LDRB_I | (rt) << 12 | (rn) << 16 \ 142ddecdfceSMircea Gherzan | (off)) 143ddecdfceSMircea Gherzan #define ARM_LDRB_R(rt, rn, rm) (ARM_INST_LDRB_R | (rt) << 12 | (rn) << 16 \ 144ddecdfceSMircea Gherzan | (rm)) 145ddecdfceSMircea Gherzan #define ARM_LDRH_I(rt, rn, off) (ARM_INST_LDRH_I | (rt) << 12 | (rn) << 16 \ 146ddecdfceSMircea Gherzan | (((off) & 0xf0) << 4) | ((off) & 0xf)) 147ddecdfceSMircea Gherzan 148ddecdfceSMircea Gherzan #define ARM_LDM(rn, regs) (ARM_INST_LDM | (rn) << 16 | (regs)) 149ddecdfceSMircea Gherzan 150ddecdfceSMircea Gherzan #define ARM_LSL_R(rd, rn, rm) (_AL3_R(ARM_INST_LSL, rd, 0, rn) | (rm) << 8) 151ddecdfceSMircea Gherzan #define ARM_LSL_I(rd, rn, imm) (_AL3_I(ARM_INST_LSL, rd, 0, rn) | (imm) << 7) 152ddecdfceSMircea Gherzan 153ddecdfceSMircea Gherzan #define ARM_LSR_R(rd, rn, rm) (_AL3_R(ARM_INST_LSR, rd, 0, rn) | (rm) << 8) 154ddecdfceSMircea Gherzan #define ARM_LSR_I(rd, rn, imm) (_AL3_I(ARM_INST_LSR, rd, 0, rn) | (imm) << 7) 155ddecdfceSMircea Gherzan 156ddecdfceSMircea Gherzan #define ARM_MOV_R(rd, rm) _AL3_R(ARM_INST_MOV, rd, 0, rm) 157ddecdfceSMircea Gherzan #define ARM_MOV_I(rd, imm) _AL3_I(ARM_INST_MOV, rd, 0, imm) 158ddecdfceSMircea Gherzan 159ddecdfceSMircea Gherzan #define ARM_MOVW(rd, imm) \ 160ddecdfceSMircea Gherzan (ARM_INST_MOVW | ((imm) >> 12) << 16 | (rd) << 12 | ((imm) & 0x0fff)) 161ddecdfceSMircea Gherzan 162ddecdfceSMircea Gherzan #define ARM_MOVT(rd, imm) \ 163ddecdfceSMircea Gherzan (ARM_INST_MOVT | ((imm) >> 12) << 16 | (rd) << 12 | ((imm) & 0x0fff)) 164ddecdfceSMircea Gherzan 165ddecdfceSMircea Gherzan #define ARM_MUL(rd, rm, rn) (ARM_INST_MUL | (rd) << 16 | (rm) << 8 | (rn)) 166ddecdfceSMircea Gherzan 167ddecdfceSMircea Gherzan #define ARM_POP(regs) (ARM_INST_POP | (regs)) 168ddecdfceSMircea Gherzan #define ARM_PUSH(regs) (ARM_INST_PUSH | (regs)) 169ddecdfceSMircea Gherzan 170ddecdfceSMircea Gherzan #define ARM_ORR_R(rd, rn, rm) _AL3_R(ARM_INST_ORR, rd, rn, rm) 171ddecdfceSMircea Gherzan #define ARM_ORR_I(rd, rn, imm) _AL3_I(ARM_INST_ORR, rd, rn, imm) 172ddecdfceSMircea Gherzan #define ARM_ORR_S(rd, rn, rm, type, rs) \ 173ddecdfceSMircea Gherzan (ARM_ORR_R(rd, rn, rm) | (type) << 5 | (rs) << 7) 174ddecdfceSMircea Gherzan 175ddecdfceSMircea Gherzan #define ARM_REV(rd, rm) (ARM_INST_REV | (rd) << 12 | (rm)) 176ddecdfceSMircea Gherzan #define ARM_REV16(rd, rm) (ARM_INST_REV16 | (rd) << 12 | (rm)) 177ddecdfceSMircea Gherzan 178ddecdfceSMircea Gherzan #define ARM_RSB_I(rd, rn, imm) _AL3_I(ARM_INST_RSB, rd, rn, imm) 179ddecdfceSMircea Gherzan 180ddecdfceSMircea Gherzan #define ARM_SUB_R(rd, rn, rm) _AL3_R(ARM_INST_SUB, rd, rn, rm) 181ddecdfceSMircea Gherzan #define ARM_SUB_I(rd, rn, imm) _AL3_I(ARM_INST_SUB, rd, rn, imm) 182ddecdfceSMircea Gherzan 183ddecdfceSMircea Gherzan #define ARM_STR_I(rt, rn, off) (ARM_INST_STR_I | (rt) << 12 | (rn) << 16 \ 184ddecdfceSMircea Gherzan | (off)) 185ddecdfceSMircea Gherzan 186ddecdfceSMircea Gherzan #define ARM_TST_R(rn, rm) _AL3_R(ARM_INST_TST, 0, rn, rm) 187ddecdfceSMircea Gherzan #define ARM_TST_I(rn, imm) _AL3_I(ARM_INST_TST, 0, rn, imm) 188ddecdfceSMircea Gherzan 189ddecdfceSMircea Gherzan #define ARM_UDIV(rd, rn, rm) (ARM_INST_UDIV | (rd) << 16 | (rn) | (rm) << 8) 190ddecdfceSMircea Gherzan 191ddecdfceSMircea Gherzan #define ARM_UMULL(rd_lo, rd_hi, rn, rm) (ARM_INST_UMULL | (rd_hi) << 16 \ 192ddecdfceSMircea Gherzan | (rd_lo) << 12 | (rm) << 8 | rn) 193ddecdfceSMircea Gherzan 194ddecdfceSMircea Gherzan #endif /* PFILTER_OPCODES_ARM_H */ 195