1ddecdfceSMircea Gherzan /* 239c13c20SShubham Bansal * Just-In-Time compiler for eBPF filters on 32bit ARM 3ddecdfceSMircea Gherzan * 439c13c20SShubham Bansal * Copyright (c) 2017 Shubham Bansal <illusionist.neo@gmail.com> 5ddecdfceSMircea Gherzan * Copyright (c) 2011 Mircea Gherzan <mgherzan@gmail.com> 6ddecdfceSMircea Gherzan * 7ddecdfceSMircea Gherzan * This program is free software; you can redistribute it and/or modify it 8ddecdfceSMircea Gherzan * under the terms of the GNU General Public License as published by the 9ddecdfceSMircea Gherzan * Free Software Foundation; version 2 of the License. 10ddecdfceSMircea Gherzan */ 11ddecdfceSMircea Gherzan 1239c13c20SShubham Bansal #include <linux/bpf.h> 13ddecdfceSMircea Gherzan #include <linux/bitops.h> 14ddecdfceSMircea Gherzan #include <linux/compiler.h> 15ddecdfceSMircea Gherzan #include <linux/errno.h> 16ddecdfceSMircea Gherzan #include <linux/filter.h> 17ddecdfceSMircea Gherzan #include <linux/netdevice.h> 18ddecdfceSMircea Gherzan #include <linux/string.h> 19ddecdfceSMircea Gherzan #include <linux/slab.h> 20bf0098f2SDaniel Borkmann #include <linux/if_vlan.h> 21e8b56d55SDaniel Borkmann 22ddecdfceSMircea Gherzan #include <asm/cacheflush.h> 23ddecdfceSMircea Gherzan #include <asm/hwcap.h> 243460743eSBen Dooks #include <asm/opcodes.h> 25ddecdfceSMircea Gherzan 26ddecdfceSMircea Gherzan #include "bpf_jit_32.h" 27ddecdfceSMircea Gherzan 2870ec3a6cSRussell King /* 290005e55aSRussell King * eBPF prog stack layout: 3070ec3a6cSRussell King * 3170ec3a6cSRussell King * high 320005e55aSRussell King * original ARM_SP => +-----+ 330005e55aSRussell King * | | callee saved registers 340005e55aSRussell King * +-----+ <= (BPF_FP + SCRATCH_SIZE) 3570ec3a6cSRussell King * | ... | eBPF JIT scratch space 360005e55aSRussell King * eBPF fp register => +-----+ 370005e55aSRussell King * (BPF_FP) | ... | eBPF prog stack 3870ec3a6cSRussell King * +-----+ 3970ec3a6cSRussell King * |RSVD | JIT scratchpad 400005e55aSRussell King * current ARM_SP => +-----+ <= (BPF_FP - STACK_SIZE + SCRATCH_SIZE) 4170ec3a6cSRussell King * | | 4270ec3a6cSRussell King * | ... | Function call stack 4370ec3a6cSRussell King * | | 4470ec3a6cSRussell King * +-----+ 4570ec3a6cSRussell King * low 460005e55aSRussell King * 470005e55aSRussell King * The callee saved registers depends on whether frame pointers are enabled. 480005e55aSRussell King * With frame pointers (to be compliant with the ABI): 490005e55aSRussell King * 500005e55aSRussell King * high 510005e55aSRussell King * original ARM_SP => +------------------+ \ 520005e55aSRussell King * | pc | | 530005e55aSRussell King * current ARM_FP => +------------------+ } callee saved registers 540005e55aSRussell King * |r4-r8,r10,fp,ip,lr| | 550005e55aSRussell King * +------------------+ / 560005e55aSRussell King * low 570005e55aSRussell King * 580005e55aSRussell King * Without frame pointers: 590005e55aSRussell King * 600005e55aSRussell King * high 610005e55aSRussell King * original ARM_SP => +------------------+ 6202088d9bSRussell King * | r4-r8,r10,fp,lr | callee saved registers 6302088d9bSRussell King * current ARM_FP => +------------------+ 640005e55aSRussell King * low 6502088d9bSRussell King * 6602088d9bSRussell King * When popping registers off the stack at the end of a BPF function, we 6702088d9bSRussell King * reference them via the current ARM_FP register. 6870ec3a6cSRussell King */ 6902088d9bSRussell King #define CALLEE_MASK (1 << ARM_R4 | 1 << ARM_R5 | 1 << ARM_R6 | \ 7002088d9bSRussell King 1 << ARM_R7 | 1 << ARM_R8 | 1 << ARM_R10 | \ 7102088d9bSRussell King 1 << ARM_FP) 7202088d9bSRussell King #define CALLEE_PUSH_MASK (CALLEE_MASK | 1 << ARM_LR) 7302088d9bSRussell King #define CALLEE_POP_MASK (CALLEE_MASK | 1 << ARM_PC) 7470ec3a6cSRussell King 75*d449ceb1SRussell King enum { 76*d449ceb1SRussell King /* Stack layout - these are offsets from (top of stack - 4) */ 77*d449ceb1SRussell King BPF_R2_HI, 78*d449ceb1SRussell King BPF_R2_LO, 79*d449ceb1SRussell King BPF_R3_HI, 80*d449ceb1SRussell King BPF_R3_LO, 81*d449ceb1SRussell King BPF_R4_HI, 82*d449ceb1SRussell King BPF_R4_LO, 83*d449ceb1SRussell King BPF_R5_HI, 84*d449ceb1SRussell King BPF_R5_LO, 85*d449ceb1SRussell King BPF_R7_HI, 86*d449ceb1SRussell King BPF_R7_LO, 87*d449ceb1SRussell King BPF_R8_HI, 88*d449ceb1SRussell King BPF_R8_LO, 89*d449ceb1SRussell King BPF_R9_HI, 90*d449ceb1SRussell King BPF_R9_LO, 91*d449ceb1SRussell King BPF_FP_HI, 92*d449ceb1SRussell King BPF_FP_LO, 93*d449ceb1SRussell King BPF_TC_HI, 94*d449ceb1SRussell King BPF_TC_LO, 95*d449ceb1SRussell King BPF_AX_HI, 96*d449ceb1SRussell King BPF_AX_LO, 97*d449ceb1SRussell King /* Stack space for BPF_REG_2, BPF_REG_3, BPF_REG_4, 98*d449ceb1SRussell King * BPF_REG_5, BPF_REG_7, BPF_REG_8, BPF_REG_9, 99*d449ceb1SRussell King * BPF_REG_FP and Tail call counts. 100*d449ceb1SRussell King */ 101*d449ceb1SRussell King BPF_JIT_SCRATCH_REGS, 102*d449ceb1SRussell King }; 103*d449ceb1SRussell King 104*d449ceb1SRussell King #define STACK_OFFSET(k) ((k) * 4) 105*d449ceb1SRussell King #define SCRATCH_SIZE (BPF_JIT_SCRATCH_REGS * 4) 106*d449ceb1SRussell King 10739c13c20SShubham Bansal #define TMP_REG_1 (MAX_BPF_JIT_REG + 0) /* TEMP Register 1 */ 10839c13c20SShubham Bansal #define TMP_REG_2 (MAX_BPF_JIT_REG + 1) /* TEMP Register 2 */ 10939c13c20SShubham Bansal #define TCALL_CNT (MAX_BPF_JIT_REG + 2) /* Tail Call Count */ 11039c13c20SShubham Bansal 11139c13c20SShubham Bansal #define FLAG_IMM_OVERFLOW (1 << 0) 11239c13c20SShubham Bansal 113ddecdfceSMircea Gherzan /* 11439c13c20SShubham Bansal * Map eBPF registers to ARM 32bit registers or stack scratch space. 115ddecdfceSMircea Gherzan * 11639c13c20SShubham Bansal * 1. First argument is passed using the arm 32bit registers and rest of the 11739c13c20SShubham Bansal * arguments are passed on stack scratch space. 1182b589a7eSWang YanQing * 2. First callee-saved argument is mapped to arm 32 bit registers and rest 11939c13c20SShubham Bansal * arguments are mapped to scratch space on stack. 12039c13c20SShubham Bansal * 3. We need two 64 bit temp registers to do complex operations on eBPF 12139c13c20SShubham Bansal * registers. 12239c13c20SShubham Bansal * 12339c13c20SShubham Bansal * As the eBPF registers are all 64 bit registers and arm has only 32 bit 12439c13c20SShubham Bansal * registers, we have to map each eBPF registers with two arm 32 bit regs or 12539c13c20SShubham Bansal * scratch memory space and we have to build eBPF 64 bit register from those. 12639c13c20SShubham Bansal * 12739c13c20SShubham Bansal */ 12839c13c20SShubham Bansal static const u8 bpf2a32[][2] = { 12939c13c20SShubham Bansal /* return value from in-kernel function, and exit value from eBPF */ 13039c13c20SShubham Bansal [BPF_REG_0] = {ARM_R1, ARM_R0}, 13139c13c20SShubham Bansal /* arguments from eBPF program to in-kernel function */ 13239c13c20SShubham Bansal [BPF_REG_1] = {ARM_R3, ARM_R2}, 13339c13c20SShubham Bansal /* Stored on stack scratch space */ 134*d449ceb1SRussell King [BPF_REG_2] = {STACK_OFFSET(BPF_R2_HI), STACK_OFFSET(BPF_R2_LO)}, 135*d449ceb1SRussell King [BPF_REG_3] = {STACK_OFFSET(BPF_R3_HI), STACK_OFFSET(BPF_R3_LO)}, 136*d449ceb1SRussell King [BPF_REG_4] = {STACK_OFFSET(BPF_R4_HI), STACK_OFFSET(BPF_R4_LO)}, 137*d449ceb1SRussell King [BPF_REG_5] = {STACK_OFFSET(BPF_R5_HI), STACK_OFFSET(BPF_R5_LO)}, 13839c13c20SShubham Bansal /* callee saved registers that in-kernel function will preserve */ 13939c13c20SShubham Bansal [BPF_REG_6] = {ARM_R5, ARM_R4}, 14039c13c20SShubham Bansal /* Stored on stack scratch space */ 141*d449ceb1SRussell King [BPF_REG_7] = {STACK_OFFSET(BPF_R7_HI), STACK_OFFSET(BPF_R7_LO)}, 142*d449ceb1SRussell King [BPF_REG_8] = {STACK_OFFSET(BPF_R8_HI), STACK_OFFSET(BPF_R8_LO)}, 143*d449ceb1SRussell King [BPF_REG_9] = {STACK_OFFSET(BPF_R9_HI), STACK_OFFSET(BPF_R9_LO)}, 14439c13c20SShubham Bansal /* Read only Frame Pointer to access Stack */ 145*d449ceb1SRussell King [BPF_REG_FP] = {STACK_OFFSET(BPF_FP_HI), STACK_OFFSET(BPF_FP_LO)}, 14639c13c20SShubham Bansal /* Temporary Register for internal BPF JIT, can be used 14739c13c20SShubham Bansal * for constant blindings and others. 14839c13c20SShubham Bansal */ 14939c13c20SShubham Bansal [TMP_REG_1] = {ARM_R7, ARM_R6}, 15039c13c20SShubham Bansal [TMP_REG_2] = {ARM_R10, ARM_R8}, 15139c13c20SShubham Bansal /* Tail call count. Stored on stack scratch space. */ 152*d449ceb1SRussell King [TCALL_CNT] = {STACK_OFFSET(BPF_TC_HI), STACK_OFFSET(BPF_TC_LO)}, 15339c13c20SShubham Bansal /* temporary register for blinding constants. 15439c13c20SShubham Bansal * Stored on stack scratch space. 15539c13c20SShubham Bansal */ 156*d449ceb1SRussell King [BPF_REG_AX] = {STACK_OFFSET(BPF_AX_HI), STACK_OFFSET(BPF_AX_LO)}, 15739c13c20SShubham Bansal }; 15839c13c20SShubham Bansal 15939c13c20SShubham Bansal #define dst_lo dst[1] 16039c13c20SShubham Bansal #define dst_hi dst[0] 16139c13c20SShubham Bansal #define src_lo src[1] 16239c13c20SShubham Bansal #define src_hi src[0] 16339c13c20SShubham Bansal 16439c13c20SShubham Bansal /* 16539c13c20SShubham Bansal * JIT Context: 16639c13c20SShubham Bansal * 16739c13c20SShubham Bansal * prog : bpf_prog 16839c13c20SShubham Bansal * idx : index of current last JITed instruction. 16939c13c20SShubham Bansal * prologue_bytes : bytes used in prologue. 17039c13c20SShubham Bansal * epilogue_offset : offset of epilogue starting. 17139c13c20SShubham Bansal * offsets : array of eBPF instruction offsets in 17239c13c20SShubham Bansal * JITed code. 17339c13c20SShubham Bansal * target : final JITed code. 17439c13c20SShubham Bansal * epilogue_bytes : no of bytes used in epilogue. 17539c13c20SShubham Bansal * imm_count : no of immediate counts used for global 17639c13c20SShubham Bansal * variables. 17739c13c20SShubham Bansal * imms : array of global variable addresses. 178ddecdfceSMircea Gherzan */ 179ddecdfceSMircea Gherzan 180ddecdfceSMircea Gherzan struct jit_ctx { 18139c13c20SShubham Bansal const struct bpf_prog *prog; 18239c13c20SShubham Bansal unsigned int idx; 18339c13c20SShubham Bansal unsigned int prologue_bytes; 18439c13c20SShubham Bansal unsigned int epilogue_offset; 185ddecdfceSMircea Gherzan u32 flags; 186ddecdfceSMircea Gherzan u32 *offsets; 187ddecdfceSMircea Gherzan u32 *target; 18839c13c20SShubham Bansal u32 stack_size; 189ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 190ddecdfceSMircea Gherzan u16 epilogue_bytes; 191ddecdfceSMircea Gherzan u16 imm_count; 192ddecdfceSMircea Gherzan u32 *imms; 193ddecdfceSMircea Gherzan #endif 194ddecdfceSMircea Gherzan }; 195ddecdfceSMircea Gherzan 196ddecdfceSMircea Gherzan /* 1974560cdffSNicolas Schichan * Wrappers which handle both OABI and EABI and assures Thumb2 interworking 198ddecdfceSMircea Gherzan * (where the assembly routines like __aeabi_uidiv could cause problems). 199ddecdfceSMircea Gherzan */ 20039c13c20SShubham Bansal static u32 jit_udiv32(u32 dividend, u32 divisor) 201ddecdfceSMircea Gherzan { 202ddecdfceSMircea Gherzan return dividend / divisor; 203ddecdfceSMircea Gherzan } 204ddecdfceSMircea Gherzan 20539c13c20SShubham Bansal static u32 jit_mod32(u32 dividend, u32 divisor) 2064560cdffSNicolas Schichan { 2074560cdffSNicolas Schichan return dividend % divisor; 2084560cdffSNicolas Schichan } 2094560cdffSNicolas Schichan 210ddecdfceSMircea Gherzan static inline void _emit(int cond, u32 inst, struct jit_ctx *ctx) 211ddecdfceSMircea Gherzan { 2123460743eSBen Dooks inst |= (cond << 28); 2133460743eSBen Dooks inst = __opcode_to_mem_arm(inst); 2143460743eSBen Dooks 215ddecdfceSMircea Gherzan if (ctx->target != NULL) 2163460743eSBen Dooks ctx->target[ctx->idx] = inst; 217ddecdfceSMircea Gherzan 218ddecdfceSMircea Gherzan ctx->idx++; 219ddecdfceSMircea Gherzan } 220ddecdfceSMircea Gherzan 221ddecdfceSMircea Gherzan /* 222ddecdfceSMircea Gherzan * Emit an instruction that will be executed unconditionally. 223ddecdfceSMircea Gherzan */ 224ddecdfceSMircea Gherzan static inline void emit(u32 inst, struct jit_ctx *ctx) 225ddecdfceSMircea Gherzan { 226ddecdfceSMircea Gherzan _emit(ARM_COND_AL, inst, ctx); 227ddecdfceSMircea Gherzan } 228ddecdfceSMircea Gherzan 22939c13c20SShubham Bansal /* 23039c13c20SShubham Bansal * Checks if immediate value can be converted to imm12(12 bits) value. 23139c13c20SShubham Bansal */ 23239c13c20SShubham Bansal static int16_t imm8m(u32 x) 233ddecdfceSMircea Gherzan { 23439c13c20SShubham Bansal u32 rot; 235ddecdfceSMircea Gherzan 23639c13c20SShubham Bansal for (rot = 0; rot < 16; rot++) 23739c13c20SShubham Bansal if ((x & ~ror32(0xff, 2 * rot)) == 0) 23839c13c20SShubham Bansal return rol32(x, 2 * rot) | (rot << 8); 23939c13c20SShubham Bansal return -1; 240ddecdfceSMircea Gherzan } 241ddecdfceSMircea Gherzan 24239c13c20SShubham Bansal /* 24339c13c20SShubham Bansal * Initializes the JIT space with undefined instructions. 24439c13c20SShubham Bansal */ 24555309dd3SDaniel Borkmann static void jit_fill_hole(void *area, unsigned int size) 24655309dd3SDaniel Borkmann { 247e8b56d55SDaniel Borkmann u32 *ptr; 24855309dd3SDaniel Borkmann /* We are guaranteed to have aligned memory. */ 24955309dd3SDaniel Borkmann for (ptr = area; size >= sizeof(u32); size -= sizeof(u32)) 250e8b56d55SDaniel Borkmann *ptr++ = __opcode_to_mem_arm(ARM_INST_UDF); 25155309dd3SDaniel Borkmann } 25255309dd3SDaniel Borkmann 253d1220efdSRussell King #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) 254d1220efdSRussell King /* EABI requires the stack to be aligned to 64-bit boundaries */ 255d1220efdSRussell King #define STACK_ALIGNMENT 8 256d1220efdSRussell King #else 257d1220efdSRussell King /* Stack must be aligned to 32-bit boundaries */ 258d1220efdSRussell King #define STACK_ALIGNMENT 4 259d1220efdSRussell King #endif 260ddecdfceSMircea Gherzan 26139c13c20SShubham Bansal /* total stack size used in JITed code */ 26238ca9306SDaniel Borkmann #define _STACK_SIZE (ctx->prog->aux->stack_depth + SCRATCH_SIZE) 263d1220efdSRussell King #define STACK_SIZE ALIGN(_STACK_SIZE, STACK_ALIGNMENT) 264ddecdfceSMircea Gherzan 26539c13c20SShubham Bansal /* Get the offset of eBPF REGISTERs stored on scratch space. */ 26638ca9306SDaniel Borkmann #define STACK_VAR(off) (STACK_SIZE - off) 267ddecdfceSMircea Gherzan 268ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 269ddecdfceSMircea Gherzan 270ddecdfceSMircea Gherzan static u16 imm_offset(u32 k, struct jit_ctx *ctx) 271ddecdfceSMircea Gherzan { 27239c13c20SShubham Bansal unsigned int i = 0, offset; 273ddecdfceSMircea Gherzan u16 imm; 274ddecdfceSMircea Gherzan 275ddecdfceSMircea Gherzan /* on the "fake" run we just count them (duplicates included) */ 276ddecdfceSMircea Gherzan if (ctx->target == NULL) { 277ddecdfceSMircea Gherzan ctx->imm_count++; 278ddecdfceSMircea Gherzan return 0; 279ddecdfceSMircea Gherzan } 280ddecdfceSMircea Gherzan 281ddecdfceSMircea Gherzan while ((i < ctx->imm_count) && ctx->imms[i]) { 282ddecdfceSMircea Gherzan if (ctx->imms[i] == k) 283ddecdfceSMircea Gherzan break; 284ddecdfceSMircea Gherzan i++; 285ddecdfceSMircea Gherzan } 286ddecdfceSMircea Gherzan 287ddecdfceSMircea Gherzan if (ctx->imms[i] == 0) 288ddecdfceSMircea Gherzan ctx->imms[i] = k; 289ddecdfceSMircea Gherzan 290ddecdfceSMircea Gherzan /* constants go just after the epilogue */ 29139c13c20SShubham Bansal offset = ctx->offsets[ctx->prog->len - 1] * 4; 292ddecdfceSMircea Gherzan offset += ctx->prologue_bytes; 293ddecdfceSMircea Gherzan offset += ctx->epilogue_bytes; 294ddecdfceSMircea Gherzan offset += i * 4; 295ddecdfceSMircea Gherzan 296ddecdfceSMircea Gherzan ctx->target[offset / 4] = k; 297ddecdfceSMircea Gherzan 298ddecdfceSMircea Gherzan /* PC in ARM mode == address of the instruction + 8 */ 299ddecdfceSMircea Gherzan imm = offset - (8 + ctx->idx * 4); 300ddecdfceSMircea Gherzan 3010b59d880SNicolas Schichan if (imm & ~0xfff) { 3020b59d880SNicolas Schichan /* 3030b59d880SNicolas Schichan * literal pool is too far, signal it into flags. we 3040b59d880SNicolas Schichan * can only detect it on the second pass unfortunately. 3050b59d880SNicolas Schichan */ 3060b59d880SNicolas Schichan ctx->flags |= FLAG_IMM_OVERFLOW; 3070b59d880SNicolas Schichan return 0; 3080b59d880SNicolas Schichan } 3090b59d880SNicolas Schichan 310ddecdfceSMircea Gherzan return imm; 311ddecdfceSMircea Gherzan } 312ddecdfceSMircea Gherzan 313ddecdfceSMircea Gherzan #endif /* __LINUX_ARM_ARCH__ */ 314ddecdfceSMircea Gherzan 31539c13c20SShubham Bansal static inline int bpf2a32_offset(int bpf_to, int bpf_from, 31639c13c20SShubham Bansal const struct jit_ctx *ctx) { 31739c13c20SShubham Bansal int to, from; 31839c13c20SShubham Bansal 31939c13c20SShubham Bansal if (ctx->target == NULL) 32039c13c20SShubham Bansal return 0; 32139c13c20SShubham Bansal to = ctx->offsets[bpf_to]; 32239c13c20SShubham Bansal from = ctx->offsets[bpf_from]; 32339c13c20SShubham Bansal 32439c13c20SShubham Bansal return to - from - 1; 32539c13c20SShubham Bansal } 32639c13c20SShubham Bansal 327ddecdfceSMircea Gherzan /* 328ddecdfceSMircea Gherzan * Move an immediate that's not an imm8m to a core register. 329ddecdfceSMircea Gherzan */ 33039c13c20SShubham Bansal static inline void emit_mov_i_no8m(const u8 rd, u32 val, struct jit_ctx *ctx) 331ddecdfceSMircea Gherzan { 332ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 333ddecdfceSMircea Gherzan emit(ARM_LDR_I(rd, ARM_PC, imm_offset(val, ctx)), ctx); 334ddecdfceSMircea Gherzan #else 335ddecdfceSMircea Gherzan emit(ARM_MOVW(rd, val & 0xffff), ctx); 336ddecdfceSMircea Gherzan if (val > 0xffff) 337ddecdfceSMircea Gherzan emit(ARM_MOVT(rd, val >> 16), ctx); 338ddecdfceSMircea Gherzan #endif 339ddecdfceSMircea Gherzan } 340ddecdfceSMircea Gherzan 34139c13c20SShubham Bansal static inline void emit_mov_i(const u8 rd, u32 val, struct jit_ctx *ctx) 342ddecdfceSMircea Gherzan { 343ddecdfceSMircea Gherzan int imm12 = imm8m(val); 344ddecdfceSMircea Gherzan 345ddecdfceSMircea Gherzan if (imm12 >= 0) 346ddecdfceSMircea Gherzan emit(ARM_MOV_I(rd, imm12), ctx); 347ddecdfceSMircea Gherzan else 348ddecdfceSMircea Gherzan emit_mov_i_no8m(rd, val, ctx); 349ddecdfceSMircea Gherzan } 350ddecdfceSMircea Gherzan 351e9062481SRussell King static void emit_bx_r(u8 tgt_reg, struct jit_ctx *ctx) 352ddecdfceSMircea Gherzan { 353ddecdfceSMircea Gherzan if (elf_hwcap & HWCAP_THUMB) 354ddecdfceSMircea Gherzan emit(ARM_BX(tgt_reg), ctx); 355ddecdfceSMircea Gherzan else 356ddecdfceSMircea Gherzan emit(ARM_MOV_R(ARM_PC, tgt_reg), ctx); 357e9062481SRussell King } 358e9062481SRussell King 359ddecdfceSMircea Gherzan static inline void emit_blx_r(u8 tgt_reg, struct jit_ctx *ctx) 360ddecdfceSMircea Gherzan { 361ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 5 362ddecdfceSMircea Gherzan emit(ARM_MOV_R(ARM_LR, ARM_PC), ctx); 363e9062481SRussell King emit_bx_r(tgt_reg, ctx); 364ddecdfceSMircea Gherzan #else 365ddecdfceSMircea Gherzan emit(ARM_BLX_R(tgt_reg), ctx); 366ddecdfceSMircea Gherzan #endif 367ddecdfceSMircea Gherzan } 368ddecdfceSMircea Gherzan 36939c13c20SShubham Bansal static inline int epilogue_offset(const struct jit_ctx *ctx) 370ddecdfceSMircea Gherzan { 37139c13c20SShubham Bansal int to, from; 37239c13c20SShubham Bansal /* No need for 1st dummy run */ 37339c13c20SShubham Bansal if (ctx->target == NULL) 37439c13c20SShubham Bansal return 0; 37539c13c20SShubham Bansal to = ctx->epilogue_offset; 37639c13c20SShubham Bansal from = ctx->idx; 37739c13c20SShubham Bansal 37839c13c20SShubham Bansal return to - from - 2; 37939c13c20SShubham Bansal } 38039c13c20SShubham Bansal 38139c13c20SShubham Bansal static inline void emit_udivmod(u8 rd, u8 rm, u8 rn, struct jit_ctx *ctx, u8 op) 38239c13c20SShubham Bansal { 38339c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 38439c13c20SShubham Bansal 385ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ == 7 386ddecdfceSMircea Gherzan if (elf_hwcap & HWCAP_IDIVA) { 38739c13c20SShubham Bansal if (op == BPF_DIV) 388ddecdfceSMircea Gherzan emit(ARM_UDIV(rd, rm, rn), ctx); 3894560cdffSNicolas Schichan else { 39039c13c20SShubham Bansal emit(ARM_UDIV(ARM_IP, rm, rn), ctx); 39139c13c20SShubham Bansal emit(ARM_MLS(rd, rn, ARM_IP, rm), ctx); 3924560cdffSNicolas Schichan } 393ddecdfceSMircea Gherzan return; 394ddecdfceSMircea Gherzan } 395ddecdfceSMircea Gherzan #endif 39619fc99d0SNicolas Schichan 39719fc99d0SNicolas Schichan /* 39839c13c20SShubham Bansal * For BPF_ALU | BPF_DIV | BPF_K instructions 39939c13c20SShubham Bansal * As ARM_R1 and ARM_R0 contains 1st argument of bpf 40039c13c20SShubham Bansal * function, we need to save it on caller side to save 40139c13c20SShubham Bansal * it from getting destroyed within callee. 40239c13c20SShubham Bansal * After the return from the callee, we restore ARM_R0 40339c13c20SShubham Bansal * ARM_R1. 40419fc99d0SNicolas Schichan */ 40539c13c20SShubham Bansal if (rn != ARM_R1) { 40639c13c20SShubham Bansal emit(ARM_MOV_R(tmp[0], ARM_R1), ctx); 407ddecdfceSMircea Gherzan emit(ARM_MOV_R(ARM_R1, rn), ctx); 40839c13c20SShubham Bansal } 40939c13c20SShubham Bansal if (rm != ARM_R0) { 41039c13c20SShubham Bansal emit(ARM_MOV_R(tmp[1], ARM_R0), ctx); 41119fc99d0SNicolas Schichan emit(ARM_MOV_R(ARM_R0, rm), ctx); 41239c13c20SShubham Bansal } 413ddecdfceSMircea Gherzan 41439c13c20SShubham Bansal /* Call appropriate function */ 41539c13c20SShubham Bansal emit_mov_i(ARM_IP, op == BPF_DIV ? 41639c13c20SShubham Bansal (u32)jit_udiv32 : (u32)jit_mod32, ctx); 41739c13c20SShubham Bansal emit_blx_r(ARM_IP, ctx); 418ddecdfceSMircea Gherzan 41939c13c20SShubham Bansal /* Save return value */ 420ddecdfceSMircea Gherzan if (rd != ARM_R0) 421ddecdfceSMircea Gherzan emit(ARM_MOV_R(rd, ARM_R0), ctx); 42239c13c20SShubham Bansal 42339c13c20SShubham Bansal /* Restore ARM_R0 and ARM_R1 */ 42439c13c20SShubham Bansal if (rn != ARM_R1) 42539c13c20SShubham Bansal emit(ARM_MOV_R(ARM_R1, tmp[0]), ctx); 42639c13c20SShubham Bansal if (rm != ARM_R0) 42739c13c20SShubham Bansal emit(ARM_MOV_R(ARM_R0, tmp[1]), ctx); 428ddecdfceSMircea Gherzan } 429ddecdfceSMircea Gherzan 43039c13c20SShubham Bansal /* Checks whether BPF register is on scratch stack space or not. */ 43139c13c20SShubham Bansal static inline bool is_on_stack(u8 bpf_reg) 432ddecdfceSMircea Gherzan { 43339c13c20SShubham Bansal static u8 stack_regs[] = {BPF_REG_AX, BPF_REG_3, BPF_REG_4, BPF_REG_5, 43439c13c20SShubham Bansal BPF_REG_7, BPF_REG_8, BPF_REG_9, TCALL_CNT, 43539c13c20SShubham Bansal BPF_REG_2, BPF_REG_FP}; 43639c13c20SShubham Bansal int i, reg_len = sizeof(stack_regs); 437ddecdfceSMircea Gherzan 43839c13c20SShubham Bansal for (i = 0 ; i < reg_len ; i++) { 43939c13c20SShubham Bansal if (bpf_reg == stack_regs[i]) 44039c13c20SShubham Bansal return true; 44139c13c20SShubham Bansal } 44239c13c20SShubham Bansal return false; 443ddecdfceSMircea Gherzan } 444ddecdfceSMircea Gherzan 44539c13c20SShubham Bansal static inline void emit_a32_mov_i(const u8 dst, const u32 val, 44639c13c20SShubham Bansal bool dstk, struct jit_ctx *ctx) 447ddecdfceSMircea Gherzan { 44839c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 449ddecdfceSMircea Gherzan 45039c13c20SShubham Bansal if (dstk) { 45139c13c20SShubham Bansal emit_mov_i(tmp[1], val, ctx); 45239c13c20SShubham Bansal emit(ARM_STR_I(tmp[1], ARM_SP, STACK_VAR(dst)), ctx); 45339c13c20SShubham Bansal } else { 45439c13c20SShubham Bansal emit_mov_i(dst, val, ctx); 45539c13c20SShubham Bansal } 45639c13c20SShubham Bansal } 45734805931SDaniel Borkmann 45839c13c20SShubham Bansal /* Sign extended move */ 45939c13c20SShubham Bansal static inline void emit_a32_mov_i64(const bool is64, const u8 dst[], 46039c13c20SShubham Bansal const u32 val, bool dstk, 46139c13c20SShubham Bansal struct jit_ctx *ctx) { 46239c13c20SShubham Bansal u32 hi = 0; 463ddecdfceSMircea Gherzan 46439c13c20SShubham Bansal if (is64 && (val & (1<<31))) 46539c13c20SShubham Bansal hi = (u32)~0; 46639c13c20SShubham Bansal emit_a32_mov_i(dst_lo, val, dstk, ctx); 46739c13c20SShubham Bansal emit_a32_mov_i(dst_hi, hi, dstk, ctx); 46839c13c20SShubham Bansal } 46939c13c20SShubham Bansal 47039c13c20SShubham Bansal static inline void emit_a32_add_r(const u8 dst, const u8 src, 47139c13c20SShubham Bansal const bool is64, const bool hi, 47239c13c20SShubham Bansal struct jit_ctx *ctx) { 47339c13c20SShubham Bansal /* 64 bit : 47439c13c20SShubham Bansal * adds dst_lo, dst_lo, src_lo 47539c13c20SShubham Bansal * adc dst_hi, dst_hi, src_hi 47639c13c20SShubham Bansal * 32 bit : 47739c13c20SShubham Bansal * add dst_lo, dst_lo, src_lo 47839c13c20SShubham Bansal */ 47939c13c20SShubham Bansal if (!hi && is64) 48039c13c20SShubham Bansal emit(ARM_ADDS_R(dst, dst, src), ctx); 48139c13c20SShubham Bansal else if (hi && is64) 48239c13c20SShubham Bansal emit(ARM_ADC_R(dst, dst, src), ctx); 48339c13c20SShubham Bansal else 48439c13c20SShubham Bansal emit(ARM_ADD_R(dst, dst, src), ctx); 48539c13c20SShubham Bansal } 48639c13c20SShubham Bansal 48739c13c20SShubham Bansal static inline void emit_a32_sub_r(const u8 dst, const u8 src, 48839c13c20SShubham Bansal const bool is64, const bool hi, 48939c13c20SShubham Bansal struct jit_ctx *ctx) { 49039c13c20SShubham Bansal /* 64 bit : 49139c13c20SShubham Bansal * subs dst_lo, dst_lo, src_lo 49239c13c20SShubham Bansal * sbc dst_hi, dst_hi, src_hi 49339c13c20SShubham Bansal * 32 bit : 49439c13c20SShubham Bansal * sub dst_lo, dst_lo, src_lo 49539c13c20SShubham Bansal */ 49639c13c20SShubham Bansal if (!hi && is64) 49739c13c20SShubham Bansal emit(ARM_SUBS_R(dst, dst, src), ctx); 49839c13c20SShubham Bansal else if (hi && is64) 49939c13c20SShubham Bansal emit(ARM_SBC_R(dst, dst, src), ctx); 50039c13c20SShubham Bansal else 50139c13c20SShubham Bansal emit(ARM_SUB_R(dst, dst, src), ctx); 50239c13c20SShubham Bansal } 50339c13c20SShubham Bansal 50439c13c20SShubham Bansal static inline void emit_alu_r(const u8 dst, const u8 src, const bool is64, 50539c13c20SShubham Bansal const bool hi, const u8 op, struct jit_ctx *ctx){ 50639c13c20SShubham Bansal switch (BPF_OP(op)) { 50739c13c20SShubham Bansal /* dst = dst + src */ 50839c13c20SShubham Bansal case BPF_ADD: 50939c13c20SShubham Bansal emit_a32_add_r(dst, src, is64, hi, ctx); 51039c13c20SShubham Bansal break; 51139c13c20SShubham Bansal /* dst = dst - src */ 51239c13c20SShubham Bansal case BPF_SUB: 51339c13c20SShubham Bansal emit_a32_sub_r(dst, src, is64, hi, ctx); 51439c13c20SShubham Bansal break; 51539c13c20SShubham Bansal /* dst = dst | src */ 51639c13c20SShubham Bansal case BPF_OR: 51739c13c20SShubham Bansal emit(ARM_ORR_R(dst, dst, src), ctx); 51839c13c20SShubham Bansal break; 51939c13c20SShubham Bansal /* dst = dst & src */ 52039c13c20SShubham Bansal case BPF_AND: 52139c13c20SShubham Bansal emit(ARM_AND_R(dst, dst, src), ctx); 52239c13c20SShubham Bansal break; 52339c13c20SShubham Bansal /* dst = dst ^ src */ 52439c13c20SShubham Bansal case BPF_XOR: 52539c13c20SShubham Bansal emit(ARM_EOR_R(dst, dst, src), ctx); 52639c13c20SShubham Bansal break; 52739c13c20SShubham Bansal /* dst = dst * src */ 52839c13c20SShubham Bansal case BPF_MUL: 52939c13c20SShubham Bansal emit(ARM_MUL(dst, dst, src), ctx); 53039c13c20SShubham Bansal break; 53139c13c20SShubham Bansal /* dst = dst << src */ 53239c13c20SShubham Bansal case BPF_LSH: 53339c13c20SShubham Bansal emit(ARM_LSL_R(dst, dst, src), ctx); 53439c13c20SShubham Bansal break; 53539c13c20SShubham Bansal /* dst = dst >> src */ 53639c13c20SShubham Bansal case BPF_RSH: 53739c13c20SShubham Bansal emit(ARM_LSR_R(dst, dst, src), ctx); 53839c13c20SShubham Bansal break; 53939c13c20SShubham Bansal /* dst = dst >> src (signed)*/ 54039c13c20SShubham Bansal case BPF_ARSH: 54139c13c20SShubham Bansal emit(ARM_MOV_SR(dst, dst, SRTYPE_ASR, src), ctx); 54239c13c20SShubham Bansal break; 54339c13c20SShubham Bansal } 54439c13c20SShubham Bansal } 54539c13c20SShubham Bansal 54639c13c20SShubham Bansal /* ALU operation (32 bit) 54739c13c20SShubham Bansal * dst = dst (op) src 54839c13c20SShubham Bansal */ 54939c13c20SShubham Bansal static inline void emit_a32_alu_r(const u8 dst, const u8 src, 55039c13c20SShubham Bansal bool dstk, bool sstk, 55139c13c20SShubham Bansal struct jit_ctx *ctx, const bool is64, 55239c13c20SShubham Bansal const bool hi, const u8 op) { 55339c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 55439c13c20SShubham Bansal u8 rn = sstk ? tmp[1] : src; 55539c13c20SShubham Bansal 55639c13c20SShubham Bansal if (sstk) 55739c13c20SShubham Bansal emit(ARM_LDR_I(rn, ARM_SP, STACK_VAR(src)), ctx); 55839c13c20SShubham Bansal 55939c13c20SShubham Bansal /* ALU operation */ 56039c13c20SShubham Bansal if (dstk) { 56139c13c20SShubham Bansal emit(ARM_LDR_I(tmp[0], ARM_SP, STACK_VAR(dst)), ctx); 56239c13c20SShubham Bansal emit_alu_r(tmp[0], rn, is64, hi, op, ctx); 56339c13c20SShubham Bansal emit(ARM_STR_I(tmp[0], ARM_SP, STACK_VAR(dst)), ctx); 56439c13c20SShubham Bansal } else { 56539c13c20SShubham Bansal emit_alu_r(dst, rn, is64, hi, op, ctx); 56639c13c20SShubham Bansal } 56739c13c20SShubham Bansal } 56839c13c20SShubham Bansal 56939c13c20SShubham Bansal /* ALU operation (64 bit) */ 57039c13c20SShubham Bansal static inline void emit_a32_alu_r64(const bool is64, const u8 dst[], 57139c13c20SShubham Bansal const u8 src[], bool dstk, 57239c13c20SShubham Bansal bool sstk, struct jit_ctx *ctx, 57339c13c20SShubham Bansal const u8 op) { 57439c13c20SShubham Bansal emit_a32_alu_r(dst_lo, src_lo, dstk, sstk, ctx, is64, false, op); 57539c13c20SShubham Bansal if (is64) 57639c13c20SShubham Bansal emit_a32_alu_r(dst_hi, src_hi, dstk, sstk, ctx, is64, true, op); 57739c13c20SShubham Bansal else 57839c13c20SShubham Bansal emit_a32_mov_i(dst_hi, 0, dstk, ctx); 57939c13c20SShubham Bansal } 58039c13c20SShubham Bansal 58139c13c20SShubham Bansal /* dst = imm (4 bytes)*/ 58239c13c20SShubham Bansal static inline void emit_a32_mov_r(const u8 dst, const u8 src, 58339c13c20SShubham Bansal bool dstk, bool sstk, 58439c13c20SShubham Bansal struct jit_ctx *ctx) { 58539c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 58639c13c20SShubham Bansal u8 rt = sstk ? tmp[0] : src; 58739c13c20SShubham Bansal 58839c13c20SShubham Bansal if (sstk) 58939c13c20SShubham Bansal emit(ARM_LDR_I(tmp[0], ARM_SP, STACK_VAR(src)), ctx); 59039c13c20SShubham Bansal if (dstk) 59139c13c20SShubham Bansal emit(ARM_STR_I(rt, ARM_SP, STACK_VAR(dst)), ctx); 59239c13c20SShubham Bansal else 59339c13c20SShubham Bansal emit(ARM_MOV_R(dst, rt), ctx); 59439c13c20SShubham Bansal } 59539c13c20SShubham Bansal 59639c13c20SShubham Bansal /* dst = src */ 59739c13c20SShubham Bansal static inline void emit_a32_mov_r64(const bool is64, const u8 dst[], 59839c13c20SShubham Bansal const u8 src[], bool dstk, 59939c13c20SShubham Bansal bool sstk, struct jit_ctx *ctx) { 60039c13c20SShubham Bansal emit_a32_mov_r(dst_lo, src_lo, dstk, sstk, ctx); 60139c13c20SShubham Bansal if (is64) { 60239c13c20SShubham Bansal /* complete 8 byte move */ 60339c13c20SShubham Bansal emit_a32_mov_r(dst_hi, src_hi, dstk, sstk, ctx); 60439c13c20SShubham Bansal } else { 60539c13c20SShubham Bansal /* Zero out high 4 bytes */ 60639c13c20SShubham Bansal emit_a32_mov_i(dst_hi, 0, dstk, ctx); 60739c13c20SShubham Bansal } 60839c13c20SShubham Bansal } 60939c13c20SShubham Bansal 61039c13c20SShubham Bansal /* Shift operations */ 61139c13c20SShubham Bansal static inline void emit_a32_alu_i(const u8 dst, const u32 val, bool dstk, 61239c13c20SShubham Bansal struct jit_ctx *ctx, const u8 op) { 61339c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 61439c13c20SShubham Bansal u8 rd = dstk ? tmp[0] : dst; 61539c13c20SShubham Bansal 61639c13c20SShubham Bansal if (dstk) 61739c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst)), ctx); 61839c13c20SShubham Bansal 61939c13c20SShubham Bansal /* Do shift operation */ 62039c13c20SShubham Bansal switch (op) { 62139c13c20SShubham Bansal case BPF_LSH: 62239c13c20SShubham Bansal emit(ARM_LSL_I(rd, rd, val), ctx); 62339c13c20SShubham Bansal break; 62439c13c20SShubham Bansal case BPF_RSH: 62539c13c20SShubham Bansal emit(ARM_LSR_I(rd, rd, val), ctx); 62639c13c20SShubham Bansal break; 62739c13c20SShubham Bansal case BPF_NEG: 62839c13c20SShubham Bansal emit(ARM_RSB_I(rd, rd, val), ctx); 62939c13c20SShubham Bansal break; 63039c13c20SShubham Bansal } 63139c13c20SShubham Bansal 63239c13c20SShubham Bansal if (dstk) 63339c13c20SShubham Bansal emit(ARM_STR_I(rd, ARM_SP, STACK_VAR(dst)), ctx); 63439c13c20SShubham Bansal } 63539c13c20SShubham Bansal 63639c13c20SShubham Bansal /* dst = ~dst (64 bit) */ 63739c13c20SShubham Bansal static inline void emit_a32_neg64(const u8 dst[], bool dstk, 63839c13c20SShubham Bansal struct jit_ctx *ctx){ 63939c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 64039c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst[1]; 64139c13c20SShubham Bansal u8 rm = dstk ? tmp[0] : dst[0]; 64239c13c20SShubham Bansal 64339c13c20SShubham Bansal /* Setup Operand */ 64439c13c20SShubham Bansal if (dstk) { 64539c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 64639c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 64739c13c20SShubham Bansal } 64839c13c20SShubham Bansal 64939c13c20SShubham Bansal /* Do Negate Operation */ 65039c13c20SShubham Bansal emit(ARM_RSBS_I(rd, rd, 0), ctx); 65139c13c20SShubham Bansal emit(ARM_RSC_I(rm, rm, 0), ctx); 65239c13c20SShubham Bansal 65339c13c20SShubham Bansal if (dstk) { 65439c13c20SShubham Bansal emit(ARM_STR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 65539c13c20SShubham Bansal emit(ARM_STR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 65639c13c20SShubham Bansal } 65739c13c20SShubham Bansal } 65839c13c20SShubham Bansal 65939c13c20SShubham Bansal /* dst = dst << src */ 66039c13c20SShubham Bansal static inline void emit_a32_lsh_r64(const u8 dst[], const u8 src[], bool dstk, 66139c13c20SShubham Bansal bool sstk, struct jit_ctx *ctx) { 66239c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 66339c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 66439c13c20SShubham Bansal 66539c13c20SShubham Bansal /* Setup Operands */ 66639c13c20SShubham Bansal u8 rt = sstk ? tmp2[1] : src_lo; 66739c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst_lo; 66839c13c20SShubham Bansal u8 rm = dstk ? tmp[0] : dst_hi; 66939c13c20SShubham Bansal 67039c13c20SShubham Bansal if (sstk) 67139c13c20SShubham Bansal emit(ARM_LDR_I(rt, ARM_SP, STACK_VAR(src_lo)), ctx); 67239c13c20SShubham Bansal if (dstk) { 67339c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 67439c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 67539c13c20SShubham Bansal } 67639c13c20SShubham Bansal 67739c13c20SShubham Bansal /* Do LSH operation */ 67839c13c20SShubham Bansal emit(ARM_SUB_I(ARM_IP, rt, 32), ctx); 67939c13c20SShubham Bansal emit(ARM_RSB_I(tmp2[0], rt, 32), ctx); 68039c13c20SShubham Bansal emit(ARM_MOV_SR(ARM_LR, rm, SRTYPE_ASL, rt), ctx); 68139c13c20SShubham Bansal emit(ARM_ORR_SR(ARM_LR, ARM_LR, rd, SRTYPE_ASL, ARM_IP), ctx); 68239c13c20SShubham Bansal emit(ARM_ORR_SR(ARM_IP, ARM_LR, rd, SRTYPE_LSR, tmp2[0]), ctx); 68339c13c20SShubham Bansal emit(ARM_MOV_SR(ARM_LR, rd, SRTYPE_ASL, rt), ctx); 68439c13c20SShubham Bansal 68539c13c20SShubham Bansal if (dstk) { 68639c13c20SShubham Bansal emit(ARM_STR_I(ARM_LR, ARM_SP, STACK_VAR(dst_lo)), ctx); 68739c13c20SShubham Bansal emit(ARM_STR_I(ARM_IP, ARM_SP, STACK_VAR(dst_hi)), ctx); 68839c13c20SShubham Bansal } else { 68939c13c20SShubham Bansal emit(ARM_MOV_R(rd, ARM_LR), ctx); 69039c13c20SShubham Bansal emit(ARM_MOV_R(rm, ARM_IP), ctx); 69139c13c20SShubham Bansal } 69239c13c20SShubham Bansal } 69339c13c20SShubham Bansal 69439c13c20SShubham Bansal /* dst = dst >> src (signed)*/ 69539c13c20SShubham Bansal static inline void emit_a32_arsh_r64(const u8 dst[], const u8 src[], bool dstk, 69639c13c20SShubham Bansal bool sstk, struct jit_ctx *ctx) { 69739c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 69839c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 69939c13c20SShubham Bansal /* Setup Operands */ 70039c13c20SShubham Bansal u8 rt = sstk ? tmp2[1] : src_lo; 70139c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst_lo; 70239c13c20SShubham Bansal u8 rm = dstk ? tmp[0] : dst_hi; 70339c13c20SShubham Bansal 70439c13c20SShubham Bansal if (sstk) 70539c13c20SShubham Bansal emit(ARM_LDR_I(rt, ARM_SP, STACK_VAR(src_lo)), ctx); 70639c13c20SShubham Bansal if (dstk) { 70739c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 70839c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 70939c13c20SShubham Bansal } 71039c13c20SShubham Bansal 71139c13c20SShubham Bansal /* Do the ARSH operation */ 71239c13c20SShubham Bansal emit(ARM_RSB_I(ARM_IP, rt, 32), ctx); 71339c13c20SShubham Bansal emit(ARM_SUBS_I(tmp2[0], rt, 32), ctx); 71439c13c20SShubham Bansal emit(ARM_MOV_SR(ARM_LR, rd, SRTYPE_LSR, rt), ctx); 71539c13c20SShubham Bansal emit(ARM_ORR_SR(ARM_LR, ARM_LR, rm, SRTYPE_ASL, ARM_IP), ctx); 71639c13c20SShubham Bansal _emit(ARM_COND_MI, ARM_B(0), ctx); 71739c13c20SShubham Bansal emit(ARM_ORR_SR(ARM_LR, ARM_LR, rm, SRTYPE_ASR, tmp2[0]), ctx); 71839c13c20SShubham Bansal emit(ARM_MOV_SR(ARM_IP, rm, SRTYPE_ASR, rt), ctx); 71939c13c20SShubham Bansal if (dstk) { 72039c13c20SShubham Bansal emit(ARM_STR_I(ARM_LR, ARM_SP, STACK_VAR(dst_lo)), ctx); 72139c13c20SShubham Bansal emit(ARM_STR_I(ARM_IP, ARM_SP, STACK_VAR(dst_hi)), ctx); 72239c13c20SShubham Bansal } else { 72339c13c20SShubham Bansal emit(ARM_MOV_R(rd, ARM_LR), ctx); 72439c13c20SShubham Bansal emit(ARM_MOV_R(rm, ARM_IP), ctx); 72539c13c20SShubham Bansal } 72639c13c20SShubham Bansal } 72739c13c20SShubham Bansal 72839c13c20SShubham Bansal /* dst = dst >> src */ 72968565a1aSWang YanQing static inline void emit_a32_rsh_r64(const u8 dst[], const u8 src[], bool dstk, 73039c13c20SShubham Bansal bool sstk, struct jit_ctx *ctx) { 73139c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 73239c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 73339c13c20SShubham Bansal /* Setup Operands */ 73439c13c20SShubham Bansal u8 rt = sstk ? tmp2[1] : src_lo; 73539c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst_lo; 73639c13c20SShubham Bansal u8 rm = dstk ? tmp[0] : dst_hi; 73739c13c20SShubham Bansal 73839c13c20SShubham Bansal if (sstk) 73939c13c20SShubham Bansal emit(ARM_LDR_I(rt, ARM_SP, STACK_VAR(src_lo)), ctx); 74039c13c20SShubham Bansal if (dstk) { 74139c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 74239c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 74339c13c20SShubham Bansal } 74439c13c20SShubham Bansal 74568565a1aSWang YanQing /* Do RSH operation */ 74639c13c20SShubham Bansal emit(ARM_RSB_I(ARM_IP, rt, 32), ctx); 74739c13c20SShubham Bansal emit(ARM_SUBS_I(tmp2[0], rt, 32), ctx); 74839c13c20SShubham Bansal emit(ARM_MOV_SR(ARM_LR, rd, SRTYPE_LSR, rt), ctx); 74939c13c20SShubham Bansal emit(ARM_ORR_SR(ARM_LR, ARM_LR, rm, SRTYPE_ASL, ARM_IP), ctx); 75039c13c20SShubham Bansal emit(ARM_ORR_SR(ARM_LR, ARM_LR, rm, SRTYPE_LSR, tmp2[0]), ctx); 75139c13c20SShubham Bansal emit(ARM_MOV_SR(ARM_IP, rm, SRTYPE_LSR, rt), ctx); 75239c13c20SShubham Bansal if (dstk) { 75339c13c20SShubham Bansal emit(ARM_STR_I(ARM_LR, ARM_SP, STACK_VAR(dst_lo)), ctx); 75439c13c20SShubham Bansal emit(ARM_STR_I(ARM_IP, ARM_SP, STACK_VAR(dst_hi)), ctx); 75539c13c20SShubham Bansal } else { 75639c13c20SShubham Bansal emit(ARM_MOV_R(rd, ARM_LR), ctx); 75739c13c20SShubham Bansal emit(ARM_MOV_R(rm, ARM_IP), ctx); 75839c13c20SShubham Bansal } 75939c13c20SShubham Bansal } 76039c13c20SShubham Bansal 76139c13c20SShubham Bansal /* dst = dst << val */ 76239c13c20SShubham Bansal static inline void emit_a32_lsh_i64(const u8 dst[], bool dstk, 76339c13c20SShubham Bansal const u32 val, struct jit_ctx *ctx){ 76439c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 76539c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 76639c13c20SShubham Bansal /* Setup operands */ 76739c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst_lo; 76839c13c20SShubham Bansal u8 rm = dstk ? tmp[0] : dst_hi; 76939c13c20SShubham Bansal 77039c13c20SShubham Bansal if (dstk) { 77139c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 77239c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 77339c13c20SShubham Bansal } 77439c13c20SShubham Bansal 77539c13c20SShubham Bansal /* Do LSH operation */ 77639c13c20SShubham Bansal if (val < 32) { 77739c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], rm, SRTYPE_ASL, val), ctx); 77839c13c20SShubham Bansal emit(ARM_ORR_SI(rm, tmp2[0], rd, SRTYPE_LSR, 32 - val), ctx); 77939c13c20SShubham Bansal emit(ARM_MOV_SI(rd, rd, SRTYPE_ASL, val), ctx); 78039c13c20SShubham Bansal } else { 78139c13c20SShubham Bansal if (val == 32) 78239c13c20SShubham Bansal emit(ARM_MOV_R(rm, rd), ctx); 78339c13c20SShubham Bansal else 78439c13c20SShubham Bansal emit(ARM_MOV_SI(rm, rd, SRTYPE_ASL, val - 32), ctx); 78539c13c20SShubham Bansal emit(ARM_EOR_R(rd, rd, rd), ctx); 78639c13c20SShubham Bansal } 78739c13c20SShubham Bansal 78839c13c20SShubham Bansal if (dstk) { 78939c13c20SShubham Bansal emit(ARM_STR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 79039c13c20SShubham Bansal emit(ARM_STR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 79139c13c20SShubham Bansal } 79239c13c20SShubham Bansal } 79339c13c20SShubham Bansal 79439c13c20SShubham Bansal /* dst = dst >> val */ 79568565a1aSWang YanQing static inline void emit_a32_rsh_i64(const u8 dst[], bool dstk, 79639c13c20SShubham Bansal const u32 val, struct jit_ctx *ctx) { 79739c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 79839c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 79939c13c20SShubham Bansal /* Setup operands */ 80039c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst_lo; 80139c13c20SShubham Bansal u8 rm = dstk ? tmp[0] : dst_hi; 80239c13c20SShubham Bansal 80339c13c20SShubham Bansal if (dstk) { 80439c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 80539c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 80639c13c20SShubham Bansal } 80739c13c20SShubham Bansal 80839c13c20SShubham Bansal /* Do LSR operation */ 80939c13c20SShubham Bansal if (val < 32) { 81039c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[1], rd, SRTYPE_LSR, val), ctx); 81139c13c20SShubham Bansal emit(ARM_ORR_SI(rd, tmp2[1], rm, SRTYPE_ASL, 32 - val), ctx); 81239c13c20SShubham Bansal emit(ARM_MOV_SI(rm, rm, SRTYPE_LSR, val), ctx); 81339c13c20SShubham Bansal } else if (val == 32) { 81439c13c20SShubham Bansal emit(ARM_MOV_R(rd, rm), ctx); 81539c13c20SShubham Bansal emit(ARM_MOV_I(rm, 0), ctx); 81639c13c20SShubham Bansal } else { 81739c13c20SShubham Bansal emit(ARM_MOV_SI(rd, rm, SRTYPE_LSR, val - 32), ctx); 81839c13c20SShubham Bansal emit(ARM_MOV_I(rm, 0), ctx); 81939c13c20SShubham Bansal } 82039c13c20SShubham Bansal 82139c13c20SShubham Bansal if (dstk) { 82239c13c20SShubham Bansal emit(ARM_STR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 82339c13c20SShubham Bansal emit(ARM_STR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 82439c13c20SShubham Bansal } 82539c13c20SShubham Bansal } 82639c13c20SShubham Bansal 82739c13c20SShubham Bansal /* dst = dst >> val (signed) */ 82839c13c20SShubham Bansal static inline void emit_a32_arsh_i64(const u8 dst[], bool dstk, 82939c13c20SShubham Bansal const u32 val, struct jit_ctx *ctx){ 83039c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 83139c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 83239c13c20SShubham Bansal /* Setup operands */ 83339c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst_lo; 83439c13c20SShubham Bansal u8 rm = dstk ? tmp[0] : dst_hi; 83539c13c20SShubham Bansal 83639c13c20SShubham Bansal if (dstk) { 83739c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 83839c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 83939c13c20SShubham Bansal } 84039c13c20SShubham Bansal 84139c13c20SShubham Bansal /* Do ARSH operation */ 84239c13c20SShubham Bansal if (val < 32) { 84339c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[1], rd, SRTYPE_LSR, val), ctx); 84439c13c20SShubham Bansal emit(ARM_ORR_SI(rd, tmp2[1], rm, SRTYPE_ASL, 32 - val), ctx); 84539c13c20SShubham Bansal emit(ARM_MOV_SI(rm, rm, SRTYPE_ASR, val), ctx); 84639c13c20SShubham Bansal } else if (val == 32) { 84739c13c20SShubham Bansal emit(ARM_MOV_R(rd, rm), ctx); 84839c13c20SShubham Bansal emit(ARM_MOV_SI(rm, rm, SRTYPE_ASR, 31), ctx); 84939c13c20SShubham Bansal } else { 85039c13c20SShubham Bansal emit(ARM_MOV_SI(rd, rm, SRTYPE_ASR, val - 32), ctx); 85139c13c20SShubham Bansal emit(ARM_MOV_SI(rm, rm, SRTYPE_ASR, 31), ctx); 85239c13c20SShubham Bansal } 85339c13c20SShubham Bansal 85439c13c20SShubham Bansal if (dstk) { 85539c13c20SShubham Bansal emit(ARM_STR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 85639c13c20SShubham Bansal emit(ARM_STR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 85739c13c20SShubham Bansal } 85839c13c20SShubham Bansal } 85939c13c20SShubham Bansal 86039c13c20SShubham Bansal static inline void emit_a32_mul_r64(const u8 dst[], const u8 src[], bool dstk, 86139c13c20SShubham Bansal bool sstk, struct jit_ctx *ctx) { 86239c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 86339c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 86439c13c20SShubham Bansal /* Setup operands for multiplication */ 86539c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst_lo; 86639c13c20SShubham Bansal u8 rm = dstk ? tmp[0] : dst_hi; 86739c13c20SShubham Bansal u8 rt = sstk ? tmp2[1] : src_lo; 86839c13c20SShubham Bansal u8 rn = sstk ? tmp2[0] : src_hi; 86939c13c20SShubham Bansal 87039c13c20SShubham Bansal if (dstk) { 87139c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 87239c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 87339c13c20SShubham Bansal } 87439c13c20SShubham Bansal if (sstk) { 87539c13c20SShubham Bansal emit(ARM_LDR_I(rt, ARM_SP, STACK_VAR(src_lo)), ctx); 87639c13c20SShubham Bansal emit(ARM_LDR_I(rn, ARM_SP, STACK_VAR(src_hi)), ctx); 87739c13c20SShubham Bansal } 87839c13c20SShubham Bansal 87939c13c20SShubham Bansal /* Do Multiplication */ 88039c13c20SShubham Bansal emit(ARM_MUL(ARM_IP, rd, rn), ctx); 88139c13c20SShubham Bansal emit(ARM_MUL(ARM_LR, rm, rt), ctx); 88239c13c20SShubham Bansal emit(ARM_ADD_R(ARM_LR, ARM_IP, ARM_LR), ctx); 88339c13c20SShubham Bansal 88439c13c20SShubham Bansal emit(ARM_UMULL(ARM_IP, rm, rd, rt), ctx); 88539c13c20SShubham Bansal emit(ARM_ADD_R(rm, ARM_LR, rm), ctx); 88639c13c20SShubham Bansal if (dstk) { 88739c13c20SShubham Bansal emit(ARM_STR_I(ARM_IP, ARM_SP, STACK_VAR(dst_lo)), ctx); 88839c13c20SShubham Bansal emit(ARM_STR_I(rm, ARM_SP, STACK_VAR(dst_hi)), ctx); 88939c13c20SShubham Bansal } else { 89039c13c20SShubham Bansal emit(ARM_MOV_R(rd, ARM_IP), ctx); 89139c13c20SShubham Bansal } 89239c13c20SShubham Bansal } 89339c13c20SShubham Bansal 89439c13c20SShubham Bansal /* *(size *)(dst + off) = src */ 89539c13c20SShubham Bansal static inline void emit_str_r(const u8 dst, const u8 src, bool dstk, 89639c13c20SShubham Bansal const s32 off, struct jit_ctx *ctx, const u8 sz){ 89739c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 89839c13c20SShubham Bansal u8 rd = dstk ? tmp[1] : dst; 89939c13c20SShubham Bansal 90039c13c20SShubham Bansal if (dstk) 90139c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst)), ctx); 90239c13c20SShubham Bansal if (off) { 90339c13c20SShubham Bansal emit_a32_mov_i(tmp[0], off, false, ctx); 90439c13c20SShubham Bansal emit(ARM_ADD_R(tmp[0], rd, tmp[0]), ctx); 90539c13c20SShubham Bansal rd = tmp[0]; 90639c13c20SShubham Bansal } 90739c13c20SShubham Bansal switch (sz) { 90839c13c20SShubham Bansal case BPF_W: 90939c13c20SShubham Bansal /* Store a Word */ 91039c13c20SShubham Bansal emit(ARM_STR_I(src, rd, 0), ctx); 91139c13c20SShubham Bansal break; 91239c13c20SShubham Bansal case BPF_H: 91339c13c20SShubham Bansal /* Store a HalfWord */ 91439c13c20SShubham Bansal emit(ARM_STRH_I(src, rd, 0), ctx); 91539c13c20SShubham Bansal break; 91639c13c20SShubham Bansal case BPF_B: 91739c13c20SShubham Bansal /* Store a Byte */ 91839c13c20SShubham Bansal emit(ARM_STRB_I(src, rd, 0), ctx); 91939c13c20SShubham Bansal break; 92039c13c20SShubham Bansal } 92139c13c20SShubham Bansal } 92239c13c20SShubham Bansal 92339c13c20SShubham Bansal /* dst = *(size*)(src + off) */ 924ec19e02bSRussell King static inline void emit_ldx_r(const u8 dst[], const u8 src, bool dstk, 925ec19e02bSRussell King s32 off, struct jit_ctx *ctx, const u8 sz){ 92639c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 927ec19e02bSRussell King const u8 *rd = dstk ? tmp : dst; 92839c13c20SShubham Bansal u8 rm = src; 929ec19e02bSRussell King s32 off_max; 93039c13c20SShubham Bansal 931ec19e02bSRussell King if (sz == BPF_H) 932ec19e02bSRussell King off_max = 0xff; 933ec19e02bSRussell King else 934ec19e02bSRussell King off_max = 0xfff; 935ec19e02bSRussell King 936ec19e02bSRussell King if (off < 0 || off > off_max) { 93739c13c20SShubham Bansal emit_a32_mov_i(tmp[0], off, false, ctx); 93839c13c20SShubham Bansal emit(ARM_ADD_R(tmp[0], tmp[0], src), ctx); 93939c13c20SShubham Bansal rm = tmp[0]; 940ec19e02bSRussell King off = 0; 941ec19e02bSRussell King } else if (rd[1] == rm) { 942ec19e02bSRussell King emit(ARM_MOV_R(tmp[0], rm), ctx); 943ec19e02bSRussell King rm = tmp[0]; 94439c13c20SShubham Bansal } 94539c13c20SShubham Bansal switch (sz) { 946ec19e02bSRussell King case BPF_B: 947ec19e02bSRussell King /* Load a Byte */ 948ec19e02bSRussell King emit(ARM_LDRB_I(rd[1], rm, off), ctx); 949ec19e02bSRussell King emit_a32_mov_i(dst[0], 0, dstk, ctx); 95039c13c20SShubham Bansal break; 95139c13c20SShubham Bansal case BPF_H: 95239c13c20SShubham Bansal /* Load a HalfWord */ 953ec19e02bSRussell King emit(ARM_LDRH_I(rd[1], rm, off), ctx); 954ec19e02bSRussell King emit_a32_mov_i(dst[0], 0, dstk, ctx); 95539c13c20SShubham Bansal break; 956ec19e02bSRussell King case BPF_W: 957ec19e02bSRussell King /* Load a Word */ 958ec19e02bSRussell King emit(ARM_LDR_I(rd[1], rm, off), ctx); 959ec19e02bSRussell King emit_a32_mov_i(dst[0], 0, dstk, ctx); 960ec19e02bSRussell King break; 961ec19e02bSRussell King case BPF_DW: 962ec19e02bSRussell King /* Load a Double Word */ 963ec19e02bSRussell King emit(ARM_LDR_I(rd[1], rm, off), ctx); 964ec19e02bSRussell King emit(ARM_LDR_I(rd[0], rm, off + 4), ctx); 96539c13c20SShubham Bansal break; 96639c13c20SShubham Bansal } 96739c13c20SShubham Bansal if (dstk) 968ec19e02bSRussell King emit(ARM_STR_I(rd[1], ARM_SP, STACK_VAR(dst[1])), ctx); 969ec19e02bSRussell King if (dstk && sz == BPF_DW) 970ec19e02bSRussell King emit(ARM_STR_I(rd[0], ARM_SP, STACK_VAR(dst[0])), ctx); 97139c13c20SShubham Bansal } 97239c13c20SShubham Bansal 97339c13c20SShubham Bansal /* Arithmatic Operation */ 97439c13c20SShubham Bansal static inline void emit_ar_r(const u8 rd, const u8 rt, const u8 rm, 97539c13c20SShubham Bansal const u8 rn, struct jit_ctx *ctx, u8 op) { 97639c13c20SShubham Bansal switch (op) { 97739c13c20SShubham Bansal case BPF_JSET: 97839c13c20SShubham Bansal emit(ARM_AND_R(ARM_IP, rt, rn), ctx); 97939c13c20SShubham Bansal emit(ARM_AND_R(ARM_LR, rd, rm), ctx); 98039c13c20SShubham Bansal emit(ARM_ORRS_R(ARM_IP, ARM_LR, ARM_IP), ctx); 98139c13c20SShubham Bansal break; 98239c13c20SShubham Bansal case BPF_JEQ: 98339c13c20SShubham Bansal case BPF_JNE: 98439c13c20SShubham Bansal case BPF_JGT: 98539c13c20SShubham Bansal case BPF_JGE: 98639c13c20SShubham Bansal case BPF_JLE: 98739c13c20SShubham Bansal case BPF_JLT: 98839c13c20SShubham Bansal emit(ARM_CMP_R(rd, rm), ctx); 98939c13c20SShubham Bansal _emit(ARM_COND_EQ, ARM_CMP_R(rt, rn), ctx); 99039c13c20SShubham Bansal break; 99139c13c20SShubham Bansal case BPF_JSLE: 99239c13c20SShubham Bansal case BPF_JSGT: 99339c13c20SShubham Bansal emit(ARM_CMP_R(rn, rt), ctx); 99439c13c20SShubham Bansal emit(ARM_SBCS_R(ARM_IP, rm, rd), ctx); 99539c13c20SShubham Bansal break; 99639c13c20SShubham Bansal case BPF_JSLT: 99739c13c20SShubham Bansal case BPF_JSGE: 99839c13c20SShubham Bansal emit(ARM_CMP_R(rt, rn), ctx); 99939c13c20SShubham Bansal emit(ARM_SBCS_R(ARM_IP, rd, rm), ctx); 100039c13c20SShubham Bansal break; 100139c13c20SShubham Bansal } 100239c13c20SShubham Bansal } 100339c13c20SShubham Bansal 100439c13c20SShubham Bansal static int out_offset = -1; /* initialized on the first pass of build_body() */ 100539c13c20SShubham Bansal static int emit_bpf_tail_call(struct jit_ctx *ctx) 100639c13c20SShubham Bansal { 100739c13c20SShubham Bansal 100839c13c20SShubham Bansal /* bpf_tail_call(void *prog_ctx, struct bpf_array *array, u64 index) */ 100939c13c20SShubham Bansal const u8 *r2 = bpf2a32[BPF_REG_2]; 101039c13c20SShubham Bansal const u8 *r3 = bpf2a32[BPF_REG_3]; 101139c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 101239c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 101339c13c20SShubham Bansal const u8 *tcc = bpf2a32[TCALL_CNT]; 101439c13c20SShubham Bansal const int idx0 = ctx->idx; 101539c13c20SShubham Bansal #define cur_offset (ctx->idx - idx0) 1016f4483f2cSRussell King #define jmp_offset (out_offset - (cur_offset) - 2) 101739c13c20SShubham Bansal u32 off, lo, hi; 101839c13c20SShubham Bansal 101939c13c20SShubham Bansal /* if (index >= array->map.max_entries) 102039c13c20SShubham Bansal * goto out; 102139c13c20SShubham Bansal */ 102239c13c20SShubham Bansal off = offsetof(struct bpf_array, map.max_entries); 102339c13c20SShubham Bansal /* array->map.max_entries */ 102439c13c20SShubham Bansal emit_a32_mov_i(tmp[1], off, false, ctx); 102539c13c20SShubham Bansal emit(ARM_LDR_I(tmp2[1], ARM_SP, STACK_VAR(r2[1])), ctx); 102639c13c20SShubham Bansal emit(ARM_LDR_R(tmp[1], tmp2[1], tmp[1]), ctx); 1027091f0248SRussell King /* index is 32-bit for arrays */ 102839c13c20SShubham Bansal emit(ARM_LDR_I(tmp2[1], ARM_SP, STACK_VAR(r3[1])), ctx); 102939c13c20SShubham Bansal /* index >= array->map.max_entries */ 103039c13c20SShubham Bansal emit(ARM_CMP_R(tmp2[1], tmp[1]), ctx); 103139c13c20SShubham Bansal _emit(ARM_COND_CS, ARM_B(jmp_offset), ctx); 103239c13c20SShubham Bansal 103339c13c20SShubham Bansal /* if (tail_call_cnt > MAX_TAIL_CALL_CNT) 103439c13c20SShubham Bansal * goto out; 103539c13c20SShubham Bansal * tail_call_cnt++; 103639c13c20SShubham Bansal */ 103739c13c20SShubham Bansal lo = (u32)MAX_TAIL_CALL_CNT; 103839c13c20SShubham Bansal hi = (u32)((u64)MAX_TAIL_CALL_CNT >> 32); 103939c13c20SShubham Bansal emit(ARM_LDR_I(tmp[1], ARM_SP, STACK_VAR(tcc[1])), ctx); 104039c13c20SShubham Bansal emit(ARM_LDR_I(tmp[0], ARM_SP, STACK_VAR(tcc[0])), ctx); 104139c13c20SShubham Bansal emit(ARM_CMP_I(tmp[0], hi), ctx); 104239c13c20SShubham Bansal _emit(ARM_COND_EQ, ARM_CMP_I(tmp[1], lo), ctx); 104339c13c20SShubham Bansal _emit(ARM_COND_HI, ARM_B(jmp_offset), ctx); 104439c13c20SShubham Bansal emit(ARM_ADDS_I(tmp[1], tmp[1], 1), ctx); 104539c13c20SShubham Bansal emit(ARM_ADC_I(tmp[0], tmp[0], 0), ctx); 104639c13c20SShubham Bansal emit(ARM_STR_I(tmp[1], ARM_SP, STACK_VAR(tcc[1])), ctx); 104739c13c20SShubham Bansal emit(ARM_STR_I(tmp[0], ARM_SP, STACK_VAR(tcc[0])), ctx); 104839c13c20SShubham Bansal 104939c13c20SShubham Bansal /* prog = array->ptrs[index] 105039c13c20SShubham Bansal * if (prog == NULL) 105139c13c20SShubham Bansal * goto out; 105239c13c20SShubham Bansal */ 105339c13c20SShubham Bansal off = offsetof(struct bpf_array, ptrs); 105439c13c20SShubham Bansal emit_a32_mov_i(tmp[1], off, false, ctx); 105539c13c20SShubham Bansal emit(ARM_LDR_I(tmp2[1], ARM_SP, STACK_VAR(r2[1])), ctx); 105639c13c20SShubham Bansal emit(ARM_ADD_R(tmp[1], tmp2[1], tmp[1]), ctx); 105739c13c20SShubham Bansal emit(ARM_LDR_I(tmp2[1], ARM_SP, STACK_VAR(r3[1])), ctx); 105839c13c20SShubham Bansal emit(ARM_MOV_SI(tmp[0], tmp2[1], SRTYPE_ASL, 2), ctx); 105939c13c20SShubham Bansal emit(ARM_LDR_R(tmp[1], tmp[1], tmp[0]), ctx); 106039c13c20SShubham Bansal emit(ARM_CMP_I(tmp[1], 0), ctx); 106139c13c20SShubham Bansal _emit(ARM_COND_EQ, ARM_B(jmp_offset), ctx); 106239c13c20SShubham Bansal 106339c13c20SShubham Bansal /* goto *(prog->bpf_func + prologue_size); */ 106439c13c20SShubham Bansal off = offsetof(struct bpf_prog, bpf_func); 106539c13c20SShubham Bansal emit_a32_mov_i(tmp2[1], off, false, ctx); 106639c13c20SShubham Bansal emit(ARM_LDR_R(tmp[1], tmp[1], tmp2[1]), ctx); 106739c13c20SShubham Bansal emit(ARM_ADD_I(tmp[1], tmp[1], ctx->prologue_bytes), ctx); 1068e9062481SRussell King emit_bx_r(tmp[1], ctx); 106939c13c20SShubham Bansal 107039c13c20SShubham Bansal /* out: */ 107139c13c20SShubham Bansal if (out_offset == -1) 107239c13c20SShubham Bansal out_offset = cur_offset; 107339c13c20SShubham Bansal if (cur_offset != out_offset) { 107439c13c20SShubham Bansal pr_err_once("tail_call out_offset = %d, expected %d!\n", 107539c13c20SShubham Bansal cur_offset, out_offset); 107639c13c20SShubham Bansal return -1; 107739c13c20SShubham Bansal } 107839c13c20SShubham Bansal return 0; 107939c13c20SShubham Bansal #undef cur_offset 108039c13c20SShubham Bansal #undef jmp_offset 108139c13c20SShubham Bansal } 108239c13c20SShubham Bansal 108339c13c20SShubham Bansal /* 0xabcd => 0xcdab */ 108439c13c20SShubham Bansal static inline void emit_rev16(const u8 rd, const u8 rn, struct jit_ctx *ctx) 108539c13c20SShubham Bansal { 108639c13c20SShubham Bansal #if __LINUX_ARM_ARCH__ < 6 108739c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 108839c13c20SShubham Bansal 108939c13c20SShubham Bansal emit(ARM_AND_I(tmp2[1], rn, 0xff), ctx); 109039c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], rn, SRTYPE_LSR, 8), ctx); 109139c13c20SShubham Bansal emit(ARM_AND_I(tmp2[0], tmp2[0], 0xff), ctx); 109239c13c20SShubham Bansal emit(ARM_ORR_SI(rd, tmp2[0], tmp2[1], SRTYPE_LSL, 8), ctx); 109339c13c20SShubham Bansal #else /* ARMv6+ */ 109439c13c20SShubham Bansal emit(ARM_REV16(rd, rn), ctx); 109539c13c20SShubham Bansal #endif 109639c13c20SShubham Bansal } 109739c13c20SShubham Bansal 109839c13c20SShubham Bansal /* 0xabcdefgh => 0xghefcdab */ 109939c13c20SShubham Bansal static inline void emit_rev32(const u8 rd, const u8 rn, struct jit_ctx *ctx) 110039c13c20SShubham Bansal { 110139c13c20SShubham Bansal #if __LINUX_ARM_ARCH__ < 6 110239c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 110339c13c20SShubham Bansal 110439c13c20SShubham Bansal emit(ARM_AND_I(tmp2[1], rn, 0xff), ctx); 110539c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], rn, SRTYPE_LSR, 24), ctx); 110639c13c20SShubham Bansal emit(ARM_ORR_SI(ARM_IP, tmp2[0], tmp2[1], SRTYPE_LSL, 24), ctx); 110739c13c20SShubham Bansal 110839c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[1], rn, SRTYPE_LSR, 8), ctx); 110939c13c20SShubham Bansal emit(ARM_AND_I(tmp2[1], tmp2[1], 0xff), ctx); 111039c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], rn, SRTYPE_LSR, 16), ctx); 111139c13c20SShubham Bansal emit(ARM_AND_I(tmp2[0], tmp2[0], 0xff), ctx); 111239c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], tmp2[0], SRTYPE_LSL, 8), ctx); 111339c13c20SShubham Bansal emit(ARM_ORR_SI(tmp2[0], tmp2[0], tmp2[1], SRTYPE_LSL, 16), ctx); 111439c13c20SShubham Bansal emit(ARM_ORR_R(rd, ARM_IP, tmp2[0]), ctx); 111539c13c20SShubham Bansal 111639c13c20SShubham Bansal #else /* ARMv6+ */ 111739c13c20SShubham Bansal emit(ARM_REV(rd, rn), ctx); 111839c13c20SShubham Bansal #endif 111939c13c20SShubham Bansal } 112039c13c20SShubham Bansal 112139c13c20SShubham Bansal // push the scratch stack register on top of the stack 112239c13c20SShubham Bansal static inline void emit_push_r64(const u8 src[], const u8 shift, 112339c13c20SShubham Bansal struct jit_ctx *ctx) 112439c13c20SShubham Bansal { 112539c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 112639c13c20SShubham Bansal u16 reg_set = 0; 112739c13c20SShubham Bansal 112839c13c20SShubham Bansal emit(ARM_LDR_I(tmp2[1], ARM_SP, STACK_VAR(src[1]+shift)), ctx); 112939c13c20SShubham Bansal emit(ARM_LDR_I(tmp2[0], ARM_SP, STACK_VAR(src[0]+shift)), ctx); 113039c13c20SShubham Bansal 113139c13c20SShubham Bansal reg_set = (1 << tmp2[1]) | (1 << tmp2[0]); 113239c13c20SShubham Bansal emit(ARM_PUSH(reg_set), ctx); 113339c13c20SShubham Bansal } 113439c13c20SShubham Bansal 113539c13c20SShubham Bansal static void build_prologue(struct jit_ctx *ctx) 113639c13c20SShubham Bansal { 113739c13c20SShubham Bansal const u8 r0 = bpf2a32[BPF_REG_0][1]; 113839c13c20SShubham Bansal const u8 r2 = bpf2a32[BPF_REG_1][1]; 113939c13c20SShubham Bansal const u8 r3 = bpf2a32[BPF_REG_1][0]; 114039c13c20SShubham Bansal const u8 r4 = bpf2a32[BPF_REG_6][1]; 114139c13c20SShubham Bansal const u8 fplo = bpf2a32[BPF_REG_FP][1]; 114239c13c20SShubham Bansal const u8 fphi = bpf2a32[BPF_REG_FP][0]; 114339c13c20SShubham Bansal const u8 *tcc = bpf2a32[TCALL_CNT]; 114439c13c20SShubham Bansal 114539c13c20SShubham Bansal /* Save callee saved registers. */ 114639c13c20SShubham Bansal #ifdef CONFIG_FRAME_POINTER 114702088d9bSRussell King u16 reg_set = CALLEE_PUSH_MASK | 1 << ARM_IP | 1 << ARM_PC; 114802088d9bSRussell King emit(ARM_MOV_R(ARM_IP, ARM_SP), ctx); 114939c13c20SShubham Bansal emit(ARM_PUSH(reg_set), ctx); 115039c13c20SShubham Bansal emit(ARM_SUB_I(ARM_FP, ARM_IP, 4), ctx); 115139c13c20SShubham Bansal #else 115202088d9bSRussell King emit(ARM_PUSH(CALLEE_PUSH_MASK), ctx); 115302088d9bSRussell King emit(ARM_MOV_R(ARM_FP, ARM_SP), ctx); 115439c13c20SShubham Bansal #endif 115539c13c20SShubham Bansal /* Save frame pointer for later */ 115602088d9bSRussell King emit(ARM_SUB_I(ARM_IP, ARM_SP, SCRATCH_SIZE), ctx); 115739c13c20SShubham Bansal 115839c13c20SShubham Bansal ctx->stack_size = imm8m(STACK_SIZE); 115939c13c20SShubham Bansal 116039c13c20SShubham Bansal /* Set up function call stack */ 116139c13c20SShubham Bansal emit(ARM_SUB_I(ARM_SP, ARM_SP, ctx->stack_size), ctx); 116239c13c20SShubham Bansal 116339c13c20SShubham Bansal /* Set up BPF prog stack base register */ 116439c13c20SShubham Bansal emit_a32_mov_r(fplo, ARM_IP, true, false, ctx); 116539c13c20SShubham Bansal emit_a32_mov_i(fphi, 0, true, ctx); 116639c13c20SShubham Bansal 116739c13c20SShubham Bansal /* mov r4, 0 */ 116839c13c20SShubham Bansal emit(ARM_MOV_I(r4, 0), ctx); 116939c13c20SShubham Bansal 117039c13c20SShubham Bansal /* Move BPF_CTX to BPF_R1 */ 117139c13c20SShubham Bansal emit(ARM_MOV_R(r3, r4), ctx); 117239c13c20SShubham Bansal emit(ARM_MOV_R(r2, r0), ctx); 117339c13c20SShubham Bansal /* Initialize Tail Count */ 117439c13c20SShubham Bansal emit(ARM_STR_I(r4, ARM_SP, STACK_VAR(tcc[0])), ctx); 117539c13c20SShubham Bansal emit(ARM_STR_I(r4, ARM_SP, STACK_VAR(tcc[1])), ctx); 117639c13c20SShubham Bansal /* end of prologue */ 117739c13c20SShubham Bansal } 117839c13c20SShubham Bansal 117902088d9bSRussell King /* restore callee saved registers. */ 118039c13c20SShubham Bansal static void build_epilogue(struct jit_ctx *ctx) 118139c13c20SShubham Bansal { 118239c13c20SShubham Bansal #ifdef CONFIG_FRAME_POINTER 118302088d9bSRussell King /* When using frame pointers, some additional registers need to 118402088d9bSRussell King * be loaded. */ 118502088d9bSRussell King u16 reg_set = CALLEE_POP_MASK | 1 << ARM_SP; 118602088d9bSRussell King emit(ARM_SUB_I(ARM_SP, ARM_FP, hweight16(reg_set) * 4), ctx); 118739c13c20SShubham Bansal emit(ARM_LDM(ARM_SP, reg_set), ctx); 118839c13c20SShubham Bansal #else 118939c13c20SShubham Bansal /* Restore callee saved registers. */ 119002088d9bSRussell King emit(ARM_MOV_R(ARM_SP, ARM_FP), ctx); 119102088d9bSRussell King emit(ARM_POP(CALLEE_POP_MASK), ctx); 119239c13c20SShubham Bansal #endif 119339c13c20SShubham Bansal } 119439c13c20SShubham Bansal 119539c13c20SShubham Bansal /* 119639c13c20SShubham Bansal * Convert an eBPF instruction to native instruction, i.e 119739c13c20SShubham Bansal * JITs an eBPF instruction. 119839c13c20SShubham Bansal * Returns : 119939c13c20SShubham Bansal * 0 - Successfully JITed an 8-byte eBPF instruction 120039c13c20SShubham Bansal * >0 - Successfully JITed a 16-byte eBPF instruction 120139c13c20SShubham Bansal * <0 - Failed to JIT. 120239c13c20SShubham Bansal */ 120339c13c20SShubham Bansal static int build_insn(const struct bpf_insn *insn, struct jit_ctx *ctx) 120439c13c20SShubham Bansal { 120539c13c20SShubham Bansal const u8 code = insn->code; 120639c13c20SShubham Bansal const u8 *dst = bpf2a32[insn->dst_reg]; 120739c13c20SShubham Bansal const u8 *src = bpf2a32[insn->src_reg]; 120839c13c20SShubham Bansal const u8 *tmp = bpf2a32[TMP_REG_1]; 120939c13c20SShubham Bansal const u8 *tmp2 = bpf2a32[TMP_REG_2]; 121039c13c20SShubham Bansal const s16 off = insn->off; 121139c13c20SShubham Bansal const s32 imm = insn->imm; 121239c13c20SShubham Bansal const int i = insn - ctx->prog->insnsi; 121339c13c20SShubham Bansal const bool is64 = BPF_CLASS(code) == BPF_ALU64; 121439c13c20SShubham Bansal const bool dstk = is_on_stack(insn->dst_reg); 121539c13c20SShubham Bansal const bool sstk = is_on_stack(insn->src_reg); 121639c13c20SShubham Bansal u8 rd, rt, rm, rn; 121739c13c20SShubham Bansal s32 jmp_offset; 121839c13c20SShubham Bansal 121939c13c20SShubham Bansal #define check_imm(bits, imm) do { \ 12202b589a7eSWang YanQing if ((imm) >= (1 << ((bits) - 1)) || \ 12212b589a7eSWang YanQing (imm) < -(1 << ((bits) - 1))) { \ 122239c13c20SShubham Bansal pr_info("[%2d] imm=%d(0x%x) out of range\n", \ 122339c13c20SShubham Bansal i, imm, imm); \ 122439c13c20SShubham Bansal return -EINVAL; \ 122539c13c20SShubham Bansal } \ 122639c13c20SShubham Bansal } while (0) 122739c13c20SShubham Bansal #define check_imm24(imm) check_imm(24, imm) 1228ddecdfceSMircea Gherzan 122934805931SDaniel Borkmann switch (code) { 123039c13c20SShubham Bansal /* ALU operations */ 1231ddecdfceSMircea Gherzan 123239c13c20SShubham Bansal /* dst = src */ 123339c13c20SShubham Bansal case BPF_ALU | BPF_MOV | BPF_K: 123439c13c20SShubham Bansal case BPF_ALU | BPF_MOV | BPF_X: 123539c13c20SShubham Bansal case BPF_ALU64 | BPF_MOV | BPF_K: 123639c13c20SShubham Bansal case BPF_ALU64 | BPF_MOV | BPF_X: 123739c13c20SShubham Bansal switch (BPF_SRC(code)) { 123839c13c20SShubham Bansal case BPF_X: 123939c13c20SShubham Bansal emit_a32_mov_r64(is64, dst, src, dstk, sstk, ctx); 124039c13c20SShubham Bansal break; 124139c13c20SShubham Bansal case BPF_K: 124239c13c20SShubham Bansal /* Sign-extend immediate value to destination reg */ 124339c13c20SShubham Bansal emit_a32_mov_i64(is64, dst, imm, dstk, ctx); 124439c13c20SShubham Bansal break; 1245ddecdfceSMircea Gherzan } 1246ddecdfceSMircea Gherzan break; 124739c13c20SShubham Bansal /* dst = dst + src/imm */ 124839c13c20SShubham Bansal /* dst = dst - src/imm */ 124939c13c20SShubham Bansal /* dst = dst | src/imm */ 125039c13c20SShubham Bansal /* dst = dst & src/imm */ 125139c13c20SShubham Bansal /* dst = dst ^ src/imm */ 125239c13c20SShubham Bansal /* dst = dst * src/imm */ 125339c13c20SShubham Bansal /* dst = dst << src */ 125439c13c20SShubham Bansal /* dst = dst >> src */ 125534805931SDaniel Borkmann case BPF_ALU | BPF_ADD | BPF_K: 125634805931SDaniel Borkmann case BPF_ALU | BPF_ADD | BPF_X: 125734805931SDaniel Borkmann case BPF_ALU | BPF_SUB | BPF_K: 125834805931SDaniel Borkmann case BPF_ALU | BPF_SUB | BPF_X: 125934805931SDaniel Borkmann case BPF_ALU | BPF_OR | BPF_K: 126034805931SDaniel Borkmann case BPF_ALU | BPF_OR | BPF_X: 126134805931SDaniel Borkmann case BPF_ALU | BPF_AND | BPF_K: 126234805931SDaniel Borkmann case BPF_ALU | BPF_AND | BPF_X: 126339c13c20SShubham Bansal case BPF_ALU | BPF_XOR | BPF_K: 126439c13c20SShubham Bansal case BPF_ALU | BPF_XOR | BPF_X: 126539c13c20SShubham Bansal case BPF_ALU | BPF_MUL | BPF_K: 126639c13c20SShubham Bansal case BPF_ALU | BPF_MUL | BPF_X: 126734805931SDaniel Borkmann case BPF_ALU | BPF_LSH | BPF_X: 126834805931SDaniel Borkmann case BPF_ALU | BPF_RSH | BPF_X: 126939c13c20SShubham Bansal case BPF_ALU | BPF_ARSH | BPF_K: 127039c13c20SShubham Bansal case BPF_ALU | BPF_ARSH | BPF_X: 127139c13c20SShubham Bansal case BPF_ALU64 | BPF_ADD | BPF_K: 127239c13c20SShubham Bansal case BPF_ALU64 | BPF_ADD | BPF_X: 127339c13c20SShubham Bansal case BPF_ALU64 | BPF_SUB | BPF_K: 127439c13c20SShubham Bansal case BPF_ALU64 | BPF_SUB | BPF_X: 127539c13c20SShubham Bansal case BPF_ALU64 | BPF_OR | BPF_K: 127639c13c20SShubham Bansal case BPF_ALU64 | BPF_OR | BPF_X: 127739c13c20SShubham Bansal case BPF_ALU64 | BPF_AND | BPF_K: 127839c13c20SShubham Bansal case BPF_ALU64 | BPF_AND | BPF_X: 127939c13c20SShubham Bansal case BPF_ALU64 | BPF_XOR | BPF_K: 128039c13c20SShubham Bansal case BPF_ALU64 | BPF_XOR | BPF_X: 128139c13c20SShubham Bansal switch (BPF_SRC(code)) { 128239c13c20SShubham Bansal case BPF_X: 128339c13c20SShubham Bansal emit_a32_alu_r64(is64, dst, src, dstk, sstk, 128439c13c20SShubham Bansal ctx, BPF_OP(code)); 1285ddecdfceSMircea Gherzan break; 128639c13c20SShubham Bansal case BPF_K: 128739c13c20SShubham Bansal /* Move immediate value to the temporary register 128839c13c20SShubham Bansal * and then do the ALU operation on the temporary 128939c13c20SShubham Bansal * register as this will sign-extend the immediate 129039c13c20SShubham Bansal * value into temporary reg and then it would be 129139c13c20SShubham Bansal * safe to do the operation on it. 129239c13c20SShubham Bansal */ 129339c13c20SShubham Bansal emit_a32_mov_i64(is64, tmp2, imm, false, ctx); 129439c13c20SShubham Bansal emit_a32_alu_r64(is64, dst, tmp2, dstk, false, 129539c13c20SShubham Bansal ctx, BPF_OP(code)); 129639c13c20SShubham Bansal break; 129739c13c20SShubham Bansal } 129839c13c20SShubham Bansal break; 129939c13c20SShubham Bansal /* dst = dst / src(imm) */ 130039c13c20SShubham Bansal /* dst = dst % src(imm) */ 130139c13c20SShubham Bansal case BPF_ALU | BPF_DIV | BPF_K: 130239c13c20SShubham Bansal case BPF_ALU | BPF_DIV | BPF_X: 130339c13c20SShubham Bansal case BPF_ALU | BPF_MOD | BPF_K: 130439c13c20SShubham Bansal case BPF_ALU | BPF_MOD | BPF_X: 130539c13c20SShubham Bansal rt = src_lo; 130639c13c20SShubham Bansal rd = dstk ? tmp2[1] : dst_lo; 130739c13c20SShubham Bansal if (dstk) 130839c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 130939c13c20SShubham Bansal switch (BPF_SRC(code)) { 131039c13c20SShubham Bansal case BPF_X: 131139c13c20SShubham Bansal rt = sstk ? tmp2[0] : rt; 131239c13c20SShubham Bansal if (sstk) 131339c13c20SShubham Bansal emit(ARM_LDR_I(rt, ARM_SP, STACK_VAR(src_lo)), 131439c13c20SShubham Bansal ctx); 131539c13c20SShubham Bansal break; 131639c13c20SShubham Bansal case BPF_K: 131739c13c20SShubham Bansal rt = tmp2[0]; 131839c13c20SShubham Bansal emit_a32_mov_i(rt, imm, false, ctx); 131939c13c20SShubham Bansal break; 132039c13c20SShubham Bansal } 132139c13c20SShubham Bansal emit_udivmod(rd, rd, rt, ctx, BPF_OP(code)); 132239c13c20SShubham Bansal if (dstk) 132339c13c20SShubham Bansal emit(ARM_STR_I(rd, ARM_SP, STACK_VAR(dst_lo)), ctx); 132439c13c20SShubham Bansal emit_a32_mov_i(dst_hi, 0, dstk, ctx); 132539c13c20SShubham Bansal break; 132639c13c20SShubham Bansal case BPF_ALU64 | BPF_DIV | BPF_K: 132739c13c20SShubham Bansal case BPF_ALU64 | BPF_DIV | BPF_X: 132839c13c20SShubham Bansal case BPF_ALU64 | BPF_MOD | BPF_K: 132939c13c20SShubham Bansal case BPF_ALU64 | BPF_MOD | BPF_X: 133039c13c20SShubham Bansal goto notyet; 133139c13c20SShubham Bansal /* dst = dst >> imm */ 133239c13c20SShubham Bansal /* dst = dst << imm */ 133339c13c20SShubham Bansal case BPF_ALU | BPF_RSH | BPF_K: 133439c13c20SShubham Bansal case BPF_ALU | BPF_LSH | BPF_K: 133539c13c20SShubham Bansal if (unlikely(imm > 31)) 133639c13c20SShubham Bansal return -EINVAL; 133739c13c20SShubham Bansal if (imm) 133839c13c20SShubham Bansal emit_a32_alu_i(dst_lo, imm, dstk, ctx, BPF_OP(code)); 133939c13c20SShubham Bansal emit_a32_mov_i(dst_hi, 0, dstk, ctx); 134039c13c20SShubham Bansal break; 134139c13c20SShubham Bansal /* dst = dst << imm */ 134239c13c20SShubham Bansal case BPF_ALU64 | BPF_LSH | BPF_K: 134339c13c20SShubham Bansal if (unlikely(imm > 63)) 134439c13c20SShubham Bansal return -EINVAL; 134539c13c20SShubham Bansal emit_a32_lsh_i64(dst, dstk, imm, ctx); 134639c13c20SShubham Bansal break; 134739c13c20SShubham Bansal /* dst = dst >> imm */ 134839c13c20SShubham Bansal case BPF_ALU64 | BPF_RSH | BPF_K: 134939c13c20SShubham Bansal if (unlikely(imm > 63)) 135039c13c20SShubham Bansal return -EINVAL; 135168565a1aSWang YanQing emit_a32_rsh_i64(dst, dstk, imm, ctx); 135239c13c20SShubham Bansal break; 135339c13c20SShubham Bansal /* dst = dst << src */ 135439c13c20SShubham Bansal case BPF_ALU64 | BPF_LSH | BPF_X: 135539c13c20SShubham Bansal emit_a32_lsh_r64(dst, src, dstk, sstk, ctx); 135639c13c20SShubham Bansal break; 135739c13c20SShubham Bansal /* dst = dst >> src */ 135839c13c20SShubham Bansal case BPF_ALU64 | BPF_RSH | BPF_X: 135968565a1aSWang YanQing emit_a32_rsh_r64(dst, src, dstk, sstk, ctx); 136039c13c20SShubham Bansal break; 136139c13c20SShubham Bansal /* dst = dst >> src (signed) */ 136239c13c20SShubham Bansal case BPF_ALU64 | BPF_ARSH | BPF_X: 136339c13c20SShubham Bansal emit_a32_arsh_r64(dst, src, dstk, sstk, ctx); 136439c13c20SShubham Bansal break; 136539c13c20SShubham Bansal /* dst = dst >> imm (signed) */ 136639c13c20SShubham Bansal case BPF_ALU64 | BPF_ARSH | BPF_K: 136739c13c20SShubham Bansal if (unlikely(imm > 63)) 136839c13c20SShubham Bansal return -EINVAL; 136939c13c20SShubham Bansal emit_a32_arsh_i64(dst, dstk, imm, ctx); 137039c13c20SShubham Bansal break; 137139c13c20SShubham Bansal /* dst = ~dst */ 137234805931SDaniel Borkmann case BPF_ALU | BPF_NEG: 137339c13c20SShubham Bansal emit_a32_alu_i(dst_lo, 0, dstk, ctx, BPF_OP(code)); 137439c13c20SShubham Bansal emit_a32_mov_i(dst_hi, 0, dstk, ctx); 1375ddecdfceSMircea Gherzan break; 137639c13c20SShubham Bansal /* dst = ~dst (64 bit) */ 137739c13c20SShubham Bansal case BPF_ALU64 | BPF_NEG: 137839c13c20SShubham Bansal emit_a32_neg64(dst, dstk, ctx); 1379ddecdfceSMircea Gherzan break; 138039c13c20SShubham Bansal /* dst = dst * src/imm */ 138139c13c20SShubham Bansal case BPF_ALU64 | BPF_MUL | BPF_X: 138239c13c20SShubham Bansal case BPF_ALU64 | BPF_MUL | BPF_K: 138339c13c20SShubham Bansal switch (BPF_SRC(code)) { 138439c13c20SShubham Bansal case BPF_X: 138539c13c20SShubham Bansal emit_a32_mul_r64(dst, src, dstk, sstk, ctx); 1386ddecdfceSMircea Gherzan break; 138739c13c20SShubham Bansal case BPF_K: 138839c13c20SShubham Bansal /* Move immediate value to the temporary register 138939c13c20SShubham Bansal * and then do the multiplication on it as this 139039c13c20SShubham Bansal * will sign-extend the immediate value into temp 139139c13c20SShubham Bansal * reg then it would be safe to do the operation 139239c13c20SShubham Bansal * on it. 13935bf705b4SNicolas Schichan */ 139439c13c20SShubham Bansal emit_a32_mov_i64(is64, tmp2, imm, false, ctx); 139539c13c20SShubham Bansal emit_a32_mul_r64(dst, tmp2, dstk, false, ctx); 139639c13c20SShubham Bansal break; 13975bf705b4SNicolas Schichan } 1398ddecdfceSMircea Gherzan break; 139939c13c20SShubham Bansal /* dst = htole(dst) */ 140039c13c20SShubham Bansal /* dst = htobe(dst) */ 140139c13c20SShubham Bansal case BPF_ALU | BPF_END | BPF_FROM_LE: 140239c13c20SShubham Bansal case BPF_ALU | BPF_END | BPF_FROM_BE: 140339c13c20SShubham Bansal rd = dstk ? tmp[0] : dst_hi; 140439c13c20SShubham Bansal rt = dstk ? tmp[1] : dst_lo; 140539c13c20SShubham Bansal if (dstk) { 140639c13c20SShubham Bansal emit(ARM_LDR_I(rt, ARM_SP, STACK_VAR(dst_lo)), ctx); 140739c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_hi)), ctx); 1408c18fe54bSNicolas Schichan } 140939c13c20SShubham Bansal if (BPF_SRC(code) == BPF_FROM_LE) 141039c13c20SShubham Bansal goto emit_bswap_uxt; 141139c13c20SShubham Bansal switch (imm) { 141239c13c20SShubham Bansal case 16: 141339c13c20SShubham Bansal emit_rev16(rt, rt, ctx); 141439c13c20SShubham Bansal goto emit_bswap_uxt; 141539c13c20SShubham Bansal case 32: 141639c13c20SShubham Bansal emit_rev32(rt, rt, ctx); 141739c13c20SShubham Bansal goto emit_bswap_uxt; 141839c13c20SShubham Bansal case 64: 141939c13c20SShubham Bansal emit_rev32(ARM_LR, rt, ctx); 142039c13c20SShubham Bansal emit_rev32(rt, rd, ctx); 142139c13c20SShubham Bansal emit(ARM_MOV_R(rd, ARM_LR), ctx); 1422bf0098f2SDaniel Borkmann break; 142339c13c20SShubham Bansal } 142439c13c20SShubham Bansal goto exit; 142539c13c20SShubham Bansal emit_bswap_uxt: 142639c13c20SShubham Bansal switch (imm) { 142739c13c20SShubham Bansal case 16: 142839c13c20SShubham Bansal /* zero-extend 16 bits into 64 bits */ 142939c13c20SShubham Bansal #if __LINUX_ARM_ARCH__ < 6 143039c13c20SShubham Bansal emit_a32_mov_i(tmp2[1], 0xffff, false, ctx); 143139c13c20SShubham Bansal emit(ARM_AND_R(rt, rt, tmp2[1]), ctx); 143239c13c20SShubham Bansal #else /* ARMv6+ */ 143339c13c20SShubham Bansal emit(ARM_UXTH(rt, rt), ctx); 14341447f93fSNicolas Schichan #endif 143539c13c20SShubham Bansal emit(ARM_EOR_R(rd, rd, rd), ctx); 14361447f93fSNicolas Schichan break; 143739c13c20SShubham Bansal case 32: 143839c13c20SShubham Bansal /* zero-extend 32 bits into 64 bits */ 143939c13c20SShubham Bansal emit(ARM_EOR_R(rd, rd, rd), ctx); 1440ddecdfceSMircea Gherzan break; 144139c13c20SShubham Bansal case 64: 144239c13c20SShubham Bansal /* nop */ 144339c13c20SShubham Bansal break; 144439c13c20SShubham Bansal } 144539c13c20SShubham Bansal exit: 144639c13c20SShubham Bansal if (dstk) { 144739c13c20SShubham Bansal emit(ARM_STR_I(rt, ARM_SP, STACK_VAR(dst_lo)), ctx); 144839c13c20SShubham Bansal emit(ARM_STR_I(rd, ARM_SP, STACK_VAR(dst_hi)), ctx); 144939c13c20SShubham Bansal } 145039c13c20SShubham Bansal break; 145139c13c20SShubham Bansal /* dst = imm64 */ 145239c13c20SShubham Bansal case BPF_LD | BPF_IMM | BPF_DW: 145339c13c20SShubham Bansal { 145439c13c20SShubham Bansal const struct bpf_insn insn1 = insn[1]; 145539c13c20SShubham Bansal u32 hi, lo = imm; 1456303249abSNicolas Schichan 145739c13c20SShubham Bansal hi = insn1.imm; 145839c13c20SShubham Bansal emit_a32_mov_i(dst_lo, lo, dstk, ctx); 145939c13c20SShubham Bansal emit_a32_mov_i(dst_hi, hi, dstk, ctx); 146039c13c20SShubham Bansal 146139c13c20SShubham Bansal return 1; 146239c13c20SShubham Bansal } 146339c13c20SShubham Bansal /* LDX: dst = *(size *)(src + off) */ 146439c13c20SShubham Bansal case BPF_LDX | BPF_MEM | BPF_W: 146539c13c20SShubham Bansal case BPF_LDX | BPF_MEM | BPF_H: 146639c13c20SShubham Bansal case BPF_LDX | BPF_MEM | BPF_B: 146739c13c20SShubham Bansal case BPF_LDX | BPF_MEM | BPF_DW: 146839c13c20SShubham Bansal rn = sstk ? tmp2[1] : src_lo; 146939c13c20SShubham Bansal if (sstk) 147039c13c20SShubham Bansal emit(ARM_LDR_I(rn, ARM_SP, STACK_VAR(src_lo)), ctx); 1471ec19e02bSRussell King emit_ldx_r(dst, rn, dstk, off, ctx, BPF_SIZE(code)); 147239c13c20SShubham Bansal break; 147339c13c20SShubham Bansal /* ST: *(size *)(dst + off) = imm */ 147439c13c20SShubham Bansal case BPF_ST | BPF_MEM | BPF_W: 147539c13c20SShubham Bansal case BPF_ST | BPF_MEM | BPF_H: 147639c13c20SShubham Bansal case BPF_ST | BPF_MEM | BPF_B: 147739c13c20SShubham Bansal case BPF_ST | BPF_MEM | BPF_DW: 147839c13c20SShubham Bansal switch (BPF_SIZE(code)) { 147939c13c20SShubham Bansal case BPF_DW: 148039c13c20SShubham Bansal /* Sign-extend immediate value into temp reg */ 148139c13c20SShubham Bansal emit_a32_mov_i64(true, tmp2, imm, false, ctx); 148239c13c20SShubham Bansal emit_str_r(dst_lo, tmp2[1], dstk, off, ctx, BPF_W); 148339c13c20SShubham Bansal emit_str_r(dst_lo, tmp2[0], dstk, off+4, ctx, BPF_W); 148439c13c20SShubham Bansal break; 148539c13c20SShubham Bansal case BPF_W: 148639c13c20SShubham Bansal case BPF_H: 148739c13c20SShubham Bansal case BPF_B: 148839c13c20SShubham Bansal emit_a32_mov_i(tmp2[1], imm, false, ctx); 148939c13c20SShubham Bansal emit_str_r(dst_lo, tmp2[1], dstk, off, ctx, 149039c13c20SShubham Bansal BPF_SIZE(code)); 149139c13c20SShubham Bansal break; 149239c13c20SShubham Bansal } 149339c13c20SShubham Bansal break; 149439c13c20SShubham Bansal /* STX XADD: lock *(u32 *)(dst + off) += src */ 149539c13c20SShubham Bansal case BPF_STX | BPF_XADD | BPF_W: 149639c13c20SShubham Bansal /* STX XADD: lock *(u64 *)(dst + off) += src */ 149739c13c20SShubham Bansal case BPF_STX | BPF_XADD | BPF_DW: 149839c13c20SShubham Bansal goto notyet; 149939c13c20SShubham Bansal /* STX: *(size *)(dst + off) = src */ 150039c13c20SShubham Bansal case BPF_STX | BPF_MEM | BPF_W: 150139c13c20SShubham Bansal case BPF_STX | BPF_MEM | BPF_H: 150239c13c20SShubham Bansal case BPF_STX | BPF_MEM | BPF_B: 150339c13c20SShubham Bansal case BPF_STX | BPF_MEM | BPF_DW: 150439c13c20SShubham Bansal { 150539c13c20SShubham Bansal u8 sz = BPF_SIZE(code); 150639c13c20SShubham Bansal 150739c13c20SShubham Bansal rn = sstk ? tmp2[1] : src_lo; 150839c13c20SShubham Bansal rm = sstk ? tmp2[0] : src_hi; 150939c13c20SShubham Bansal if (sstk) { 151039c13c20SShubham Bansal emit(ARM_LDR_I(rn, ARM_SP, STACK_VAR(src_lo)), ctx); 151139c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(src_hi)), ctx); 151239c13c20SShubham Bansal } 151339c13c20SShubham Bansal 151439c13c20SShubham Bansal /* Store the value */ 151539c13c20SShubham Bansal if (BPF_SIZE(code) == BPF_DW) { 151639c13c20SShubham Bansal emit_str_r(dst_lo, rn, dstk, off, ctx, BPF_W); 151739c13c20SShubham Bansal emit_str_r(dst_lo, rm, dstk, off+4, ctx, BPF_W); 151839c13c20SShubham Bansal } else { 151939c13c20SShubham Bansal emit_str_r(dst_lo, rn, dstk, off, ctx, sz); 152039c13c20SShubham Bansal } 152139c13c20SShubham Bansal break; 152239c13c20SShubham Bansal } 152339c13c20SShubham Bansal /* PC += off if dst == src */ 152439c13c20SShubham Bansal /* PC += off if dst > src */ 152539c13c20SShubham Bansal /* PC += off if dst >= src */ 152639c13c20SShubham Bansal /* PC += off if dst < src */ 152739c13c20SShubham Bansal /* PC += off if dst <= src */ 152839c13c20SShubham Bansal /* PC += off if dst != src */ 152939c13c20SShubham Bansal /* PC += off if dst > src (signed) */ 153039c13c20SShubham Bansal /* PC += off if dst >= src (signed) */ 153139c13c20SShubham Bansal /* PC += off if dst < src (signed) */ 153239c13c20SShubham Bansal /* PC += off if dst <= src (signed) */ 153339c13c20SShubham Bansal /* PC += off if dst & src */ 153439c13c20SShubham Bansal case BPF_JMP | BPF_JEQ | BPF_X: 153539c13c20SShubham Bansal case BPF_JMP | BPF_JGT | BPF_X: 153639c13c20SShubham Bansal case BPF_JMP | BPF_JGE | BPF_X: 153739c13c20SShubham Bansal case BPF_JMP | BPF_JNE | BPF_X: 153839c13c20SShubham Bansal case BPF_JMP | BPF_JSGT | BPF_X: 153939c13c20SShubham Bansal case BPF_JMP | BPF_JSGE | BPF_X: 154039c13c20SShubham Bansal case BPF_JMP | BPF_JSET | BPF_X: 154139c13c20SShubham Bansal case BPF_JMP | BPF_JLE | BPF_X: 154239c13c20SShubham Bansal case BPF_JMP | BPF_JLT | BPF_X: 154339c13c20SShubham Bansal case BPF_JMP | BPF_JSLT | BPF_X: 154439c13c20SShubham Bansal case BPF_JMP | BPF_JSLE | BPF_X: 154539c13c20SShubham Bansal /* Setup source registers */ 154639c13c20SShubham Bansal rm = sstk ? tmp2[0] : src_hi; 154739c13c20SShubham Bansal rn = sstk ? tmp2[1] : src_lo; 154839c13c20SShubham Bansal if (sstk) { 154939c13c20SShubham Bansal emit(ARM_LDR_I(rn, ARM_SP, STACK_VAR(src_lo)), ctx); 155039c13c20SShubham Bansal emit(ARM_LDR_I(rm, ARM_SP, STACK_VAR(src_hi)), ctx); 155139c13c20SShubham Bansal } 155239c13c20SShubham Bansal goto go_jmp; 155339c13c20SShubham Bansal /* PC += off if dst == imm */ 155439c13c20SShubham Bansal /* PC += off if dst > imm */ 155539c13c20SShubham Bansal /* PC += off if dst >= imm */ 155639c13c20SShubham Bansal /* PC += off if dst < imm */ 155739c13c20SShubham Bansal /* PC += off if dst <= imm */ 155839c13c20SShubham Bansal /* PC += off if dst != imm */ 155939c13c20SShubham Bansal /* PC += off if dst > imm (signed) */ 156039c13c20SShubham Bansal /* PC += off if dst >= imm (signed) */ 156139c13c20SShubham Bansal /* PC += off if dst < imm (signed) */ 156239c13c20SShubham Bansal /* PC += off if dst <= imm (signed) */ 156339c13c20SShubham Bansal /* PC += off if dst & imm */ 156439c13c20SShubham Bansal case BPF_JMP | BPF_JEQ | BPF_K: 156539c13c20SShubham Bansal case BPF_JMP | BPF_JGT | BPF_K: 156639c13c20SShubham Bansal case BPF_JMP | BPF_JGE | BPF_K: 156739c13c20SShubham Bansal case BPF_JMP | BPF_JNE | BPF_K: 156839c13c20SShubham Bansal case BPF_JMP | BPF_JSGT | BPF_K: 156939c13c20SShubham Bansal case BPF_JMP | BPF_JSGE | BPF_K: 157039c13c20SShubham Bansal case BPF_JMP | BPF_JSET | BPF_K: 157139c13c20SShubham Bansal case BPF_JMP | BPF_JLT | BPF_K: 157239c13c20SShubham Bansal case BPF_JMP | BPF_JLE | BPF_K: 157339c13c20SShubham Bansal case BPF_JMP | BPF_JSLT | BPF_K: 157439c13c20SShubham Bansal case BPF_JMP | BPF_JSLE | BPF_K: 157539c13c20SShubham Bansal if (off == 0) 157639c13c20SShubham Bansal break; 157739c13c20SShubham Bansal rm = tmp2[0]; 157839c13c20SShubham Bansal rn = tmp2[1]; 157939c13c20SShubham Bansal /* Sign-extend immediate value */ 158039c13c20SShubham Bansal emit_a32_mov_i64(true, tmp2, imm, false, ctx); 158139c13c20SShubham Bansal go_jmp: 158239c13c20SShubham Bansal /* Setup destination register */ 158339c13c20SShubham Bansal rd = dstk ? tmp[0] : dst_hi; 158439c13c20SShubham Bansal rt = dstk ? tmp[1] : dst_lo; 158539c13c20SShubham Bansal if (dstk) { 158639c13c20SShubham Bansal emit(ARM_LDR_I(rt, ARM_SP, STACK_VAR(dst_lo)), ctx); 158739c13c20SShubham Bansal emit(ARM_LDR_I(rd, ARM_SP, STACK_VAR(dst_hi)), ctx); 158839c13c20SShubham Bansal } 158939c13c20SShubham Bansal 159039c13c20SShubham Bansal /* Check for the condition */ 159139c13c20SShubham Bansal emit_ar_r(rd, rt, rm, rn, ctx, BPF_OP(code)); 159239c13c20SShubham Bansal 159339c13c20SShubham Bansal /* Setup JUMP instruction */ 159439c13c20SShubham Bansal jmp_offset = bpf2a32_offset(i+off, i, ctx); 159539c13c20SShubham Bansal switch (BPF_OP(code)) { 159639c13c20SShubham Bansal case BPF_JNE: 159739c13c20SShubham Bansal case BPF_JSET: 159839c13c20SShubham Bansal _emit(ARM_COND_NE, ARM_B(jmp_offset), ctx); 159939c13c20SShubham Bansal break; 160039c13c20SShubham Bansal case BPF_JEQ: 160139c13c20SShubham Bansal _emit(ARM_COND_EQ, ARM_B(jmp_offset), ctx); 160239c13c20SShubham Bansal break; 160339c13c20SShubham Bansal case BPF_JGT: 160439c13c20SShubham Bansal _emit(ARM_COND_HI, ARM_B(jmp_offset), ctx); 160539c13c20SShubham Bansal break; 160639c13c20SShubham Bansal case BPF_JGE: 160739c13c20SShubham Bansal _emit(ARM_COND_CS, ARM_B(jmp_offset), ctx); 160839c13c20SShubham Bansal break; 160939c13c20SShubham Bansal case BPF_JSGT: 161039c13c20SShubham Bansal _emit(ARM_COND_LT, ARM_B(jmp_offset), ctx); 161139c13c20SShubham Bansal break; 161239c13c20SShubham Bansal case BPF_JSGE: 161339c13c20SShubham Bansal _emit(ARM_COND_GE, ARM_B(jmp_offset), ctx); 161439c13c20SShubham Bansal break; 161539c13c20SShubham Bansal case BPF_JLE: 161639c13c20SShubham Bansal _emit(ARM_COND_LS, ARM_B(jmp_offset), ctx); 161739c13c20SShubham Bansal break; 161839c13c20SShubham Bansal case BPF_JLT: 161939c13c20SShubham Bansal _emit(ARM_COND_CC, ARM_B(jmp_offset), ctx); 162039c13c20SShubham Bansal break; 162139c13c20SShubham Bansal case BPF_JSLT: 162239c13c20SShubham Bansal _emit(ARM_COND_LT, ARM_B(jmp_offset), ctx); 162339c13c20SShubham Bansal break; 162439c13c20SShubham Bansal case BPF_JSLE: 162539c13c20SShubham Bansal _emit(ARM_COND_GE, ARM_B(jmp_offset), ctx); 162639c13c20SShubham Bansal break; 162739c13c20SShubham Bansal } 162839c13c20SShubham Bansal break; 162939c13c20SShubham Bansal /* JMP OFF */ 163039c13c20SShubham Bansal case BPF_JMP | BPF_JA: 163139c13c20SShubham Bansal { 163239c13c20SShubham Bansal if (off == 0) 163339c13c20SShubham Bansal break; 163439c13c20SShubham Bansal jmp_offset = bpf2a32_offset(i+off, i, ctx); 163539c13c20SShubham Bansal check_imm24(jmp_offset); 163639c13c20SShubham Bansal emit(ARM_B(jmp_offset), ctx); 163739c13c20SShubham Bansal break; 163839c13c20SShubham Bansal } 163939c13c20SShubham Bansal /* tail call */ 164039c13c20SShubham Bansal case BPF_JMP | BPF_TAIL_CALL: 164139c13c20SShubham Bansal if (emit_bpf_tail_call(ctx)) 164239c13c20SShubham Bansal return -EFAULT; 164339c13c20SShubham Bansal break; 164439c13c20SShubham Bansal /* function call */ 164539c13c20SShubham Bansal case BPF_JMP | BPF_CALL: 164639c13c20SShubham Bansal { 164739c13c20SShubham Bansal const u8 *r0 = bpf2a32[BPF_REG_0]; 164839c13c20SShubham Bansal const u8 *r1 = bpf2a32[BPF_REG_1]; 164939c13c20SShubham Bansal const u8 *r2 = bpf2a32[BPF_REG_2]; 165039c13c20SShubham Bansal const u8 *r3 = bpf2a32[BPF_REG_3]; 165139c13c20SShubham Bansal const u8 *r4 = bpf2a32[BPF_REG_4]; 165239c13c20SShubham Bansal const u8 *r5 = bpf2a32[BPF_REG_5]; 165339c13c20SShubham Bansal const u32 func = (u32)__bpf_call_base + (u32)imm; 165439c13c20SShubham Bansal 165539c13c20SShubham Bansal emit_a32_mov_r64(true, r0, r1, false, false, ctx); 165639c13c20SShubham Bansal emit_a32_mov_r64(true, r1, r2, false, true, ctx); 165739c13c20SShubham Bansal emit_push_r64(r5, 0, ctx); 165839c13c20SShubham Bansal emit_push_r64(r4, 8, ctx); 165939c13c20SShubham Bansal emit_push_r64(r3, 16, ctx); 166039c13c20SShubham Bansal 166139c13c20SShubham Bansal emit_a32_mov_i(tmp[1], func, false, ctx); 166239c13c20SShubham Bansal emit_blx_r(tmp[1], ctx); 166339c13c20SShubham Bansal 166439c13c20SShubham Bansal emit(ARM_ADD_I(ARM_SP, ARM_SP, imm8m(24)), ctx); // callee clean 166539c13c20SShubham Bansal break; 166639c13c20SShubham Bansal } 166739c13c20SShubham Bansal /* function return */ 166839c13c20SShubham Bansal case BPF_JMP | BPF_EXIT: 166939c13c20SShubham Bansal /* Optimization: when last instruction is EXIT 167039c13c20SShubham Bansal * simply fallthrough to epilogue. 167139c13c20SShubham Bansal */ 167239c13c20SShubham Bansal if (i == ctx->prog->len - 1) 167339c13c20SShubham Bansal break; 167439c13c20SShubham Bansal jmp_offset = epilogue_offset(ctx); 167539c13c20SShubham Bansal check_imm24(jmp_offset); 167639c13c20SShubham Bansal emit(ARM_B(jmp_offset), ctx); 167739c13c20SShubham Bansal break; 167839c13c20SShubham Bansal notyet: 167939c13c20SShubham Bansal pr_info_once("*** NOT YET: opcode %02x ***\n", code); 168039c13c20SShubham Bansal return -EFAULT; 168139c13c20SShubham Bansal default: 168239c13c20SShubham Bansal pr_err_once("unknown opcode %02x\n", code); 168339c13c20SShubham Bansal return -EINVAL; 1684ddecdfceSMircea Gherzan } 16850b59d880SNicolas Schichan 16860b59d880SNicolas Schichan if (ctx->flags & FLAG_IMM_OVERFLOW) 16870b59d880SNicolas Schichan /* 16880b59d880SNicolas Schichan * this instruction generated an overflow when 16890b59d880SNicolas Schichan * trying to access the literal pool, so 16900b59d880SNicolas Schichan * delegate this filter to the kernel interpreter. 16910b59d880SNicolas Schichan */ 16920b59d880SNicolas Schichan return -1; 169339c13c20SShubham Bansal return 0; 1694ddecdfceSMircea Gherzan } 1695ddecdfceSMircea Gherzan 169639c13c20SShubham Bansal static int build_body(struct jit_ctx *ctx) 169739c13c20SShubham Bansal { 169839c13c20SShubham Bansal const struct bpf_prog *prog = ctx->prog; 169939c13c20SShubham Bansal unsigned int i; 170039c13c20SShubham Bansal 170139c13c20SShubham Bansal for (i = 0; i < prog->len; i++) { 170239c13c20SShubham Bansal const struct bpf_insn *insn = &(prog->insnsi[i]); 170339c13c20SShubham Bansal int ret; 170439c13c20SShubham Bansal 170539c13c20SShubham Bansal ret = build_insn(insn, ctx); 170639c13c20SShubham Bansal 170739c13c20SShubham Bansal /* It's used with loading the 64 bit immediate value. */ 170839c13c20SShubham Bansal if (ret > 0) { 170939c13c20SShubham Bansal i++; 1710ddecdfceSMircea Gherzan if (ctx->target == NULL) 171139c13c20SShubham Bansal ctx->offsets[i] = ctx->idx; 171239c13c20SShubham Bansal continue; 171339c13c20SShubham Bansal } 171439c13c20SShubham Bansal 171539c13c20SShubham Bansal if (ctx->target == NULL) 171639c13c20SShubham Bansal ctx->offsets[i] = ctx->idx; 171739c13c20SShubham Bansal 171839c13c20SShubham Bansal /* If unsuccesfull, return with error code */ 171939c13c20SShubham Bansal if (ret) 172039c13c20SShubham Bansal return ret; 172139c13c20SShubham Bansal } 172239c13c20SShubham Bansal return 0; 172339c13c20SShubham Bansal } 172439c13c20SShubham Bansal 172539c13c20SShubham Bansal static int validate_code(struct jit_ctx *ctx) 172639c13c20SShubham Bansal { 172739c13c20SShubham Bansal int i; 172839c13c20SShubham Bansal 172939c13c20SShubham Bansal for (i = 0; i < ctx->idx; i++) { 173039c13c20SShubham Bansal if (ctx->target[i] == __opcode_to_mem_arm(ARM_INST_UDF)) 173139c13c20SShubham Bansal return -1; 173239c13c20SShubham Bansal } 1733ddecdfceSMircea Gherzan 1734ddecdfceSMircea Gherzan return 0; 1735ddecdfceSMircea Gherzan } 1736ddecdfceSMircea Gherzan 173739c13c20SShubham Bansal void bpf_jit_compile(struct bpf_prog *prog) 1738ddecdfceSMircea Gherzan { 173939c13c20SShubham Bansal /* Nothing to do here. We support Internal BPF. */ 174039c13c20SShubham Bansal } 1741ddecdfceSMircea Gherzan 174239c13c20SShubham Bansal struct bpf_prog *bpf_int_jit_compile(struct bpf_prog *prog) 174339c13c20SShubham Bansal { 174439c13c20SShubham Bansal struct bpf_prog *tmp, *orig_prog = prog; 174539c13c20SShubham Bansal struct bpf_binary_header *header; 174639c13c20SShubham Bansal bool tmp_blinded = false; 174739c13c20SShubham Bansal struct jit_ctx ctx; 174839c13c20SShubham Bansal unsigned int tmp_idx; 174939c13c20SShubham Bansal unsigned int image_size; 175039c13c20SShubham Bansal u8 *image_ptr; 175139c13c20SShubham Bansal 175239c13c20SShubham Bansal /* If BPF JIT was not enabled then we must fall back to 175339c13c20SShubham Bansal * the interpreter. 175439c13c20SShubham Bansal */ 175560b58afcSAlexei Starovoitov if (!prog->jit_requested) 175639c13c20SShubham Bansal return orig_prog; 175739c13c20SShubham Bansal 175839c13c20SShubham Bansal /* If constant blinding was enabled and we failed during blinding 175939c13c20SShubham Bansal * then we must fall back to the interpreter. Otherwise, we save 176039c13c20SShubham Bansal * the new JITed code. 176139c13c20SShubham Bansal */ 176239c13c20SShubham Bansal tmp = bpf_jit_blind_constants(prog); 176339c13c20SShubham Bansal 176439c13c20SShubham Bansal if (IS_ERR(tmp)) 176539c13c20SShubham Bansal return orig_prog; 176639c13c20SShubham Bansal if (tmp != prog) { 176739c13c20SShubham Bansal tmp_blinded = true; 176839c13c20SShubham Bansal prog = tmp; 176939c13c20SShubham Bansal } 1770ddecdfceSMircea Gherzan 1771ddecdfceSMircea Gherzan memset(&ctx, 0, sizeof(ctx)); 177239c13c20SShubham Bansal ctx.prog = prog; 1773ddecdfceSMircea Gherzan 177439c13c20SShubham Bansal /* Not able to allocate memory for offsets[] , then 177539c13c20SShubham Bansal * we must fall back to the interpreter 177639c13c20SShubham Bansal */ 177739c13c20SShubham Bansal ctx.offsets = kcalloc(prog->len, sizeof(int), GFP_KERNEL); 177839c13c20SShubham Bansal if (ctx.offsets == NULL) { 177939c13c20SShubham Bansal prog = orig_prog; 1780ddecdfceSMircea Gherzan goto out; 178139c13c20SShubham Bansal } 178239c13c20SShubham Bansal 178339c13c20SShubham Bansal /* 1) fake pass to find in the length of the JITed code, 178439c13c20SShubham Bansal * to compute ctx->offsets and other context variables 178539c13c20SShubham Bansal * needed to compute final JITed code. 178639c13c20SShubham Bansal * Also, calculate random starting pointer/start of JITed code 178739c13c20SShubham Bansal * which is prefixed by random number of fault instructions. 178839c13c20SShubham Bansal * 178939c13c20SShubham Bansal * If the first pass fails then there is no chance of it 179039c13c20SShubham Bansal * being successful in the second pass, so just fall back 179139c13c20SShubham Bansal * to the interpreter. 179239c13c20SShubham Bansal */ 179339c13c20SShubham Bansal if (build_body(&ctx)) { 179439c13c20SShubham Bansal prog = orig_prog; 179539c13c20SShubham Bansal goto out_off; 179639c13c20SShubham Bansal } 1797ddecdfceSMircea Gherzan 1798ddecdfceSMircea Gherzan tmp_idx = ctx.idx; 1799ddecdfceSMircea Gherzan build_prologue(&ctx); 1800ddecdfceSMircea Gherzan ctx.prologue_bytes = (ctx.idx - tmp_idx) * 4; 1801ddecdfceSMircea Gherzan 180239c13c20SShubham Bansal ctx.epilogue_offset = ctx.idx; 180339c13c20SShubham Bansal 1804ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 1805ddecdfceSMircea Gherzan tmp_idx = ctx.idx; 1806ddecdfceSMircea Gherzan build_epilogue(&ctx); 1807ddecdfceSMircea Gherzan ctx.epilogue_bytes = (ctx.idx - tmp_idx) * 4; 1808ddecdfceSMircea Gherzan 1809ddecdfceSMircea Gherzan ctx.idx += ctx.imm_count; 1810ddecdfceSMircea Gherzan if (ctx.imm_count) { 181139c13c20SShubham Bansal ctx.imms = kcalloc(ctx.imm_count, sizeof(u32), GFP_KERNEL); 181239c13c20SShubham Bansal if (ctx.imms == NULL) { 181339c13c20SShubham Bansal prog = orig_prog; 181439c13c20SShubham Bansal goto out_off; 181539c13c20SShubham Bansal } 1816ddecdfceSMircea Gherzan } 1817ddecdfceSMircea Gherzan #else 181839c13c20SShubham Bansal /* there's nothing about the epilogue on ARMv7 */ 1819ddecdfceSMircea Gherzan build_epilogue(&ctx); 1820ddecdfceSMircea Gherzan #endif 182139c13c20SShubham Bansal /* Now we can get the actual image size of the JITed arm code. 182239c13c20SShubham Bansal * Currently, we are not considering the THUMB-2 instructions 182339c13c20SShubham Bansal * for jit, although it can decrease the size of the image. 182439c13c20SShubham Bansal * 182539c13c20SShubham Bansal * As each arm instruction is of length 32bit, we are translating 182639c13c20SShubham Bansal * number of JITed intructions into the size required to store these 182739c13c20SShubham Bansal * JITed code. 182839c13c20SShubham Bansal */ 182939c13c20SShubham Bansal image_size = sizeof(u32) * ctx.idx; 1830ddecdfceSMircea Gherzan 183139c13c20SShubham Bansal /* Now we know the size of the structure to make */ 183239c13c20SShubham Bansal header = bpf_jit_binary_alloc(image_size, &image_ptr, 183339c13c20SShubham Bansal sizeof(u32), jit_fill_hole); 183439c13c20SShubham Bansal /* Not able to allocate memory for the structure then 183539c13c20SShubham Bansal * we must fall back to the interpretation 183639c13c20SShubham Bansal */ 183739c13c20SShubham Bansal if (header == NULL) { 183839c13c20SShubham Bansal prog = orig_prog; 183939c13c20SShubham Bansal goto out_imms; 184039c13c20SShubham Bansal } 184139c13c20SShubham Bansal 184239c13c20SShubham Bansal /* 2.) Actual pass to generate final JIT code */ 184339c13c20SShubham Bansal ctx.target = (u32 *) image_ptr; 1844ddecdfceSMircea Gherzan ctx.idx = 0; 184555309dd3SDaniel Borkmann 1846ddecdfceSMircea Gherzan build_prologue(&ctx); 184739c13c20SShubham Bansal 184839c13c20SShubham Bansal /* If building the body of the JITed code fails somehow, 184939c13c20SShubham Bansal * we fall back to the interpretation. 185039c13c20SShubham Bansal */ 18510b59d880SNicolas Schichan if (build_body(&ctx) < 0) { 185239c13c20SShubham Bansal image_ptr = NULL; 18530b59d880SNicolas Schichan bpf_jit_binary_free(header); 185439c13c20SShubham Bansal prog = orig_prog; 185539c13c20SShubham Bansal goto out_imms; 18560b59d880SNicolas Schichan } 1857ddecdfceSMircea Gherzan build_epilogue(&ctx); 1858ddecdfceSMircea Gherzan 185939c13c20SShubham Bansal /* 3.) Extra pass to validate JITed Code */ 186039c13c20SShubham Bansal if (validate_code(&ctx)) { 186139c13c20SShubham Bansal image_ptr = NULL; 186239c13c20SShubham Bansal bpf_jit_binary_free(header); 186339c13c20SShubham Bansal prog = orig_prog; 186439c13c20SShubham Bansal goto out_imms; 186539c13c20SShubham Bansal } 1866ebaef649SDaniel Borkmann flush_icache_range((u32)header, (u32)(ctx.target + ctx.idx)); 1867ddecdfceSMircea Gherzan 186839c13c20SShubham Bansal if (bpf_jit_enable > 1) 186939c13c20SShubham Bansal /* there are 2 passes here */ 187039c13c20SShubham Bansal bpf_jit_dump(prog->len, image_size, 2, ctx.target); 187139c13c20SShubham Bansal 187218d405afSDaniel Borkmann bpf_jit_binary_lock_ro(header); 187339c13c20SShubham Bansal prog->bpf_func = (void *)ctx.target; 187439c13c20SShubham Bansal prog->jited = 1; 187539c13c20SShubham Bansal prog->jited_len = image_size; 187639c13c20SShubham Bansal 187739c13c20SShubham Bansal out_imms: 1878ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 1879ddecdfceSMircea Gherzan if (ctx.imm_count) 1880ddecdfceSMircea Gherzan kfree(ctx.imms); 1881ddecdfceSMircea Gherzan #endif 188239c13c20SShubham Bansal out_off: 1883ddecdfceSMircea Gherzan kfree(ctx.offsets); 188439c13c20SShubham Bansal out: 188539c13c20SShubham Bansal if (tmp_blinded) 188639c13c20SShubham Bansal bpf_jit_prog_release_other(prog, prog == orig_prog ? 188739c13c20SShubham Bansal tmp : orig_prog); 188839c13c20SShubham Bansal return prog; 1889ddecdfceSMircea Gherzan } 1890ddecdfceSMircea Gherzan 1891