1ddecdfceSMircea Gherzan /* 239c13c20SShubham Bansal * Just-In-Time compiler for eBPF filters on 32bit ARM 3ddecdfceSMircea Gherzan * 439c13c20SShubham Bansal * Copyright (c) 2017 Shubham Bansal <illusionist.neo@gmail.com> 5ddecdfceSMircea Gherzan * Copyright (c) 2011 Mircea Gherzan <mgherzan@gmail.com> 6ddecdfceSMircea Gherzan * 7ddecdfceSMircea Gherzan * This program is free software; you can redistribute it and/or modify it 8ddecdfceSMircea Gherzan * under the terms of the GNU General Public License as published by the 9ddecdfceSMircea Gherzan * Free Software Foundation; version 2 of the License. 10ddecdfceSMircea Gherzan */ 11ddecdfceSMircea Gherzan 1239c13c20SShubham Bansal #include <linux/bpf.h> 13ddecdfceSMircea Gherzan #include <linux/bitops.h> 14ddecdfceSMircea Gherzan #include <linux/compiler.h> 15ddecdfceSMircea Gherzan #include <linux/errno.h> 16ddecdfceSMircea Gherzan #include <linux/filter.h> 17ddecdfceSMircea Gherzan #include <linux/netdevice.h> 18ddecdfceSMircea Gherzan #include <linux/string.h> 19ddecdfceSMircea Gherzan #include <linux/slab.h> 20bf0098f2SDaniel Borkmann #include <linux/if_vlan.h> 21e8b56d55SDaniel Borkmann 22ddecdfceSMircea Gherzan #include <asm/cacheflush.h> 23ddecdfceSMircea Gherzan #include <asm/hwcap.h> 243460743eSBen Dooks #include <asm/opcodes.h> 25ddecdfceSMircea Gherzan 26ddecdfceSMircea Gherzan #include "bpf_jit_32.h" 27ddecdfceSMircea Gherzan 2870ec3a6cSRussell King /* 290005e55aSRussell King * eBPF prog stack layout: 3070ec3a6cSRussell King * 3170ec3a6cSRussell King * high 320005e55aSRussell King * original ARM_SP => +-----+ 330005e55aSRussell King * | | callee saved registers 340005e55aSRussell King * +-----+ <= (BPF_FP + SCRATCH_SIZE) 3570ec3a6cSRussell King * | ... | eBPF JIT scratch space 360005e55aSRussell King * eBPF fp register => +-----+ 370005e55aSRussell King * (BPF_FP) | ... | eBPF prog stack 3870ec3a6cSRussell King * +-----+ 3970ec3a6cSRussell King * |RSVD | JIT scratchpad 400005e55aSRussell King * current ARM_SP => +-----+ <= (BPF_FP - STACK_SIZE + SCRATCH_SIZE) 4170ec3a6cSRussell King * | | 4270ec3a6cSRussell King * | ... | Function call stack 4370ec3a6cSRussell King * | | 4470ec3a6cSRussell King * +-----+ 4570ec3a6cSRussell King * low 460005e55aSRussell King * 470005e55aSRussell King * The callee saved registers depends on whether frame pointers are enabled. 480005e55aSRussell King * With frame pointers (to be compliant with the ABI): 490005e55aSRussell King * 500005e55aSRussell King * high 510005e55aSRussell King * original ARM_SP => +------------------+ \ 520005e55aSRussell King * | pc | | 530005e55aSRussell King * current ARM_FP => +------------------+ } callee saved registers 540005e55aSRussell King * |r4-r8,r10,fp,ip,lr| | 550005e55aSRussell King * +------------------+ / 560005e55aSRussell King * low 570005e55aSRussell King * 580005e55aSRussell King * Without frame pointers: 590005e55aSRussell King * 600005e55aSRussell King * high 610005e55aSRussell King * original ARM_SP => +------------------+ 6202088d9bSRussell King * | r4-r8,r10,fp,lr | callee saved registers 6302088d9bSRussell King * current ARM_FP => +------------------+ 640005e55aSRussell King * low 6502088d9bSRussell King * 6602088d9bSRussell King * When popping registers off the stack at the end of a BPF function, we 6702088d9bSRussell King * reference them via the current ARM_FP register. 6870ec3a6cSRussell King */ 6902088d9bSRussell King #define CALLEE_MASK (1 << ARM_R4 | 1 << ARM_R5 | 1 << ARM_R6 | \ 7002088d9bSRussell King 1 << ARM_R7 | 1 << ARM_R8 | 1 << ARM_R10 | \ 7102088d9bSRussell King 1 << ARM_FP) 7202088d9bSRussell King #define CALLEE_PUSH_MASK (CALLEE_MASK | 1 << ARM_LR) 7302088d9bSRussell King #define CALLEE_POP_MASK (CALLEE_MASK | 1 << ARM_PC) 7470ec3a6cSRussell King 75d449ceb1SRussell King enum { 76d449ceb1SRussell King /* Stack layout - these are offsets from (top of stack - 4) */ 77d449ceb1SRussell King BPF_R2_HI, 78d449ceb1SRussell King BPF_R2_LO, 79d449ceb1SRussell King BPF_R3_HI, 80d449ceb1SRussell King BPF_R3_LO, 81d449ceb1SRussell King BPF_R4_HI, 82d449ceb1SRussell King BPF_R4_LO, 83d449ceb1SRussell King BPF_R5_HI, 84d449ceb1SRussell King BPF_R5_LO, 85d449ceb1SRussell King BPF_R7_HI, 86d449ceb1SRussell King BPF_R7_LO, 87d449ceb1SRussell King BPF_R8_HI, 88d449ceb1SRussell King BPF_R8_LO, 89d449ceb1SRussell King BPF_R9_HI, 90d449ceb1SRussell King BPF_R9_LO, 91d449ceb1SRussell King BPF_FP_HI, 92d449ceb1SRussell King BPF_FP_LO, 93d449ceb1SRussell King BPF_TC_HI, 94d449ceb1SRussell King BPF_TC_LO, 95d449ceb1SRussell King BPF_AX_HI, 96d449ceb1SRussell King BPF_AX_LO, 97d449ceb1SRussell King /* Stack space for BPF_REG_2, BPF_REG_3, BPF_REG_4, 98d449ceb1SRussell King * BPF_REG_5, BPF_REG_7, BPF_REG_8, BPF_REG_9, 99d449ceb1SRussell King * BPF_REG_FP and Tail call counts. 100d449ceb1SRussell King */ 101d449ceb1SRussell King BPF_JIT_SCRATCH_REGS, 102d449ceb1SRussell King }; 103d449ceb1SRussell King 1041c35ba12SRussell King /* 1051c35ba12SRussell King * Negative "register" values indicate the register is stored on the stack 1061c35ba12SRussell King * and are the offset from the top of the eBPF JIT scratch space. 1071c35ba12SRussell King */ 1081c35ba12SRussell King #define STACK_OFFSET(k) (-4 - (k) * 4) 109d449ceb1SRussell King #define SCRATCH_SIZE (BPF_JIT_SCRATCH_REGS * 4) 110d449ceb1SRussell King 11196cced4eSRussell King #ifdef CONFIG_FRAME_POINTER 11296cced4eSRussell King #define EBPF_SCRATCH_TO_ARM_FP(x) ((x) - 4 * hweight16(CALLEE_PUSH_MASK) - 4) 11396cced4eSRussell King #else 11496cced4eSRussell King #define EBPF_SCRATCH_TO_ARM_FP(x) (x) 11596cced4eSRussell King #endif 11696cced4eSRussell King 11739c13c20SShubham Bansal #define TMP_REG_1 (MAX_BPF_JIT_REG + 0) /* TEMP Register 1 */ 11839c13c20SShubham Bansal #define TMP_REG_2 (MAX_BPF_JIT_REG + 1) /* TEMP Register 2 */ 11939c13c20SShubham Bansal #define TCALL_CNT (MAX_BPF_JIT_REG + 2) /* Tail Call Count */ 12039c13c20SShubham Bansal 12139c13c20SShubham Bansal #define FLAG_IMM_OVERFLOW (1 << 0) 12239c13c20SShubham Bansal 123ddecdfceSMircea Gherzan /* 12439c13c20SShubham Bansal * Map eBPF registers to ARM 32bit registers or stack scratch space. 125ddecdfceSMircea Gherzan * 12639c13c20SShubham Bansal * 1. First argument is passed using the arm 32bit registers and rest of the 12739c13c20SShubham Bansal * arguments are passed on stack scratch space. 1282b589a7eSWang YanQing * 2. First callee-saved argument is mapped to arm 32 bit registers and rest 12939c13c20SShubham Bansal * arguments are mapped to scratch space on stack. 13039c13c20SShubham Bansal * 3. We need two 64 bit temp registers to do complex operations on eBPF 13139c13c20SShubham Bansal * registers. 13239c13c20SShubham Bansal * 13339c13c20SShubham Bansal * As the eBPF registers are all 64 bit registers and arm has only 32 bit 13439c13c20SShubham Bansal * registers, we have to map each eBPF registers with two arm 32 bit regs or 13539c13c20SShubham Bansal * scratch memory space and we have to build eBPF 64 bit register from those. 13639c13c20SShubham Bansal * 13739c13c20SShubham Bansal */ 1381c35ba12SRussell King static const s8 bpf2a32[][2] = { 13939c13c20SShubham Bansal /* return value from in-kernel function, and exit value from eBPF */ 14039c13c20SShubham Bansal [BPF_REG_0] = {ARM_R1, ARM_R0}, 14139c13c20SShubham Bansal /* arguments from eBPF program to in-kernel function */ 14239c13c20SShubham Bansal [BPF_REG_1] = {ARM_R3, ARM_R2}, 14339c13c20SShubham Bansal /* Stored on stack scratch space */ 144d449ceb1SRussell King [BPF_REG_2] = {STACK_OFFSET(BPF_R2_HI), STACK_OFFSET(BPF_R2_LO)}, 145d449ceb1SRussell King [BPF_REG_3] = {STACK_OFFSET(BPF_R3_HI), STACK_OFFSET(BPF_R3_LO)}, 146d449ceb1SRussell King [BPF_REG_4] = {STACK_OFFSET(BPF_R4_HI), STACK_OFFSET(BPF_R4_LO)}, 147d449ceb1SRussell King [BPF_REG_5] = {STACK_OFFSET(BPF_R5_HI), STACK_OFFSET(BPF_R5_LO)}, 14839c13c20SShubham Bansal /* callee saved registers that in-kernel function will preserve */ 14939c13c20SShubham Bansal [BPF_REG_6] = {ARM_R5, ARM_R4}, 15039c13c20SShubham Bansal /* Stored on stack scratch space */ 151d449ceb1SRussell King [BPF_REG_7] = {STACK_OFFSET(BPF_R7_HI), STACK_OFFSET(BPF_R7_LO)}, 152d449ceb1SRussell King [BPF_REG_8] = {STACK_OFFSET(BPF_R8_HI), STACK_OFFSET(BPF_R8_LO)}, 153d449ceb1SRussell King [BPF_REG_9] = {STACK_OFFSET(BPF_R9_HI), STACK_OFFSET(BPF_R9_LO)}, 15439c13c20SShubham Bansal /* Read only Frame Pointer to access Stack */ 155d449ceb1SRussell King [BPF_REG_FP] = {STACK_OFFSET(BPF_FP_HI), STACK_OFFSET(BPF_FP_LO)}, 15639c13c20SShubham Bansal /* Temporary Register for internal BPF JIT, can be used 15739c13c20SShubham Bansal * for constant blindings and others. 15839c13c20SShubham Bansal */ 15939c13c20SShubham Bansal [TMP_REG_1] = {ARM_R7, ARM_R6}, 16039c13c20SShubham Bansal [TMP_REG_2] = {ARM_R10, ARM_R8}, 16139c13c20SShubham Bansal /* Tail call count. Stored on stack scratch space. */ 162d449ceb1SRussell King [TCALL_CNT] = {STACK_OFFSET(BPF_TC_HI), STACK_OFFSET(BPF_TC_LO)}, 16339c13c20SShubham Bansal /* temporary register for blinding constants. 16439c13c20SShubham Bansal * Stored on stack scratch space. 16539c13c20SShubham Bansal */ 166d449ceb1SRussell King [BPF_REG_AX] = {STACK_OFFSET(BPF_AX_HI), STACK_OFFSET(BPF_AX_LO)}, 16739c13c20SShubham Bansal }; 16839c13c20SShubham Bansal 16939c13c20SShubham Bansal #define dst_lo dst[1] 17039c13c20SShubham Bansal #define dst_hi dst[0] 17139c13c20SShubham Bansal #define src_lo src[1] 17239c13c20SShubham Bansal #define src_hi src[0] 17339c13c20SShubham Bansal 17439c13c20SShubham Bansal /* 17539c13c20SShubham Bansal * JIT Context: 17639c13c20SShubham Bansal * 17739c13c20SShubham Bansal * prog : bpf_prog 17839c13c20SShubham Bansal * idx : index of current last JITed instruction. 17939c13c20SShubham Bansal * prologue_bytes : bytes used in prologue. 18039c13c20SShubham Bansal * epilogue_offset : offset of epilogue starting. 18139c13c20SShubham Bansal * offsets : array of eBPF instruction offsets in 18239c13c20SShubham Bansal * JITed code. 18339c13c20SShubham Bansal * target : final JITed code. 18439c13c20SShubham Bansal * epilogue_bytes : no of bytes used in epilogue. 18539c13c20SShubham Bansal * imm_count : no of immediate counts used for global 18639c13c20SShubham Bansal * variables. 18739c13c20SShubham Bansal * imms : array of global variable addresses. 188ddecdfceSMircea Gherzan */ 189ddecdfceSMircea Gherzan 190ddecdfceSMircea Gherzan struct jit_ctx { 19139c13c20SShubham Bansal const struct bpf_prog *prog; 19239c13c20SShubham Bansal unsigned int idx; 19339c13c20SShubham Bansal unsigned int prologue_bytes; 19439c13c20SShubham Bansal unsigned int epilogue_offset; 195ddecdfceSMircea Gherzan u32 flags; 196ddecdfceSMircea Gherzan u32 *offsets; 197ddecdfceSMircea Gherzan u32 *target; 19839c13c20SShubham Bansal u32 stack_size; 199ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 200ddecdfceSMircea Gherzan u16 epilogue_bytes; 201ddecdfceSMircea Gherzan u16 imm_count; 202ddecdfceSMircea Gherzan u32 *imms; 203ddecdfceSMircea Gherzan #endif 204ddecdfceSMircea Gherzan }; 205ddecdfceSMircea Gherzan 206ddecdfceSMircea Gherzan /* 2074560cdffSNicolas Schichan * Wrappers which handle both OABI and EABI and assures Thumb2 interworking 208ddecdfceSMircea Gherzan * (where the assembly routines like __aeabi_uidiv could cause problems). 209ddecdfceSMircea Gherzan */ 21039c13c20SShubham Bansal static u32 jit_udiv32(u32 dividend, u32 divisor) 211ddecdfceSMircea Gherzan { 212ddecdfceSMircea Gherzan return dividend / divisor; 213ddecdfceSMircea Gherzan } 214ddecdfceSMircea Gherzan 21539c13c20SShubham Bansal static u32 jit_mod32(u32 dividend, u32 divisor) 2164560cdffSNicolas Schichan { 2174560cdffSNicolas Schichan return dividend % divisor; 2184560cdffSNicolas Schichan } 2194560cdffSNicolas Schichan 220ddecdfceSMircea Gherzan static inline void _emit(int cond, u32 inst, struct jit_ctx *ctx) 221ddecdfceSMircea Gherzan { 2223460743eSBen Dooks inst |= (cond << 28); 2233460743eSBen Dooks inst = __opcode_to_mem_arm(inst); 2243460743eSBen Dooks 225ddecdfceSMircea Gherzan if (ctx->target != NULL) 2263460743eSBen Dooks ctx->target[ctx->idx] = inst; 227ddecdfceSMircea Gherzan 228ddecdfceSMircea Gherzan ctx->idx++; 229ddecdfceSMircea Gherzan } 230ddecdfceSMircea Gherzan 231ddecdfceSMircea Gherzan /* 232ddecdfceSMircea Gherzan * Emit an instruction that will be executed unconditionally. 233ddecdfceSMircea Gherzan */ 234ddecdfceSMircea Gherzan static inline void emit(u32 inst, struct jit_ctx *ctx) 235ddecdfceSMircea Gherzan { 236ddecdfceSMircea Gherzan _emit(ARM_COND_AL, inst, ctx); 237ddecdfceSMircea Gherzan } 238ddecdfceSMircea Gherzan 23939c13c20SShubham Bansal /* 2401ca3b17bSRussell King * This is rather horrid, but necessary to convert an integer constant 2411ca3b17bSRussell King * to an immediate operand for the opcodes, and be able to detect at 2421ca3b17bSRussell King * build time whether the constant can't be converted (iow, usable in 2431ca3b17bSRussell King * BUILD_BUG_ON()). 2441ca3b17bSRussell King */ 2451ca3b17bSRussell King #define imm12val(v, s) (rol32(v, (s)) | (s) << 7) 2461ca3b17bSRussell King #define const_imm8m(x) \ 2471ca3b17bSRussell King ({ int r; \ 2481ca3b17bSRussell King u32 v = (x); \ 2491ca3b17bSRussell King if (!(v & ~0x000000ff)) \ 2501ca3b17bSRussell King r = imm12val(v, 0); \ 2511ca3b17bSRussell King else if (!(v & ~0xc000003f)) \ 2521ca3b17bSRussell King r = imm12val(v, 2); \ 2531ca3b17bSRussell King else if (!(v & ~0xf000000f)) \ 2541ca3b17bSRussell King r = imm12val(v, 4); \ 2551ca3b17bSRussell King else if (!(v & ~0xfc000003)) \ 2561ca3b17bSRussell King r = imm12val(v, 6); \ 2571ca3b17bSRussell King else if (!(v & ~0xff000000)) \ 2581ca3b17bSRussell King r = imm12val(v, 8); \ 2591ca3b17bSRussell King else if (!(v & ~0x3fc00000)) \ 2601ca3b17bSRussell King r = imm12val(v, 10); \ 2611ca3b17bSRussell King else if (!(v & ~0x0ff00000)) \ 2621ca3b17bSRussell King r = imm12val(v, 12); \ 2631ca3b17bSRussell King else if (!(v & ~0x03fc0000)) \ 2641ca3b17bSRussell King r = imm12val(v, 14); \ 2651ca3b17bSRussell King else if (!(v & ~0x00ff0000)) \ 2661ca3b17bSRussell King r = imm12val(v, 16); \ 2671ca3b17bSRussell King else if (!(v & ~0x003fc000)) \ 2681ca3b17bSRussell King r = imm12val(v, 18); \ 2691ca3b17bSRussell King else if (!(v & ~0x000ff000)) \ 2701ca3b17bSRussell King r = imm12val(v, 20); \ 2711ca3b17bSRussell King else if (!(v & ~0x0003fc00)) \ 2721ca3b17bSRussell King r = imm12val(v, 22); \ 2731ca3b17bSRussell King else if (!(v & ~0x0000ff00)) \ 2741ca3b17bSRussell King r = imm12val(v, 24); \ 2751ca3b17bSRussell King else if (!(v & ~0x00003fc0)) \ 2761ca3b17bSRussell King r = imm12val(v, 26); \ 2771ca3b17bSRussell King else if (!(v & ~0x00000ff0)) \ 2781ca3b17bSRussell King r = imm12val(v, 28); \ 2791ca3b17bSRussell King else if (!(v & ~0x000003fc)) \ 2801ca3b17bSRussell King r = imm12val(v, 30); \ 2811ca3b17bSRussell King else \ 2821ca3b17bSRussell King r = -1; \ 2831ca3b17bSRussell King r; }) 2841ca3b17bSRussell King 2851ca3b17bSRussell King /* 28639c13c20SShubham Bansal * Checks if immediate value can be converted to imm12(12 bits) value. 28739c13c20SShubham Bansal */ 2881ca3b17bSRussell King static int imm8m(u32 x) 289ddecdfceSMircea Gherzan { 29039c13c20SShubham Bansal u32 rot; 291ddecdfceSMircea Gherzan 29239c13c20SShubham Bansal for (rot = 0; rot < 16; rot++) 29339c13c20SShubham Bansal if ((x & ~ror32(0xff, 2 * rot)) == 0) 29439c13c20SShubham Bansal return rol32(x, 2 * rot) | (rot << 8); 29539c13c20SShubham Bansal return -1; 296ddecdfceSMircea Gherzan } 297ddecdfceSMircea Gherzan 2981ca3b17bSRussell King #define imm8m(x) (__builtin_constant_p(x) ? const_imm8m(x) : imm8m(x)) 2991ca3b17bSRussell King 300a8ef95a0SRussell King static u32 arm_bpf_ldst_imm12(u32 op, u8 rt, u8 rn, s16 imm12) 301a8ef95a0SRussell King { 302a8ef95a0SRussell King op |= rt << 12 | rn << 16; 303a8ef95a0SRussell King if (imm12 >= 0) 304a8ef95a0SRussell King op |= ARM_INST_LDST__U; 305a8ef95a0SRussell King else 306a8ef95a0SRussell King imm12 = -imm12; 307828e2b90SRussell King return op | (imm12 & ARM_INST_LDST__IMM12); 308a8ef95a0SRussell King } 309a8ef95a0SRussell King 310a8ef95a0SRussell King static u32 arm_bpf_ldst_imm8(u32 op, u8 rt, u8 rn, s16 imm8) 311a8ef95a0SRussell King { 312a8ef95a0SRussell King op |= rt << 12 | rn << 16; 313a8ef95a0SRussell King if (imm8 >= 0) 314a8ef95a0SRussell King op |= ARM_INST_LDST__U; 315a8ef95a0SRussell King else 316a8ef95a0SRussell King imm8 = -imm8; 317a8ef95a0SRussell King return op | (imm8 & 0xf0) << 4 | (imm8 & 0x0f); 318a8ef95a0SRussell King } 319a8ef95a0SRussell King 320a8ef95a0SRussell King #define ARM_LDR_I(rt, rn, off) arm_bpf_ldst_imm12(ARM_INST_LDR_I, rt, rn, off) 321a8ef95a0SRussell King #define ARM_LDRB_I(rt, rn, off) arm_bpf_ldst_imm12(ARM_INST_LDRB_I, rt, rn, off) 322a8ef95a0SRussell King #define ARM_LDRH_I(rt, rn, off) arm_bpf_ldst_imm8(ARM_INST_LDRH_I, rt, rn, off) 323a8ef95a0SRussell King 324a8ef95a0SRussell King #define ARM_STR_I(rt, rn, off) arm_bpf_ldst_imm12(ARM_INST_STR_I, rt, rn, off) 325a8ef95a0SRussell King #define ARM_STRB_I(rt, rn, off) arm_bpf_ldst_imm12(ARM_INST_STRB_I, rt, rn, off) 326a8ef95a0SRussell King #define ARM_STRH_I(rt, rn, off) arm_bpf_ldst_imm8(ARM_INST_STRH_I, rt, rn, off) 327a8ef95a0SRussell King 32839c13c20SShubham Bansal /* 32939c13c20SShubham Bansal * Initializes the JIT space with undefined instructions. 33039c13c20SShubham Bansal */ 33155309dd3SDaniel Borkmann static void jit_fill_hole(void *area, unsigned int size) 33255309dd3SDaniel Borkmann { 333e8b56d55SDaniel Borkmann u32 *ptr; 33455309dd3SDaniel Borkmann /* We are guaranteed to have aligned memory. */ 33555309dd3SDaniel Borkmann for (ptr = area; size >= sizeof(u32); size -= sizeof(u32)) 336e8b56d55SDaniel Borkmann *ptr++ = __opcode_to_mem_arm(ARM_INST_UDF); 33755309dd3SDaniel Borkmann } 33855309dd3SDaniel Borkmann 339d1220efdSRussell King #if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) 340d1220efdSRussell King /* EABI requires the stack to be aligned to 64-bit boundaries */ 341d1220efdSRussell King #define STACK_ALIGNMENT 8 342d1220efdSRussell King #else 343d1220efdSRussell King /* Stack must be aligned to 32-bit boundaries */ 344d1220efdSRussell King #define STACK_ALIGNMENT 4 345d1220efdSRussell King #endif 346ddecdfceSMircea Gherzan 34739c13c20SShubham Bansal /* total stack size used in JITed code */ 34838ca9306SDaniel Borkmann #define _STACK_SIZE (ctx->prog->aux->stack_depth + SCRATCH_SIZE) 349d1220efdSRussell King #define STACK_SIZE ALIGN(_STACK_SIZE, STACK_ALIGNMENT) 350ddecdfceSMircea Gherzan 351ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 352ddecdfceSMircea Gherzan 353ddecdfceSMircea Gherzan static u16 imm_offset(u32 k, struct jit_ctx *ctx) 354ddecdfceSMircea Gherzan { 35539c13c20SShubham Bansal unsigned int i = 0, offset; 356ddecdfceSMircea Gherzan u16 imm; 357ddecdfceSMircea Gherzan 358ddecdfceSMircea Gherzan /* on the "fake" run we just count them (duplicates included) */ 359ddecdfceSMircea Gherzan if (ctx->target == NULL) { 360ddecdfceSMircea Gherzan ctx->imm_count++; 361ddecdfceSMircea Gherzan return 0; 362ddecdfceSMircea Gherzan } 363ddecdfceSMircea Gherzan 364ddecdfceSMircea Gherzan while ((i < ctx->imm_count) && ctx->imms[i]) { 365ddecdfceSMircea Gherzan if (ctx->imms[i] == k) 366ddecdfceSMircea Gherzan break; 367ddecdfceSMircea Gherzan i++; 368ddecdfceSMircea Gherzan } 369ddecdfceSMircea Gherzan 370ddecdfceSMircea Gherzan if (ctx->imms[i] == 0) 371ddecdfceSMircea Gherzan ctx->imms[i] = k; 372ddecdfceSMircea Gherzan 373ddecdfceSMircea Gherzan /* constants go just after the epilogue */ 37439c13c20SShubham Bansal offset = ctx->offsets[ctx->prog->len - 1] * 4; 375ddecdfceSMircea Gherzan offset += ctx->prologue_bytes; 376ddecdfceSMircea Gherzan offset += ctx->epilogue_bytes; 377ddecdfceSMircea Gherzan offset += i * 4; 378ddecdfceSMircea Gherzan 379ddecdfceSMircea Gherzan ctx->target[offset / 4] = k; 380ddecdfceSMircea Gherzan 381ddecdfceSMircea Gherzan /* PC in ARM mode == address of the instruction + 8 */ 382ddecdfceSMircea Gherzan imm = offset - (8 + ctx->idx * 4); 383ddecdfceSMircea Gherzan 3840b59d880SNicolas Schichan if (imm & ~0xfff) { 3850b59d880SNicolas Schichan /* 3860b59d880SNicolas Schichan * literal pool is too far, signal it into flags. we 3870b59d880SNicolas Schichan * can only detect it on the second pass unfortunately. 3880b59d880SNicolas Schichan */ 3890b59d880SNicolas Schichan ctx->flags |= FLAG_IMM_OVERFLOW; 3900b59d880SNicolas Schichan return 0; 3910b59d880SNicolas Schichan } 3920b59d880SNicolas Schichan 393ddecdfceSMircea Gherzan return imm; 394ddecdfceSMircea Gherzan } 395ddecdfceSMircea Gherzan 396ddecdfceSMircea Gherzan #endif /* __LINUX_ARM_ARCH__ */ 397ddecdfceSMircea Gherzan 39839c13c20SShubham Bansal static inline int bpf2a32_offset(int bpf_to, int bpf_from, 39939c13c20SShubham Bansal const struct jit_ctx *ctx) { 40039c13c20SShubham Bansal int to, from; 40139c13c20SShubham Bansal 40239c13c20SShubham Bansal if (ctx->target == NULL) 40339c13c20SShubham Bansal return 0; 40439c13c20SShubham Bansal to = ctx->offsets[bpf_to]; 40539c13c20SShubham Bansal from = ctx->offsets[bpf_from]; 40639c13c20SShubham Bansal 40739c13c20SShubham Bansal return to - from - 1; 40839c13c20SShubham Bansal } 40939c13c20SShubham Bansal 410ddecdfceSMircea Gherzan /* 411ddecdfceSMircea Gherzan * Move an immediate that's not an imm8m to a core register. 412ddecdfceSMircea Gherzan */ 41339c13c20SShubham Bansal static inline void emit_mov_i_no8m(const u8 rd, u32 val, struct jit_ctx *ctx) 414ddecdfceSMircea Gherzan { 415ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 416ddecdfceSMircea Gherzan emit(ARM_LDR_I(rd, ARM_PC, imm_offset(val, ctx)), ctx); 417ddecdfceSMircea Gherzan #else 418ddecdfceSMircea Gherzan emit(ARM_MOVW(rd, val & 0xffff), ctx); 419ddecdfceSMircea Gherzan if (val > 0xffff) 420ddecdfceSMircea Gherzan emit(ARM_MOVT(rd, val >> 16), ctx); 421ddecdfceSMircea Gherzan #endif 422ddecdfceSMircea Gherzan } 423ddecdfceSMircea Gherzan 42439c13c20SShubham Bansal static inline void emit_mov_i(const u8 rd, u32 val, struct jit_ctx *ctx) 425ddecdfceSMircea Gherzan { 426ddecdfceSMircea Gherzan int imm12 = imm8m(val); 427ddecdfceSMircea Gherzan 428ddecdfceSMircea Gherzan if (imm12 >= 0) 429ddecdfceSMircea Gherzan emit(ARM_MOV_I(rd, imm12), ctx); 430ddecdfceSMircea Gherzan else 431ddecdfceSMircea Gherzan emit_mov_i_no8m(rd, val, ctx); 432ddecdfceSMircea Gherzan } 433ddecdfceSMircea Gherzan 434e9062481SRussell King static void emit_bx_r(u8 tgt_reg, struct jit_ctx *ctx) 435ddecdfceSMircea Gherzan { 436ddecdfceSMircea Gherzan if (elf_hwcap & HWCAP_THUMB) 437ddecdfceSMircea Gherzan emit(ARM_BX(tgt_reg), ctx); 438ddecdfceSMircea Gherzan else 439ddecdfceSMircea Gherzan emit(ARM_MOV_R(ARM_PC, tgt_reg), ctx); 440e9062481SRussell King } 441e9062481SRussell King 442ddecdfceSMircea Gherzan static inline void emit_blx_r(u8 tgt_reg, struct jit_ctx *ctx) 443ddecdfceSMircea Gherzan { 444ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 5 445ddecdfceSMircea Gherzan emit(ARM_MOV_R(ARM_LR, ARM_PC), ctx); 446e9062481SRussell King emit_bx_r(tgt_reg, ctx); 447ddecdfceSMircea Gherzan #else 448ddecdfceSMircea Gherzan emit(ARM_BLX_R(tgt_reg), ctx); 449ddecdfceSMircea Gherzan #endif 450ddecdfceSMircea Gherzan } 451ddecdfceSMircea Gherzan 45239c13c20SShubham Bansal static inline int epilogue_offset(const struct jit_ctx *ctx) 453ddecdfceSMircea Gherzan { 45439c13c20SShubham Bansal int to, from; 45539c13c20SShubham Bansal /* No need for 1st dummy run */ 45639c13c20SShubham Bansal if (ctx->target == NULL) 45739c13c20SShubham Bansal return 0; 45839c13c20SShubham Bansal to = ctx->epilogue_offset; 45939c13c20SShubham Bansal from = ctx->idx; 46039c13c20SShubham Bansal 46139c13c20SShubham Bansal return to - from - 2; 46239c13c20SShubham Bansal } 46339c13c20SShubham Bansal 46439c13c20SShubham Bansal static inline void emit_udivmod(u8 rd, u8 rm, u8 rn, struct jit_ctx *ctx, u8 op) 46539c13c20SShubham Bansal { 4661c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 46739c13c20SShubham Bansal 468ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ == 7 469ddecdfceSMircea Gherzan if (elf_hwcap & HWCAP_IDIVA) { 47039c13c20SShubham Bansal if (op == BPF_DIV) 471ddecdfceSMircea Gherzan emit(ARM_UDIV(rd, rm, rn), ctx); 4724560cdffSNicolas Schichan else { 47339c13c20SShubham Bansal emit(ARM_UDIV(ARM_IP, rm, rn), ctx); 47439c13c20SShubham Bansal emit(ARM_MLS(rd, rn, ARM_IP, rm), ctx); 4754560cdffSNicolas Schichan } 476ddecdfceSMircea Gherzan return; 477ddecdfceSMircea Gherzan } 478ddecdfceSMircea Gherzan #endif 47919fc99d0SNicolas Schichan 48019fc99d0SNicolas Schichan /* 48139c13c20SShubham Bansal * For BPF_ALU | BPF_DIV | BPF_K instructions 48239c13c20SShubham Bansal * As ARM_R1 and ARM_R0 contains 1st argument of bpf 48339c13c20SShubham Bansal * function, we need to save it on caller side to save 48439c13c20SShubham Bansal * it from getting destroyed within callee. 48539c13c20SShubham Bansal * After the return from the callee, we restore ARM_R0 48639c13c20SShubham Bansal * ARM_R1. 48719fc99d0SNicolas Schichan */ 48839c13c20SShubham Bansal if (rn != ARM_R1) { 48939c13c20SShubham Bansal emit(ARM_MOV_R(tmp[0], ARM_R1), ctx); 490ddecdfceSMircea Gherzan emit(ARM_MOV_R(ARM_R1, rn), ctx); 49139c13c20SShubham Bansal } 49239c13c20SShubham Bansal if (rm != ARM_R0) { 49339c13c20SShubham Bansal emit(ARM_MOV_R(tmp[1], ARM_R0), ctx); 49419fc99d0SNicolas Schichan emit(ARM_MOV_R(ARM_R0, rm), ctx); 49539c13c20SShubham Bansal } 496ddecdfceSMircea Gherzan 49739c13c20SShubham Bansal /* Call appropriate function */ 49839c13c20SShubham Bansal emit_mov_i(ARM_IP, op == BPF_DIV ? 49939c13c20SShubham Bansal (u32)jit_udiv32 : (u32)jit_mod32, ctx); 50039c13c20SShubham Bansal emit_blx_r(ARM_IP, ctx); 501ddecdfceSMircea Gherzan 50239c13c20SShubham Bansal /* Save return value */ 503ddecdfceSMircea Gherzan if (rd != ARM_R0) 504ddecdfceSMircea Gherzan emit(ARM_MOV_R(rd, ARM_R0), ctx); 50539c13c20SShubham Bansal 50639c13c20SShubham Bansal /* Restore ARM_R0 and ARM_R1 */ 50739c13c20SShubham Bansal if (rn != ARM_R1) 50839c13c20SShubham Bansal emit(ARM_MOV_R(ARM_R1, tmp[0]), ctx); 50939c13c20SShubham Bansal if (rm != ARM_R0) 51039c13c20SShubham Bansal emit(ARM_MOV_R(ARM_R0, tmp[1]), ctx); 511ddecdfceSMircea Gherzan } 512ddecdfceSMircea Gherzan 51347b9c3bfSRussell King /* Is the translated BPF register on stack? */ 51447b9c3bfSRussell King static bool is_stacked(s8 reg) 515ddecdfceSMircea Gherzan { 51647b9c3bfSRussell King return reg < 0; 517ddecdfceSMircea Gherzan } 518ddecdfceSMircea Gherzan 5197a987025SRussell King /* If a BPF register is on the stack (stk is true), load it to the 5207a987025SRussell King * supplied temporary register and return the temporary register 5217a987025SRussell King * for subsequent operations, otherwise just use the CPU register. 5227a987025SRussell King */ 5237a987025SRussell King static s8 arm_bpf_get_reg32(s8 reg, s8 tmp, struct jit_ctx *ctx) 5247a987025SRussell King { 5257a987025SRussell King if (is_stacked(reg)) { 52696cced4eSRussell King emit(ARM_LDR_I(tmp, ARM_FP, EBPF_SCRATCH_TO_ARM_FP(reg)), ctx); 5277a987025SRussell King reg = tmp; 5287a987025SRussell King } 5297a987025SRussell King return reg; 5307a987025SRussell King } 5317a987025SRussell King 532a6eccac5SRussell King static const s8 *arm_bpf_get_reg64(const s8 *reg, const s8 *tmp, 533a6eccac5SRussell King struct jit_ctx *ctx) 534a6eccac5SRussell King { 535a6eccac5SRussell King if (is_stacked(reg[1])) { 53696cced4eSRussell King emit(ARM_LDR_I(tmp[1], ARM_FP, EBPF_SCRATCH_TO_ARM_FP(reg[1])), 53796cced4eSRussell King ctx); 53896cced4eSRussell King emit(ARM_LDR_I(tmp[0], ARM_FP, EBPF_SCRATCH_TO_ARM_FP(reg[0])), 53996cced4eSRussell King ctx); 540a6eccac5SRussell King reg = tmp; 541a6eccac5SRussell King } 542a6eccac5SRussell King return reg; 543a6eccac5SRussell King } 544a6eccac5SRussell King 5457a987025SRussell King /* If a BPF register is on the stack (stk is true), save the register 5467a987025SRussell King * back to the stack. If the source register is not the same, then 5477a987025SRussell King * move it into the correct register. 5487a987025SRussell King */ 5497a987025SRussell King static void arm_bpf_put_reg32(s8 reg, s8 src, struct jit_ctx *ctx) 5507a987025SRussell King { 5517a987025SRussell King if (is_stacked(reg)) 55296cced4eSRussell King emit(ARM_STR_I(src, ARM_FP, EBPF_SCRATCH_TO_ARM_FP(reg)), ctx); 5537a987025SRussell King else if (reg != src) 5547a987025SRussell King emit(ARM_MOV_R(reg, src), ctx); 5557a987025SRussell King } 5567a987025SRussell King 557a6eccac5SRussell King static void arm_bpf_put_reg64(const s8 *reg, const s8 *src, 558a6eccac5SRussell King struct jit_ctx *ctx) 559a6eccac5SRussell King { 560a6eccac5SRussell King if (is_stacked(reg[1])) { 56196cced4eSRussell King emit(ARM_STR_I(src[1], ARM_FP, EBPF_SCRATCH_TO_ARM_FP(reg[1])), 56296cced4eSRussell King ctx); 56396cced4eSRussell King emit(ARM_STR_I(src[0], ARM_FP, EBPF_SCRATCH_TO_ARM_FP(reg[0])), 56496cced4eSRussell King ctx); 565a6eccac5SRussell King } else { 566a6eccac5SRussell King if (reg[1] != src[1]) 567a6eccac5SRussell King emit(ARM_MOV_R(reg[1], src[1]), ctx); 568a6eccac5SRussell King if (reg[0] != src[0]) 569a6eccac5SRussell King emit(ARM_MOV_R(reg[0], src[0]), ctx); 570a6eccac5SRussell King } 571a6eccac5SRussell King } 572a6eccac5SRussell King 5731c35ba12SRussell King static inline void emit_a32_mov_i(const s8 dst, const u32 val, 57447b9c3bfSRussell King struct jit_ctx *ctx) 575ddecdfceSMircea Gherzan { 5761c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 577ddecdfceSMircea Gherzan 57847b9c3bfSRussell King if (is_stacked(dst)) { 57939c13c20SShubham Bansal emit_mov_i(tmp[1], val, ctx); 5807a987025SRussell King arm_bpf_put_reg32(dst, tmp[1], ctx); 58139c13c20SShubham Bansal } else { 58239c13c20SShubham Bansal emit_mov_i(dst, val, ctx); 58339c13c20SShubham Bansal } 58439c13c20SShubham Bansal } 58534805931SDaniel Borkmann 58639c13c20SShubham Bansal /* Sign extended move */ 5871c35ba12SRussell King static inline void emit_a32_mov_i64(const bool is64, const s8 dst[], 58847b9c3bfSRussell King const u32 val, struct jit_ctx *ctx) { 58939c13c20SShubham Bansal u32 hi = 0; 590ddecdfceSMircea Gherzan 59139c13c20SShubham Bansal if (is64 && (val & (1<<31))) 59239c13c20SShubham Bansal hi = (u32)~0; 59347b9c3bfSRussell King emit_a32_mov_i(dst_lo, val, ctx); 59447b9c3bfSRussell King emit_a32_mov_i(dst_hi, hi, ctx); 59539c13c20SShubham Bansal } 59639c13c20SShubham Bansal 59739c13c20SShubham Bansal static inline void emit_a32_add_r(const u8 dst, const u8 src, 59839c13c20SShubham Bansal const bool is64, const bool hi, 59939c13c20SShubham Bansal struct jit_ctx *ctx) { 60039c13c20SShubham Bansal /* 64 bit : 60139c13c20SShubham Bansal * adds dst_lo, dst_lo, src_lo 60239c13c20SShubham Bansal * adc dst_hi, dst_hi, src_hi 60339c13c20SShubham Bansal * 32 bit : 60439c13c20SShubham Bansal * add dst_lo, dst_lo, src_lo 60539c13c20SShubham Bansal */ 60639c13c20SShubham Bansal if (!hi && is64) 60739c13c20SShubham Bansal emit(ARM_ADDS_R(dst, dst, src), ctx); 60839c13c20SShubham Bansal else if (hi && is64) 60939c13c20SShubham Bansal emit(ARM_ADC_R(dst, dst, src), ctx); 61039c13c20SShubham Bansal else 61139c13c20SShubham Bansal emit(ARM_ADD_R(dst, dst, src), ctx); 61239c13c20SShubham Bansal } 61339c13c20SShubham Bansal 61439c13c20SShubham Bansal static inline void emit_a32_sub_r(const u8 dst, const u8 src, 61539c13c20SShubham Bansal const bool is64, const bool hi, 61639c13c20SShubham Bansal struct jit_ctx *ctx) { 61739c13c20SShubham Bansal /* 64 bit : 61839c13c20SShubham Bansal * subs dst_lo, dst_lo, src_lo 61939c13c20SShubham Bansal * sbc dst_hi, dst_hi, src_hi 62039c13c20SShubham Bansal * 32 bit : 62139c13c20SShubham Bansal * sub dst_lo, dst_lo, src_lo 62239c13c20SShubham Bansal */ 62339c13c20SShubham Bansal if (!hi && is64) 62439c13c20SShubham Bansal emit(ARM_SUBS_R(dst, dst, src), ctx); 62539c13c20SShubham Bansal else if (hi && is64) 62639c13c20SShubham Bansal emit(ARM_SBC_R(dst, dst, src), ctx); 62739c13c20SShubham Bansal else 62839c13c20SShubham Bansal emit(ARM_SUB_R(dst, dst, src), ctx); 62939c13c20SShubham Bansal } 63039c13c20SShubham Bansal 63139c13c20SShubham Bansal static inline void emit_alu_r(const u8 dst, const u8 src, const bool is64, 63239c13c20SShubham Bansal const bool hi, const u8 op, struct jit_ctx *ctx){ 63339c13c20SShubham Bansal switch (BPF_OP(op)) { 63439c13c20SShubham Bansal /* dst = dst + src */ 63539c13c20SShubham Bansal case BPF_ADD: 63639c13c20SShubham Bansal emit_a32_add_r(dst, src, is64, hi, ctx); 63739c13c20SShubham Bansal break; 63839c13c20SShubham Bansal /* dst = dst - src */ 63939c13c20SShubham Bansal case BPF_SUB: 64039c13c20SShubham Bansal emit_a32_sub_r(dst, src, is64, hi, ctx); 64139c13c20SShubham Bansal break; 64239c13c20SShubham Bansal /* dst = dst | src */ 64339c13c20SShubham Bansal case BPF_OR: 64439c13c20SShubham Bansal emit(ARM_ORR_R(dst, dst, src), ctx); 64539c13c20SShubham Bansal break; 64639c13c20SShubham Bansal /* dst = dst & src */ 64739c13c20SShubham Bansal case BPF_AND: 64839c13c20SShubham Bansal emit(ARM_AND_R(dst, dst, src), ctx); 64939c13c20SShubham Bansal break; 65039c13c20SShubham Bansal /* dst = dst ^ src */ 65139c13c20SShubham Bansal case BPF_XOR: 65239c13c20SShubham Bansal emit(ARM_EOR_R(dst, dst, src), ctx); 65339c13c20SShubham Bansal break; 65439c13c20SShubham Bansal /* dst = dst * src */ 65539c13c20SShubham Bansal case BPF_MUL: 65639c13c20SShubham Bansal emit(ARM_MUL(dst, dst, src), ctx); 65739c13c20SShubham Bansal break; 65839c13c20SShubham Bansal /* dst = dst << src */ 65939c13c20SShubham Bansal case BPF_LSH: 66039c13c20SShubham Bansal emit(ARM_LSL_R(dst, dst, src), ctx); 66139c13c20SShubham Bansal break; 66239c13c20SShubham Bansal /* dst = dst >> src */ 66339c13c20SShubham Bansal case BPF_RSH: 66439c13c20SShubham Bansal emit(ARM_LSR_R(dst, dst, src), ctx); 66539c13c20SShubham Bansal break; 66639c13c20SShubham Bansal /* dst = dst >> src (signed)*/ 66739c13c20SShubham Bansal case BPF_ARSH: 66839c13c20SShubham Bansal emit(ARM_MOV_SR(dst, dst, SRTYPE_ASR, src), ctx); 66939c13c20SShubham Bansal break; 67039c13c20SShubham Bansal } 67139c13c20SShubham Bansal } 67239c13c20SShubham Bansal 67339c13c20SShubham Bansal /* ALU operation (32 bit) 67439c13c20SShubham Bansal * dst = dst (op) src 67539c13c20SShubham Bansal */ 6761c35ba12SRussell King static inline void emit_a32_alu_r(const s8 dst, const s8 src, 67739c13c20SShubham Bansal struct jit_ctx *ctx, const bool is64, 67839c13c20SShubham Bansal const bool hi, const u8 op) { 6791c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 6807a987025SRussell King s8 rn, rd; 68139c13c20SShubham Bansal 6827a987025SRussell King rn = arm_bpf_get_reg32(src, tmp[1], ctx); 6837a987025SRussell King rd = arm_bpf_get_reg32(dst, tmp[0], ctx); 68439c13c20SShubham Bansal /* ALU operation */ 6857a987025SRussell King emit_alu_r(rd, rn, is64, hi, op, ctx); 6867a987025SRussell King arm_bpf_put_reg32(dst, rd, ctx); 68739c13c20SShubham Bansal } 68839c13c20SShubham Bansal 68939c13c20SShubham Bansal /* ALU operation (64 bit) */ 6901c35ba12SRussell King static inline void emit_a32_alu_r64(const bool is64, const s8 dst[], 69147b9c3bfSRussell King const s8 src[], struct jit_ctx *ctx, 69239c13c20SShubham Bansal const u8 op) { 69347b9c3bfSRussell King emit_a32_alu_r(dst_lo, src_lo, ctx, is64, false, op); 69439c13c20SShubham Bansal if (is64) 69547b9c3bfSRussell King emit_a32_alu_r(dst_hi, src_hi, ctx, is64, true, op); 69639c13c20SShubham Bansal else 69747b9c3bfSRussell King emit_a32_mov_i(dst_hi, 0, ctx); 69839c13c20SShubham Bansal } 69939c13c20SShubham Bansal 7007a987025SRussell King /* dst = src (4 bytes)*/ 7011c35ba12SRussell King static inline void emit_a32_mov_r(const s8 dst, const s8 src, 70239c13c20SShubham Bansal struct jit_ctx *ctx) { 7031c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 7047a987025SRussell King s8 rt; 70539c13c20SShubham Bansal 7067a987025SRussell King rt = arm_bpf_get_reg32(src, tmp[0], ctx); 7077a987025SRussell King arm_bpf_put_reg32(dst, rt, ctx); 70839c13c20SShubham Bansal } 70939c13c20SShubham Bansal 71039c13c20SShubham Bansal /* dst = src */ 7111c35ba12SRussell King static inline void emit_a32_mov_r64(const bool is64, const s8 dst[], 71247b9c3bfSRussell King const s8 src[], 71347b9c3bfSRussell King struct jit_ctx *ctx) { 71447b9c3bfSRussell King emit_a32_mov_r(dst_lo, src_lo, ctx); 71539c13c20SShubham Bansal if (is64) { 71639c13c20SShubham Bansal /* complete 8 byte move */ 71747b9c3bfSRussell King emit_a32_mov_r(dst_hi, src_hi, ctx); 71839c13c20SShubham Bansal } else { 71939c13c20SShubham Bansal /* Zero out high 4 bytes */ 72047b9c3bfSRussell King emit_a32_mov_i(dst_hi, 0, ctx); 72139c13c20SShubham Bansal } 72239c13c20SShubham Bansal } 72339c13c20SShubham Bansal 72439c13c20SShubham Bansal /* Shift operations */ 72547b9c3bfSRussell King static inline void emit_a32_alu_i(const s8 dst, const u32 val, 72639c13c20SShubham Bansal struct jit_ctx *ctx, const u8 op) { 7271c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 7287a987025SRussell King s8 rd; 72939c13c20SShubham Bansal 7307a987025SRussell King rd = arm_bpf_get_reg32(dst, tmp[0], ctx); 73139c13c20SShubham Bansal 73239c13c20SShubham Bansal /* Do shift operation */ 73339c13c20SShubham Bansal switch (op) { 73439c13c20SShubham Bansal case BPF_LSH: 73539c13c20SShubham Bansal emit(ARM_LSL_I(rd, rd, val), ctx); 73639c13c20SShubham Bansal break; 73739c13c20SShubham Bansal case BPF_RSH: 73839c13c20SShubham Bansal emit(ARM_LSR_I(rd, rd, val), ctx); 73939c13c20SShubham Bansal break; 74039c13c20SShubham Bansal case BPF_NEG: 74139c13c20SShubham Bansal emit(ARM_RSB_I(rd, rd, val), ctx); 74239c13c20SShubham Bansal break; 74339c13c20SShubham Bansal } 74439c13c20SShubham Bansal 7457a987025SRussell King arm_bpf_put_reg32(dst, rd, ctx); 74639c13c20SShubham Bansal } 74739c13c20SShubham Bansal 74839c13c20SShubham Bansal /* dst = ~dst (64 bit) */ 74947b9c3bfSRussell King static inline void emit_a32_neg64(const s8 dst[], 75039c13c20SShubham Bansal struct jit_ctx *ctx){ 7511c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 752a6eccac5SRussell King const s8 *rd; 75339c13c20SShubham Bansal 75439c13c20SShubham Bansal /* Setup Operand */ 755a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 75639c13c20SShubham Bansal 75739c13c20SShubham Bansal /* Do Negate Operation */ 758a6eccac5SRussell King emit(ARM_RSBS_I(rd[1], rd[1], 0), ctx); 759a6eccac5SRussell King emit(ARM_RSC_I(rd[0], rd[0], 0), ctx); 76039c13c20SShubham Bansal 761a6eccac5SRussell King arm_bpf_put_reg64(dst, rd, ctx); 76239c13c20SShubham Bansal } 76339c13c20SShubham Bansal 76439c13c20SShubham Bansal /* dst = dst << src */ 76547b9c3bfSRussell King static inline void emit_a32_lsh_r64(const s8 dst[], const s8 src[], 76647b9c3bfSRussell King struct jit_ctx *ctx) { 7671c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 7681c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 769a6eccac5SRussell King const s8 *rd; 770a6eccac5SRussell King s8 rt; 77139c13c20SShubham Bansal 77239c13c20SShubham Bansal /* Setup Operands */ 7737a987025SRussell King rt = arm_bpf_get_reg32(src_lo, tmp2[1], ctx); 774a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 77539c13c20SShubham Bansal 77639c13c20SShubham Bansal /* Do LSH operation */ 77739c13c20SShubham Bansal emit(ARM_SUB_I(ARM_IP, rt, 32), ctx); 77839c13c20SShubham Bansal emit(ARM_RSB_I(tmp2[0], rt, 32), ctx); 779a6eccac5SRussell King emit(ARM_MOV_SR(ARM_LR, rd[0], SRTYPE_ASL, rt), ctx); 780a6eccac5SRussell King emit(ARM_ORR_SR(ARM_LR, ARM_LR, rd[1], SRTYPE_ASL, ARM_IP), ctx); 781a6eccac5SRussell King emit(ARM_ORR_SR(ARM_IP, ARM_LR, rd[1], SRTYPE_LSR, tmp2[0]), ctx); 782a6eccac5SRussell King emit(ARM_MOV_SR(ARM_LR, rd[1], SRTYPE_ASL, rt), ctx); 78339c13c20SShubham Bansal 7847a987025SRussell King arm_bpf_put_reg32(dst_lo, ARM_LR, ctx); 7857a987025SRussell King arm_bpf_put_reg32(dst_hi, ARM_IP, ctx); 78639c13c20SShubham Bansal } 78739c13c20SShubham Bansal 78839c13c20SShubham Bansal /* dst = dst >> src (signed)*/ 78947b9c3bfSRussell King static inline void emit_a32_arsh_r64(const s8 dst[], const s8 src[], 79047b9c3bfSRussell King struct jit_ctx *ctx) { 7911c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 7921c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 793a6eccac5SRussell King const s8 *rd; 794a6eccac5SRussell King s8 rt; 79539c13c20SShubham Bansal 7967a987025SRussell King /* Setup Operands */ 7977a987025SRussell King rt = arm_bpf_get_reg32(src_lo, tmp2[1], ctx); 798a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 79939c13c20SShubham Bansal 80039c13c20SShubham Bansal /* Do the ARSH operation */ 80139c13c20SShubham Bansal emit(ARM_RSB_I(ARM_IP, rt, 32), ctx); 80239c13c20SShubham Bansal emit(ARM_SUBS_I(tmp2[0], rt, 32), ctx); 803a6eccac5SRussell King emit(ARM_MOV_SR(ARM_LR, rd[1], SRTYPE_LSR, rt), ctx); 804a6eccac5SRussell King emit(ARM_ORR_SR(ARM_LR, ARM_LR, rd[0], SRTYPE_ASL, ARM_IP), ctx); 80539c13c20SShubham Bansal _emit(ARM_COND_MI, ARM_B(0), ctx); 806a6eccac5SRussell King emit(ARM_ORR_SR(ARM_LR, ARM_LR, rd[0], SRTYPE_ASR, tmp2[0]), ctx); 807a6eccac5SRussell King emit(ARM_MOV_SR(ARM_IP, rd[0], SRTYPE_ASR, rt), ctx); 8087a987025SRussell King 8097a987025SRussell King arm_bpf_put_reg32(dst_lo, ARM_LR, ctx); 8107a987025SRussell King arm_bpf_put_reg32(dst_hi, ARM_IP, ctx); 81139c13c20SShubham Bansal } 81239c13c20SShubham Bansal 81339c13c20SShubham Bansal /* dst = dst >> src */ 81447b9c3bfSRussell King static inline void emit_a32_rsh_r64(const s8 dst[], const s8 src[], 81547b9c3bfSRussell King struct jit_ctx *ctx) { 8161c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 8171c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 818a6eccac5SRussell King const s8 *rd; 819a6eccac5SRussell King s8 rt; 82039c13c20SShubham Bansal 8217a987025SRussell King /* Setup Operands */ 8227a987025SRussell King rt = arm_bpf_get_reg32(src_lo, tmp2[1], ctx); 823a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 82439c13c20SShubham Bansal 82568565a1aSWang YanQing /* Do RSH operation */ 82639c13c20SShubham Bansal emit(ARM_RSB_I(ARM_IP, rt, 32), ctx); 82739c13c20SShubham Bansal emit(ARM_SUBS_I(tmp2[0], rt, 32), ctx); 828a6eccac5SRussell King emit(ARM_MOV_SR(ARM_LR, rd[1], SRTYPE_LSR, rt), ctx); 829a6eccac5SRussell King emit(ARM_ORR_SR(ARM_LR, ARM_LR, rd[0], SRTYPE_ASL, ARM_IP), ctx); 830a6eccac5SRussell King emit(ARM_ORR_SR(ARM_LR, ARM_LR, rd[0], SRTYPE_LSR, tmp2[0]), ctx); 831a6eccac5SRussell King emit(ARM_MOV_SR(ARM_IP, rd[0], SRTYPE_LSR, rt), ctx); 8327a987025SRussell King 8337a987025SRussell King arm_bpf_put_reg32(dst_lo, ARM_LR, ctx); 8347a987025SRussell King arm_bpf_put_reg32(dst_hi, ARM_IP, ctx); 83539c13c20SShubham Bansal } 83639c13c20SShubham Bansal 83739c13c20SShubham Bansal /* dst = dst << val */ 83847b9c3bfSRussell King static inline void emit_a32_lsh_i64(const s8 dst[], 83939c13c20SShubham Bansal const u32 val, struct jit_ctx *ctx){ 8401c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 8411c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 842a6eccac5SRussell King const s8 *rd; 84339c13c20SShubham Bansal 8447a987025SRussell King /* Setup operands */ 845a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 84639c13c20SShubham Bansal 84739c13c20SShubham Bansal /* Do LSH operation */ 84839c13c20SShubham Bansal if (val < 32) { 849a6eccac5SRussell King emit(ARM_MOV_SI(tmp2[0], rd[0], SRTYPE_ASL, val), ctx); 850a6eccac5SRussell King emit(ARM_ORR_SI(rd[0], tmp2[0], rd[1], SRTYPE_LSR, 32 - val), ctx); 851a6eccac5SRussell King emit(ARM_MOV_SI(rd[1], rd[1], SRTYPE_ASL, val), ctx); 85239c13c20SShubham Bansal } else { 85339c13c20SShubham Bansal if (val == 32) 854a6eccac5SRussell King emit(ARM_MOV_R(rd[0], rd[1]), ctx); 85539c13c20SShubham Bansal else 856a6eccac5SRussell King emit(ARM_MOV_SI(rd[0], rd[1], SRTYPE_ASL, val - 32), ctx); 857a6eccac5SRussell King emit(ARM_EOR_R(rd[1], rd[1], rd[1]), ctx); 85839c13c20SShubham Bansal } 85939c13c20SShubham Bansal 860a6eccac5SRussell King arm_bpf_put_reg64(dst, rd, ctx); 86139c13c20SShubham Bansal } 86239c13c20SShubham Bansal 86339c13c20SShubham Bansal /* dst = dst >> val */ 86447b9c3bfSRussell King static inline void emit_a32_rsh_i64(const s8 dst[], 86539c13c20SShubham Bansal const u32 val, struct jit_ctx *ctx) { 8661c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 8671c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 868a6eccac5SRussell King const s8 *rd; 86939c13c20SShubham Bansal 8707a987025SRussell King /* Setup operands */ 871a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 87239c13c20SShubham Bansal 87339c13c20SShubham Bansal /* Do LSR operation */ 87439c13c20SShubham Bansal if (val < 32) { 875a6eccac5SRussell King emit(ARM_MOV_SI(tmp2[1], rd[1], SRTYPE_LSR, val), ctx); 876a6eccac5SRussell King emit(ARM_ORR_SI(rd[1], tmp2[1], rd[0], SRTYPE_ASL, 32 - val), ctx); 877a6eccac5SRussell King emit(ARM_MOV_SI(rd[0], rd[0], SRTYPE_LSR, val), ctx); 87839c13c20SShubham Bansal } else if (val == 32) { 879a6eccac5SRussell King emit(ARM_MOV_R(rd[1], rd[0]), ctx); 880a6eccac5SRussell King emit(ARM_MOV_I(rd[0], 0), ctx); 88139c13c20SShubham Bansal } else { 882a6eccac5SRussell King emit(ARM_MOV_SI(rd[1], rd[0], SRTYPE_LSR, val - 32), ctx); 883a6eccac5SRussell King emit(ARM_MOV_I(rd[0], 0), ctx); 88439c13c20SShubham Bansal } 88539c13c20SShubham Bansal 886a6eccac5SRussell King arm_bpf_put_reg64(dst, rd, ctx); 88739c13c20SShubham Bansal } 88839c13c20SShubham Bansal 88939c13c20SShubham Bansal /* dst = dst >> val (signed) */ 89047b9c3bfSRussell King static inline void emit_a32_arsh_i64(const s8 dst[], 89139c13c20SShubham Bansal const u32 val, struct jit_ctx *ctx){ 8921c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 8931c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 894a6eccac5SRussell King const s8 *rd; 89539c13c20SShubham Bansal 8967a987025SRussell King /* Setup operands */ 897a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 89839c13c20SShubham Bansal 89939c13c20SShubham Bansal /* Do ARSH operation */ 90039c13c20SShubham Bansal if (val < 32) { 901a6eccac5SRussell King emit(ARM_MOV_SI(tmp2[1], rd[1], SRTYPE_LSR, val), ctx); 902a6eccac5SRussell King emit(ARM_ORR_SI(rd[1], tmp2[1], rd[0], SRTYPE_ASL, 32 - val), ctx); 903a6eccac5SRussell King emit(ARM_MOV_SI(rd[0], rd[0], SRTYPE_ASR, val), ctx); 90439c13c20SShubham Bansal } else if (val == 32) { 905a6eccac5SRussell King emit(ARM_MOV_R(rd[1], rd[0]), ctx); 906a6eccac5SRussell King emit(ARM_MOV_SI(rd[0], rd[0], SRTYPE_ASR, 31), ctx); 90739c13c20SShubham Bansal } else { 908a6eccac5SRussell King emit(ARM_MOV_SI(rd[1], rd[0], SRTYPE_ASR, val - 32), ctx); 909a6eccac5SRussell King emit(ARM_MOV_SI(rd[0], rd[0], SRTYPE_ASR, 31), ctx); 91039c13c20SShubham Bansal } 91139c13c20SShubham Bansal 912a6eccac5SRussell King arm_bpf_put_reg64(dst, rd, ctx); 91339c13c20SShubham Bansal } 91439c13c20SShubham Bansal 91547b9c3bfSRussell King static inline void emit_a32_mul_r64(const s8 dst[], const s8 src[], 91647b9c3bfSRussell King struct jit_ctx *ctx) { 9171c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 9181c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 919a6eccac5SRussell King const s8 *rd, *rt; 92039c13c20SShubham Bansal 9217a987025SRussell King /* Setup operands for multiplication */ 922a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 923a6eccac5SRussell King rt = arm_bpf_get_reg64(src, tmp2, ctx); 92439c13c20SShubham Bansal 92539c13c20SShubham Bansal /* Do Multiplication */ 926a6eccac5SRussell King emit(ARM_MUL(ARM_IP, rd[1], rt[0]), ctx); 927a6eccac5SRussell King emit(ARM_MUL(ARM_LR, rd[0], rt[1]), ctx); 92839c13c20SShubham Bansal emit(ARM_ADD_R(ARM_LR, ARM_IP, ARM_LR), ctx); 92939c13c20SShubham Bansal 930a6eccac5SRussell King emit(ARM_UMULL(ARM_IP, rd[0], rd[1], rt[1]), ctx); 931a6eccac5SRussell King emit(ARM_ADD_R(rd[0], ARM_LR, rd[0]), ctx); 9327a987025SRussell King 9337a987025SRussell King arm_bpf_put_reg32(dst_lo, ARM_IP, ctx); 934a6eccac5SRussell King arm_bpf_put_reg32(dst_hi, rd[0], ctx); 93539c13c20SShubham Bansal } 93639c13c20SShubham Bansal 93739c13c20SShubham Bansal /* *(size *)(dst + off) = src */ 93847b9c3bfSRussell King static inline void emit_str_r(const s8 dst, const s8 src, 93939c13c20SShubham Bansal const s32 off, struct jit_ctx *ctx, const u8 sz){ 9401c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 9417a987025SRussell King s8 rd; 94239c13c20SShubham Bansal 9437a987025SRussell King rd = arm_bpf_get_reg32(dst, tmp[1], ctx); 94439c13c20SShubham Bansal if (off) { 94547b9c3bfSRussell King emit_a32_mov_i(tmp[0], off, ctx); 94639c13c20SShubham Bansal emit(ARM_ADD_R(tmp[0], rd, tmp[0]), ctx); 94739c13c20SShubham Bansal rd = tmp[0]; 94839c13c20SShubham Bansal } 94939c13c20SShubham Bansal switch (sz) { 95039c13c20SShubham Bansal case BPF_W: 95139c13c20SShubham Bansal /* Store a Word */ 95239c13c20SShubham Bansal emit(ARM_STR_I(src, rd, 0), ctx); 95339c13c20SShubham Bansal break; 95439c13c20SShubham Bansal case BPF_H: 95539c13c20SShubham Bansal /* Store a HalfWord */ 95639c13c20SShubham Bansal emit(ARM_STRH_I(src, rd, 0), ctx); 95739c13c20SShubham Bansal break; 95839c13c20SShubham Bansal case BPF_B: 95939c13c20SShubham Bansal /* Store a Byte */ 96039c13c20SShubham Bansal emit(ARM_STRB_I(src, rd, 0), ctx); 96139c13c20SShubham Bansal break; 96239c13c20SShubham Bansal } 96339c13c20SShubham Bansal } 96439c13c20SShubham Bansal 96539c13c20SShubham Bansal /* dst = *(size*)(src + off) */ 96647b9c3bfSRussell King static inline void emit_ldx_r(const s8 dst[], const s8 src, 967ec19e02bSRussell King s32 off, struct jit_ctx *ctx, const u8 sz){ 9681c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 96947b9c3bfSRussell King const s8 *rd = is_stacked(dst_lo) ? tmp : dst; 9701c35ba12SRussell King s8 rm = src; 971ec19e02bSRussell King s32 off_max; 97239c13c20SShubham Bansal 973ec19e02bSRussell King if (sz == BPF_H) 974ec19e02bSRussell King off_max = 0xff; 975ec19e02bSRussell King else 976ec19e02bSRussell King off_max = 0xfff; 977ec19e02bSRussell King 978ec19e02bSRussell King if (off < 0 || off > off_max) { 97947b9c3bfSRussell King emit_a32_mov_i(tmp[0], off, ctx); 98039c13c20SShubham Bansal emit(ARM_ADD_R(tmp[0], tmp[0], src), ctx); 98139c13c20SShubham Bansal rm = tmp[0]; 982ec19e02bSRussell King off = 0; 983ec19e02bSRussell King } else if (rd[1] == rm) { 984ec19e02bSRussell King emit(ARM_MOV_R(tmp[0], rm), ctx); 985ec19e02bSRussell King rm = tmp[0]; 98639c13c20SShubham Bansal } 98739c13c20SShubham Bansal switch (sz) { 988ec19e02bSRussell King case BPF_B: 989ec19e02bSRussell King /* Load a Byte */ 990ec19e02bSRussell King emit(ARM_LDRB_I(rd[1], rm, off), ctx); 991a6eccac5SRussell King emit_a32_mov_i(rd[0], 0, ctx); 99239c13c20SShubham Bansal break; 99339c13c20SShubham Bansal case BPF_H: 99439c13c20SShubham Bansal /* Load a HalfWord */ 995ec19e02bSRussell King emit(ARM_LDRH_I(rd[1], rm, off), ctx); 996a6eccac5SRussell King emit_a32_mov_i(rd[0], 0, ctx); 99739c13c20SShubham Bansal break; 998ec19e02bSRussell King case BPF_W: 999ec19e02bSRussell King /* Load a Word */ 1000ec19e02bSRussell King emit(ARM_LDR_I(rd[1], rm, off), ctx); 1001a6eccac5SRussell King emit_a32_mov_i(rd[0], 0, ctx); 1002ec19e02bSRussell King break; 1003ec19e02bSRussell King case BPF_DW: 1004ec19e02bSRussell King /* Load a Double Word */ 1005ec19e02bSRussell King emit(ARM_LDR_I(rd[1], rm, off), ctx); 1006ec19e02bSRussell King emit(ARM_LDR_I(rd[0], rm, off + 4), ctx); 100739c13c20SShubham Bansal break; 100839c13c20SShubham Bansal } 1009a6eccac5SRussell King arm_bpf_put_reg64(dst, rd, ctx); 101039c13c20SShubham Bansal } 101139c13c20SShubham Bansal 101239c13c20SShubham Bansal /* Arithmatic Operation */ 101339c13c20SShubham Bansal static inline void emit_ar_r(const u8 rd, const u8 rt, const u8 rm, 101439c13c20SShubham Bansal const u8 rn, struct jit_ctx *ctx, u8 op) { 101539c13c20SShubham Bansal switch (op) { 101639c13c20SShubham Bansal case BPF_JSET: 101739c13c20SShubham Bansal emit(ARM_AND_R(ARM_IP, rt, rn), ctx); 101839c13c20SShubham Bansal emit(ARM_AND_R(ARM_LR, rd, rm), ctx); 101939c13c20SShubham Bansal emit(ARM_ORRS_R(ARM_IP, ARM_LR, ARM_IP), ctx); 102039c13c20SShubham Bansal break; 102139c13c20SShubham Bansal case BPF_JEQ: 102239c13c20SShubham Bansal case BPF_JNE: 102339c13c20SShubham Bansal case BPF_JGT: 102439c13c20SShubham Bansal case BPF_JGE: 102539c13c20SShubham Bansal case BPF_JLE: 102639c13c20SShubham Bansal case BPF_JLT: 102739c13c20SShubham Bansal emit(ARM_CMP_R(rd, rm), ctx); 102839c13c20SShubham Bansal _emit(ARM_COND_EQ, ARM_CMP_R(rt, rn), ctx); 102939c13c20SShubham Bansal break; 103039c13c20SShubham Bansal case BPF_JSLE: 103139c13c20SShubham Bansal case BPF_JSGT: 103239c13c20SShubham Bansal emit(ARM_CMP_R(rn, rt), ctx); 103339c13c20SShubham Bansal emit(ARM_SBCS_R(ARM_IP, rm, rd), ctx); 103439c13c20SShubham Bansal break; 103539c13c20SShubham Bansal case BPF_JSLT: 103639c13c20SShubham Bansal case BPF_JSGE: 103739c13c20SShubham Bansal emit(ARM_CMP_R(rt, rn), ctx); 103839c13c20SShubham Bansal emit(ARM_SBCS_R(ARM_IP, rd, rm), ctx); 103939c13c20SShubham Bansal break; 104039c13c20SShubham Bansal } 104139c13c20SShubham Bansal } 104239c13c20SShubham Bansal 104339c13c20SShubham Bansal static int out_offset = -1; /* initialized on the first pass of build_body() */ 104439c13c20SShubham Bansal static int emit_bpf_tail_call(struct jit_ctx *ctx) 104539c13c20SShubham Bansal { 104639c13c20SShubham Bansal 104739c13c20SShubham Bansal /* bpf_tail_call(void *prog_ctx, struct bpf_array *array, u64 index) */ 10481c35ba12SRussell King const s8 *r2 = bpf2a32[BPF_REG_2]; 10491c35ba12SRussell King const s8 *r3 = bpf2a32[BPF_REG_3]; 10501c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 10511c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 10521c35ba12SRussell King const s8 *tcc = bpf2a32[TCALL_CNT]; 1053a6eccac5SRussell King const s8 *tc; 105439c13c20SShubham Bansal const int idx0 = ctx->idx; 105539c13c20SShubham Bansal #define cur_offset (ctx->idx - idx0) 1056f4483f2cSRussell King #define jmp_offset (out_offset - (cur_offset) - 2) 1057828e2b90SRussell King u32 lo, hi; 1058a6eccac5SRussell King s8 r_array, r_index; 1059828e2b90SRussell King int off; 106039c13c20SShubham Bansal 106139c13c20SShubham Bansal /* if (index >= array->map.max_entries) 106239c13c20SShubham Bansal * goto out; 106339c13c20SShubham Bansal */ 1064828e2b90SRussell King BUILD_BUG_ON(offsetof(struct bpf_array, map.max_entries) > 1065828e2b90SRussell King ARM_INST_LDST__IMM12); 106639c13c20SShubham Bansal off = offsetof(struct bpf_array, map.max_entries); 1067*b5045229SRussell King r_array = arm_bpf_get_reg32(r2[1], tmp2[0], ctx); 1068091f0248SRussell King /* index is 32-bit for arrays */ 10697a987025SRussell King r_index = arm_bpf_get_reg32(r3[1], tmp2[1], ctx); 1070*b5045229SRussell King /* array->map.max_entries */ 1071*b5045229SRussell King emit(ARM_LDR_I(tmp[1], r_array, off), ctx); 107239c13c20SShubham Bansal /* index >= array->map.max_entries */ 10737a987025SRussell King emit(ARM_CMP_R(r_index, tmp[1]), ctx); 107439c13c20SShubham Bansal _emit(ARM_COND_CS, ARM_B(jmp_offset), ctx); 107539c13c20SShubham Bansal 1076*b5045229SRussell King /* tmp2[0] = array, tmp2[1] = index */ 1077aaffd2f5SRussell King 107839c13c20SShubham Bansal /* if (tail_call_cnt > MAX_TAIL_CALL_CNT) 107939c13c20SShubham Bansal * goto out; 108039c13c20SShubham Bansal * tail_call_cnt++; 108139c13c20SShubham Bansal */ 108239c13c20SShubham Bansal lo = (u32)MAX_TAIL_CALL_CNT; 108339c13c20SShubham Bansal hi = (u32)((u64)MAX_TAIL_CALL_CNT >> 32); 1084a6eccac5SRussell King tc = arm_bpf_get_reg64(tcc, tmp, ctx); 1085a6eccac5SRussell King emit(ARM_CMP_I(tc[0], hi), ctx); 1086a6eccac5SRussell King _emit(ARM_COND_EQ, ARM_CMP_I(tc[1], lo), ctx); 108739c13c20SShubham Bansal _emit(ARM_COND_HI, ARM_B(jmp_offset), ctx); 1088a6eccac5SRussell King emit(ARM_ADDS_I(tc[1], tc[1], 1), ctx); 1089a6eccac5SRussell King emit(ARM_ADC_I(tc[0], tc[0], 0), ctx); 1090a6eccac5SRussell King arm_bpf_put_reg64(tcc, tmp, ctx); 109139c13c20SShubham Bansal 109239c13c20SShubham Bansal /* prog = array->ptrs[index] 109339c13c20SShubham Bansal * if (prog == NULL) 109439c13c20SShubham Bansal * goto out; 109539c13c20SShubham Bansal */ 1096828e2b90SRussell King BUILD_BUG_ON(imm8m(offsetof(struct bpf_array, ptrs)) < 0); 1097828e2b90SRussell King off = imm8m(offsetof(struct bpf_array, ptrs)); 1098828e2b90SRussell King emit(ARM_ADD_I(tmp[1], r_array, off), ctx); 10992b6958efSRussell King emit(ARM_LDR_R_SI(tmp[1], tmp[1], r_index, SRTYPE_ASL, 2), ctx); 110039c13c20SShubham Bansal emit(ARM_CMP_I(tmp[1], 0), ctx); 110139c13c20SShubham Bansal _emit(ARM_COND_EQ, ARM_B(jmp_offset), ctx); 110239c13c20SShubham Bansal 110339c13c20SShubham Bansal /* goto *(prog->bpf_func + prologue_size); */ 1104828e2b90SRussell King BUILD_BUG_ON(offsetof(struct bpf_prog, bpf_func) > 1105828e2b90SRussell King ARM_INST_LDST__IMM12); 110639c13c20SShubham Bansal off = offsetof(struct bpf_prog, bpf_func); 1107828e2b90SRussell King emit(ARM_LDR_I(tmp[1], tmp[1], off), ctx); 110839c13c20SShubham Bansal emit(ARM_ADD_I(tmp[1], tmp[1], ctx->prologue_bytes), ctx); 1109e9062481SRussell King emit_bx_r(tmp[1], ctx); 111039c13c20SShubham Bansal 111139c13c20SShubham Bansal /* out: */ 111239c13c20SShubham Bansal if (out_offset == -1) 111339c13c20SShubham Bansal out_offset = cur_offset; 111439c13c20SShubham Bansal if (cur_offset != out_offset) { 111539c13c20SShubham Bansal pr_err_once("tail_call out_offset = %d, expected %d!\n", 111639c13c20SShubham Bansal cur_offset, out_offset); 111739c13c20SShubham Bansal return -1; 111839c13c20SShubham Bansal } 111939c13c20SShubham Bansal return 0; 112039c13c20SShubham Bansal #undef cur_offset 112139c13c20SShubham Bansal #undef jmp_offset 112239c13c20SShubham Bansal } 112339c13c20SShubham Bansal 112439c13c20SShubham Bansal /* 0xabcd => 0xcdab */ 112539c13c20SShubham Bansal static inline void emit_rev16(const u8 rd, const u8 rn, struct jit_ctx *ctx) 112639c13c20SShubham Bansal { 112739c13c20SShubham Bansal #if __LINUX_ARM_ARCH__ < 6 11281c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 112939c13c20SShubham Bansal 113039c13c20SShubham Bansal emit(ARM_AND_I(tmp2[1], rn, 0xff), ctx); 113139c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], rn, SRTYPE_LSR, 8), ctx); 113239c13c20SShubham Bansal emit(ARM_AND_I(tmp2[0], tmp2[0], 0xff), ctx); 113339c13c20SShubham Bansal emit(ARM_ORR_SI(rd, tmp2[0], tmp2[1], SRTYPE_LSL, 8), ctx); 113439c13c20SShubham Bansal #else /* ARMv6+ */ 113539c13c20SShubham Bansal emit(ARM_REV16(rd, rn), ctx); 113639c13c20SShubham Bansal #endif 113739c13c20SShubham Bansal } 113839c13c20SShubham Bansal 113939c13c20SShubham Bansal /* 0xabcdefgh => 0xghefcdab */ 114039c13c20SShubham Bansal static inline void emit_rev32(const u8 rd, const u8 rn, struct jit_ctx *ctx) 114139c13c20SShubham Bansal { 114239c13c20SShubham Bansal #if __LINUX_ARM_ARCH__ < 6 11431c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 114439c13c20SShubham Bansal 114539c13c20SShubham Bansal emit(ARM_AND_I(tmp2[1], rn, 0xff), ctx); 114639c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], rn, SRTYPE_LSR, 24), ctx); 114739c13c20SShubham Bansal emit(ARM_ORR_SI(ARM_IP, tmp2[0], tmp2[1], SRTYPE_LSL, 24), ctx); 114839c13c20SShubham Bansal 114939c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[1], rn, SRTYPE_LSR, 8), ctx); 115039c13c20SShubham Bansal emit(ARM_AND_I(tmp2[1], tmp2[1], 0xff), ctx); 115139c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], rn, SRTYPE_LSR, 16), ctx); 115239c13c20SShubham Bansal emit(ARM_AND_I(tmp2[0], tmp2[0], 0xff), ctx); 115339c13c20SShubham Bansal emit(ARM_MOV_SI(tmp2[0], tmp2[0], SRTYPE_LSL, 8), ctx); 115439c13c20SShubham Bansal emit(ARM_ORR_SI(tmp2[0], tmp2[0], tmp2[1], SRTYPE_LSL, 16), ctx); 115539c13c20SShubham Bansal emit(ARM_ORR_R(rd, ARM_IP, tmp2[0]), ctx); 115639c13c20SShubham Bansal 115739c13c20SShubham Bansal #else /* ARMv6+ */ 115839c13c20SShubham Bansal emit(ARM_REV(rd, rn), ctx); 115939c13c20SShubham Bansal #endif 116039c13c20SShubham Bansal } 116139c13c20SShubham Bansal 116239c13c20SShubham Bansal // push the scratch stack register on top of the stack 116396cced4eSRussell King static inline void emit_push_r64(const s8 src[], struct jit_ctx *ctx) 116439c13c20SShubham Bansal { 11651c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 116696cced4eSRussell King const s8 *rt; 116739c13c20SShubham Bansal u16 reg_set = 0; 116839c13c20SShubham Bansal 116996cced4eSRussell King rt = arm_bpf_get_reg64(src, tmp2, ctx); 117039c13c20SShubham Bansal 117196cced4eSRussell King reg_set = (1 << rt[1]) | (1 << rt[0]); 117239c13c20SShubham Bansal emit(ARM_PUSH(reg_set), ctx); 117339c13c20SShubham Bansal } 117439c13c20SShubham Bansal 117539c13c20SShubham Bansal static void build_prologue(struct jit_ctx *ctx) 117639c13c20SShubham Bansal { 11771c35ba12SRussell King const s8 r0 = bpf2a32[BPF_REG_0][1]; 11781c35ba12SRussell King const s8 r2 = bpf2a32[BPF_REG_1][1]; 11791c35ba12SRussell King const s8 r3 = bpf2a32[BPF_REG_1][0]; 11801c35ba12SRussell King const s8 r4 = bpf2a32[BPF_REG_6][1]; 11811c35ba12SRussell King const s8 fplo = bpf2a32[BPF_REG_FP][1]; 11821c35ba12SRussell King const s8 fphi = bpf2a32[BPF_REG_FP][0]; 11831c35ba12SRussell King const s8 *tcc = bpf2a32[TCALL_CNT]; 118439c13c20SShubham Bansal 118539c13c20SShubham Bansal /* Save callee saved registers. */ 118639c13c20SShubham Bansal #ifdef CONFIG_FRAME_POINTER 118702088d9bSRussell King u16 reg_set = CALLEE_PUSH_MASK | 1 << ARM_IP | 1 << ARM_PC; 118802088d9bSRussell King emit(ARM_MOV_R(ARM_IP, ARM_SP), ctx); 118939c13c20SShubham Bansal emit(ARM_PUSH(reg_set), ctx); 119039c13c20SShubham Bansal emit(ARM_SUB_I(ARM_FP, ARM_IP, 4), ctx); 119139c13c20SShubham Bansal #else 119202088d9bSRussell King emit(ARM_PUSH(CALLEE_PUSH_MASK), ctx); 119302088d9bSRussell King emit(ARM_MOV_R(ARM_FP, ARM_SP), ctx); 119439c13c20SShubham Bansal #endif 119539c13c20SShubham Bansal /* Save frame pointer for later */ 119602088d9bSRussell King emit(ARM_SUB_I(ARM_IP, ARM_SP, SCRATCH_SIZE), ctx); 119739c13c20SShubham Bansal 119839c13c20SShubham Bansal ctx->stack_size = imm8m(STACK_SIZE); 119939c13c20SShubham Bansal 120039c13c20SShubham Bansal /* Set up function call stack */ 120139c13c20SShubham Bansal emit(ARM_SUB_I(ARM_SP, ARM_SP, ctx->stack_size), ctx); 120239c13c20SShubham Bansal 120339c13c20SShubham Bansal /* Set up BPF prog stack base register */ 120447b9c3bfSRussell King emit_a32_mov_r(fplo, ARM_IP, ctx); 120547b9c3bfSRussell King emit_a32_mov_i(fphi, 0, ctx); 120639c13c20SShubham Bansal 120739c13c20SShubham Bansal /* mov r4, 0 */ 120839c13c20SShubham Bansal emit(ARM_MOV_I(r4, 0), ctx); 120939c13c20SShubham Bansal 121039c13c20SShubham Bansal /* Move BPF_CTX to BPF_R1 */ 121139c13c20SShubham Bansal emit(ARM_MOV_R(r3, r4), ctx); 121239c13c20SShubham Bansal emit(ARM_MOV_R(r2, r0), ctx); 121339c13c20SShubham Bansal /* Initialize Tail Count */ 121496cced4eSRussell King emit(ARM_STR_I(r4, ARM_FP, EBPF_SCRATCH_TO_ARM_FP(tcc[0])), ctx); 121596cced4eSRussell King emit(ARM_STR_I(r4, ARM_FP, EBPF_SCRATCH_TO_ARM_FP(tcc[1])), ctx); 121639c13c20SShubham Bansal /* end of prologue */ 121739c13c20SShubham Bansal } 121839c13c20SShubham Bansal 121902088d9bSRussell King /* restore callee saved registers. */ 122039c13c20SShubham Bansal static void build_epilogue(struct jit_ctx *ctx) 122139c13c20SShubham Bansal { 122239c13c20SShubham Bansal #ifdef CONFIG_FRAME_POINTER 122302088d9bSRussell King /* When using frame pointers, some additional registers need to 122402088d9bSRussell King * be loaded. */ 122502088d9bSRussell King u16 reg_set = CALLEE_POP_MASK | 1 << ARM_SP; 122602088d9bSRussell King emit(ARM_SUB_I(ARM_SP, ARM_FP, hweight16(reg_set) * 4), ctx); 122739c13c20SShubham Bansal emit(ARM_LDM(ARM_SP, reg_set), ctx); 122839c13c20SShubham Bansal #else 122939c13c20SShubham Bansal /* Restore callee saved registers. */ 123002088d9bSRussell King emit(ARM_MOV_R(ARM_SP, ARM_FP), ctx); 123102088d9bSRussell King emit(ARM_POP(CALLEE_POP_MASK), ctx); 123239c13c20SShubham Bansal #endif 123339c13c20SShubham Bansal } 123439c13c20SShubham Bansal 123539c13c20SShubham Bansal /* 123639c13c20SShubham Bansal * Convert an eBPF instruction to native instruction, i.e 123739c13c20SShubham Bansal * JITs an eBPF instruction. 123839c13c20SShubham Bansal * Returns : 123939c13c20SShubham Bansal * 0 - Successfully JITed an 8-byte eBPF instruction 124039c13c20SShubham Bansal * >0 - Successfully JITed a 16-byte eBPF instruction 124139c13c20SShubham Bansal * <0 - Failed to JIT. 124239c13c20SShubham Bansal */ 124339c13c20SShubham Bansal static int build_insn(const struct bpf_insn *insn, struct jit_ctx *ctx) 124439c13c20SShubham Bansal { 124539c13c20SShubham Bansal const u8 code = insn->code; 12461c35ba12SRussell King const s8 *dst = bpf2a32[insn->dst_reg]; 12471c35ba12SRussell King const s8 *src = bpf2a32[insn->src_reg]; 12481c35ba12SRussell King const s8 *tmp = bpf2a32[TMP_REG_1]; 12491c35ba12SRussell King const s8 *tmp2 = bpf2a32[TMP_REG_2]; 125039c13c20SShubham Bansal const s16 off = insn->off; 125139c13c20SShubham Bansal const s32 imm = insn->imm; 125239c13c20SShubham Bansal const int i = insn - ctx->prog->insnsi; 125339c13c20SShubham Bansal const bool is64 = BPF_CLASS(code) == BPF_ALU64; 1254a6eccac5SRussell King const s8 *rd, *rs; 1255a6eccac5SRussell King s8 rd_lo, rt, rm, rn; 125639c13c20SShubham Bansal s32 jmp_offset; 125739c13c20SShubham Bansal 125839c13c20SShubham Bansal #define check_imm(bits, imm) do { \ 12592b589a7eSWang YanQing if ((imm) >= (1 << ((bits) - 1)) || \ 12602b589a7eSWang YanQing (imm) < -(1 << ((bits) - 1))) { \ 126139c13c20SShubham Bansal pr_info("[%2d] imm=%d(0x%x) out of range\n", \ 126239c13c20SShubham Bansal i, imm, imm); \ 126339c13c20SShubham Bansal return -EINVAL; \ 126439c13c20SShubham Bansal } \ 126539c13c20SShubham Bansal } while (0) 126639c13c20SShubham Bansal #define check_imm24(imm) check_imm(24, imm) 1267ddecdfceSMircea Gherzan 126834805931SDaniel Borkmann switch (code) { 126939c13c20SShubham Bansal /* ALU operations */ 1270ddecdfceSMircea Gherzan 127139c13c20SShubham Bansal /* dst = src */ 127239c13c20SShubham Bansal case BPF_ALU | BPF_MOV | BPF_K: 127339c13c20SShubham Bansal case BPF_ALU | BPF_MOV | BPF_X: 127439c13c20SShubham Bansal case BPF_ALU64 | BPF_MOV | BPF_K: 127539c13c20SShubham Bansal case BPF_ALU64 | BPF_MOV | BPF_X: 127639c13c20SShubham Bansal switch (BPF_SRC(code)) { 127739c13c20SShubham Bansal case BPF_X: 127847b9c3bfSRussell King emit_a32_mov_r64(is64, dst, src, ctx); 127939c13c20SShubham Bansal break; 128039c13c20SShubham Bansal case BPF_K: 128139c13c20SShubham Bansal /* Sign-extend immediate value to destination reg */ 128247b9c3bfSRussell King emit_a32_mov_i64(is64, dst, imm, ctx); 128339c13c20SShubham Bansal break; 1284ddecdfceSMircea Gherzan } 1285ddecdfceSMircea Gherzan break; 128639c13c20SShubham Bansal /* dst = dst + src/imm */ 128739c13c20SShubham Bansal /* dst = dst - src/imm */ 128839c13c20SShubham Bansal /* dst = dst | src/imm */ 128939c13c20SShubham Bansal /* dst = dst & src/imm */ 129039c13c20SShubham Bansal /* dst = dst ^ src/imm */ 129139c13c20SShubham Bansal /* dst = dst * src/imm */ 129239c13c20SShubham Bansal /* dst = dst << src */ 129339c13c20SShubham Bansal /* dst = dst >> src */ 129434805931SDaniel Borkmann case BPF_ALU | BPF_ADD | BPF_K: 129534805931SDaniel Borkmann case BPF_ALU | BPF_ADD | BPF_X: 129634805931SDaniel Borkmann case BPF_ALU | BPF_SUB | BPF_K: 129734805931SDaniel Borkmann case BPF_ALU | BPF_SUB | BPF_X: 129834805931SDaniel Borkmann case BPF_ALU | BPF_OR | BPF_K: 129934805931SDaniel Borkmann case BPF_ALU | BPF_OR | BPF_X: 130034805931SDaniel Borkmann case BPF_ALU | BPF_AND | BPF_K: 130134805931SDaniel Borkmann case BPF_ALU | BPF_AND | BPF_X: 130239c13c20SShubham Bansal case BPF_ALU | BPF_XOR | BPF_K: 130339c13c20SShubham Bansal case BPF_ALU | BPF_XOR | BPF_X: 130439c13c20SShubham Bansal case BPF_ALU | BPF_MUL | BPF_K: 130539c13c20SShubham Bansal case BPF_ALU | BPF_MUL | BPF_X: 130634805931SDaniel Borkmann case BPF_ALU | BPF_LSH | BPF_X: 130734805931SDaniel Borkmann case BPF_ALU | BPF_RSH | BPF_X: 130839c13c20SShubham Bansal case BPF_ALU | BPF_ARSH | BPF_K: 130939c13c20SShubham Bansal case BPF_ALU | BPF_ARSH | BPF_X: 131039c13c20SShubham Bansal case BPF_ALU64 | BPF_ADD | BPF_K: 131139c13c20SShubham Bansal case BPF_ALU64 | BPF_ADD | BPF_X: 131239c13c20SShubham Bansal case BPF_ALU64 | BPF_SUB | BPF_K: 131339c13c20SShubham Bansal case BPF_ALU64 | BPF_SUB | BPF_X: 131439c13c20SShubham Bansal case BPF_ALU64 | BPF_OR | BPF_K: 131539c13c20SShubham Bansal case BPF_ALU64 | BPF_OR | BPF_X: 131639c13c20SShubham Bansal case BPF_ALU64 | BPF_AND | BPF_K: 131739c13c20SShubham Bansal case BPF_ALU64 | BPF_AND | BPF_X: 131839c13c20SShubham Bansal case BPF_ALU64 | BPF_XOR | BPF_K: 131939c13c20SShubham Bansal case BPF_ALU64 | BPF_XOR | BPF_X: 132039c13c20SShubham Bansal switch (BPF_SRC(code)) { 132139c13c20SShubham Bansal case BPF_X: 132247b9c3bfSRussell King emit_a32_alu_r64(is64, dst, src, ctx, BPF_OP(code)); 1323ddecdfceSMircea Gherzan break; 132439c13c20SShubham Bansal case BPF_K: 132539c13c20SShubham Bansal /* Move immediate value to the temporary register 132639c13c20SShubham Bansal * and then do the ALU operation on the temporary 132739c13c20SShubham Bansal * register as this will sign-extend the immediate 132839c13c20SShubham Bansal * value into temporary reg and then it would be 132939c13c20SShubham Bansal * safe to do the operation on it. 133039c13c20SShubham Bansal */ 133147b9c3bfSRussell King emit_a32_mov_i64(is64, tmp2, imm, ctx); 133247b9c3bfSRussell King emit_a32_alu_r64(is64, dst, tmp2, ctx, BPF_OP(code)); 133339c13c20SShubham Bansal break; 133439c13c20SShubham Bansal } 133539c13c20SShubham Bansal break; 133639c13c20SShubham Bansal /* dst = dst / src(imm) */ 133739c13c20SShubham Bansal /* dst = dst % src(imm) */ 133839c13c20SShubham Bansal case BPF_ALU | BPF_DIV | BPF_K: 133939c13c20SShubham Bansal case BPF_ALU | BPF_DIV | BPF_X: 134039c13c20SShubham Bansal case BPF_ALU | BPF_MOD | BPF_K: 134139c13c20SShubham Bansal case BPF_ALU | BPF_MOD | BPF_X: 1342a6eccac5SRussell King rd_lo = arm_bpf_get_reg32(dst_lo, tmp2[1], ctx); 134339c13c20SShubham Bansal switch (BPF_SRC(code)) { 134439c13c20SShubham Bansal case BPF_X: 13457a987025SRussell King rt = arm_bpf_get_reg32(src_lo, tmp2[0], ctx); 134639c13c20SShubham Bansal break; 134739c13c20SShubham Bansal case BPF_K: 134839c13c20SShubham Bansal rt = tmp2[0]; 134947b9c3bfSRussell King emit_a32_mov_i(rt, imm, ctx); 135047b9c3bfSRussell King break; 135147b9c3bfSRussell King default: 135247b9c3bfSRussell King rt = src_lo; 135339c13c20SShubham Bansal break; 135439c13c20SShubham Bansal } 1355a6eccac5SRussell King emit_udivmod(rd_lo, rd_lo, rt, ctx, BPF_OP(code)); 1356a6eccac5SRussell King arm_bpf_put_reg32(dst_lo, rd_lo, ctx); 135747b9c3bfSRussell King emit_a32_mov_i(dst_hi, 0, ctx); 135839c13c20SShubham Bansal break; 135939c13c20SShubham Bansal case BPF_ALU64 | BPF_DIV | BPF_K: 136039c13c20SShubham Bansal case BPF_ALU64 | BPF_DIV | BPF_X: 136139c13c20SShubham Bansal case BPF_ALU64 | BPF_MOD | BPF_K: 136239c13c20SShubham Bansal case BPF_ALU64 | BPF_MOD | BPF_X: 136339c13c20SShubham Bansal goto notyet; 136439c13c20SShubham Bansal /* dst = dst >> imm */ 136539c13c20SShubham Bansal /* dst = dst << imm */ 136639c13c20SShubham Bansal case BPF_ALU | BPF_RSH | BPF_K: 136739c13c20SShubham Bansal case BPF_ALU | BPF_LSH | BPF_K: 136839c13c20SShubham Bansal if (unlikely(imm > 31)) 136939c13c20SShubham Bansal return -EINVAL; 137039c13c20SShubham Bansal if (imm) 137147b9c3bfSRussell King emit_a32_alu_i(dst_lo, imm, ctx, BPF_OP(code)); 137247b9c3bfSRussell King emit_a32_mov_i(dst_hi, 0, ctx); 137339c13c20SShubham Bansal break; 137439c13c20SShubham Bansal /* dst = dst << imm */ 137539c13c20SShubham Bansal case BPF_ALU64 | BPF_LSH | BPF_K: 137639c13c20SShubham Bansal if (unlikely(imm > 63)) 137739c13c20SShubham Bansal return -EINVAL; 137847b9c3bfSRussell King emit_a32_lsh_i64(dst, imm, ctx); 137939c13c20SShubham Bansal break; 138039c13c20SShubham Bansal /* dst = dst >> imm */ 138139c13c20SShubham Bansal case BPF_ALU64 | BPF_RSH | BPF_K: 138239c13c20SShubham Bansal if (unlikely(imm > 63)) 138339c13c20SShubham Bansal return -EINVAL; 138447b9c3bfSRussell King emit_a32_rsh_i64(dst, imm, ctx); 138539c13c20SShubham Bansal break; 138639c13c20SShubham Bansal /* dst = dst << src */ 138739c13c20SShubham Bansal case BPF_ALU64 | BPF_LSH | BPF_X: 138847b9c3bfSRussell King emit_a32_lsh_r64(dst, src, ctx); 138939c13c20SShubham Bansal break; 139039c13c20SShubham Bansal /* dst = dst >> src */ 139139c13c20SShubham Bansal case BPF_ALU64 | BPF_RSH | BPF_X: 139247b9c3bfSRussell King emit_a32_rsh_r64(dst, src, ctx); 139339c13c20SShubham Bansal break; 139439c13c20SShubham Bansal /* dst = dst >> src (signed) */ 139539c13c20SShubham Bansal case BPF_ALU64 | BPF_ARSH | BPF_X: 139647b9c3bfSRussell King emit_a32_arsh_r64(dst, src, ctx); 139739c13c20SShubham Bansal break; 139839c13c20SShubham Bansal /* dst = dst >> imm (signed) */ 139939c13c20SShubham Bansal case BPF_ALU64 | BPF_ARSH | BPF_K: 140039c13c20SShubham Bansal if (unlikely(imm > 63)) 140139c13c20SShubham Bansal return -EINVAL; 140247b9c3bfSRussell King emit_a32_arsh_i64(dst, imm, ctx); 140339c13c20SShubham Bansal break; 140439c13c20SShubham Bansal /* dst = ~dst */ 140534805931SDaniel Borkmann case BPF_ALU | BPF_NEG: 140647b9c3bfSRussell King emit_a32_alu_i(dst_lo, 0, ctx, BPF_OP(code)); 140747b9c3bfSRussell King emit_a32_mov_i(dst_hi, 0, ctx); 1408ddecdfceSMircea Gherzan break; 140939c13c20SShubham Bansal /* dst = ~dst (64 bit) */ 141039c13c20SShubham Bansal case BPF_ALU64 | BPF_NEG: 141147b9c3bfSRussell King emit_a32_neg64(dst, ctx); 1412ddecdfceSMircea Gherzan break; 141339c13c20SShubham Bansal /* dst = dst * src/imm */ 141439c13c20SShubham Bansal case BPF_ALU64 | BPF_MUL | BPF_X: 141539c13c20SShubham Bansal case BPF_ALU64 | BPF_MUL | BPF_K: 141639c13c20SShubham Bansal switch (BPF_SRC(code)) { 141739c13c20SShubham Bansal case BPF_X: 141847b9c3bfSRussell King emit_a32_mul_r64(dst, src, ctx); 1419ddecdfceSMircea Gherzan break; 142039c13c20SShubham Bansal case BPF_K: 142139c13c20SShubham Bansal /* Move immediate value to the temporary register 142239c13c20SShubham Bansal * and then do the multiplication on it as this 142339c13c20SShubham Bansal * will sign-extend the immediate value into temp 142439c13c20SShubham Bansal * reg then it would be safe to do the operation 142539c13c20SShubham Bansal * on it. 14265bf705b4SNicolas Schichan */ 142747b9c3bfSRussell King emit_a32_mov_i64(is64, tmp2, imm, ctx); 142847b9c3bfSRussell King emit_a32_mul_r64(dst, tmp2, ctx); 142939c13c20SShubham Bansal break; 14305bf705b4SNicolas Schichan } 1431ddecdfceSMircea Gherzan break; 143239c13c20SShubham Bansal /* dst = htole(dst) */ 143339c13c20SShubham Bansal /* dst = htobe(dst) */ 143439c13c20SShubham Bansal case BPF_ALU | BPF_END | BPF_FROM_LE: 143539c13c20SShubham Bansal case BPF_ALU | BPF_END | BPF_FROM_BE: 1436a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 143739c13c20SShubham Bansal if (BPF_SRC(code) == BPF_FROM_LE) 143839c13c20SShubham Bansal goto emit_bswap_uxt; 143939c13c20SShubham Bansal switch (imm) { 144039c13c20SShubham Bansal case 16: 1441a6eccac5SRussell King emit_rev16(rd[1], rd[1], ctx); 144239c13c20SShubham Bansal goto emit_bswap_uxt; 144339c13c20SShubham Bansal case 32: 1444a6eccac5SRussell King emit_rev32(rd[1], rd[1], ctx); 144539c13c20SShubham Bansal goto emit_bswap_uxt; 144639c13c20SShubham Bansal case 64: 1447a6eccac5SRussell King emit_rev32(ARM_LR, rd[1], ctx); 1448a6eccac5SRussell King emit_rev32(rd[1], rd[0], ctx); 1449a6eccac5SRussell King emit(ARM_MOV_R(rd[0], ARM_LR), ctx); 1450bf0098f2SDaniel Borkmann break; 145139c13c20SShubham Bansal } 145239c13c20SShubham Bansal goto exit; 145339c13c20SShubham Bansal emit_bswap_uxt: 145439c13c20SShubham Bansal switch (imm) { 145539c13c20SShubham Bansal case 16: 145639c13c20SShubham Bansal /* zero-extend 16 bits into 64 bits */ 145739c13c20SShubham Bansal #if __LINUX_ARM_ARCH__ < 6 145847b9c3bfSRussell King emit_a32_mov_i(tmp2[1], 0xffff, ctx); 1459a6eccac5SRussell King emit(ARM_AND_R(rd[1], rd[1], tmp2[1]), ctx); 146039c13c20SShubham Bansal #else /* ARMv6+ */ 1461a6eccac5SRussell King emit(ARM_UXTH(rd[1], rd[1]), ctx); 14621447f93fSNicolas Schichan #endif 1463a6eccac5SRussell King emit(ARM_EOR_R(rd[0], rd[0], rd[0]), ctx); 14641447f93fSNicolas Schichan break; 146539c13c20SShubham Bansal case 32: 146639c13c20SShubham Bansal /* zero-extend 32 bits into 64 bits */ 1467a6eccac5SRussell King emit(ARM_EOR_R(rd[0], rd[0], rd[0]), ctx); 1468ddecdfceSMircea Gherzan break; 146939c13c20SShubham Bansal case 64: 147039c13c20SShubham Bansal /* nop */ 147139c13c20SShubham Bansal break; 147239c13c20SShubham Bansal } 147339c13c20SShubham Bansal exit: 1474a6eccac5SRussell King arm_bpf_put_reg64(dst, rd, ctx); 147539c13c20SShubham Bansal break; 147639c13c20SShubham Bansal /* dst = imm64 */ 147739c13c20SShubham Bansal case BPF_LD | BPF_IMM | BPF_DW: 147839c13c20SShubham Bansal { 147939c13c20SShubham Bansal const struct bpf_insn insn1 = insn[1]; 148039c13c20SShubham Bansal u32 hi, lo = imm; 1481303249abSNicolas Schichan 148239c13c20SShubham Bansal hi = insn1.imm; 148347b9c3bfSRussell King emit_a32_mov_i(dst_lo, lo, ctx); 148447b9c3bfSRussell King emit_a32_mov_i(dst_hi, hi, ctx); 148539c13c20SShubham Bansal 148639c13c20SShubham Bansal return 1; 148739c13c20SShubham Bansal } 148839c13c20SShubham Bansal /* LDX: dst = *(size *)(src + off) */ 148939c13c20SShubham Bansal case BPF_LDX | BPF_MEM | BPF_W: 149039c13c20SShubham Bansal case BPF_LDX | BPF_MEM | BPF_H: 149139c13c20SShubham Bansal case BPF_LDX | BPF_MEM | BPF_B: 149239c13c20SShubham Bansal case BPF_LDX | BPF_MEM | BPF_DW: 14937a987025SRussell King rn = arm_bpf_get_reg32(src_lo, tmp2[1], ctx); 149447b9c3bfSRussell King emit_ldx_r(dst, rn, off, ctx, BPF_SIZE(code)); 149539c13c20SShubham Bansal break; 149639c13c20SShubham Bansal /* ST: *(size *)(dst + off) = imm */ 149739c13c20SShubham Bansal case BPF_ST | BPF_MEM | BPF_W: 149839c13c20SShubham Bansal case BPF_ST | BPF_MEM | BPF_H: 149939c13c20SShubham Bansal case BPF_ST | BPF_MEM | BPF_B: 150039c13c20SShubham Bansal case BPF_ST | BPF_MEM | BPF_DW: 150139c13c20SShubham Bansal switch (BPF_SIZE(code)) { 150239c13c20SShubham Bansal case BPF_DW: 150339c13c20SShubham Bansal /* Sign-extend immediate value into temp reg */ 150447b9c3bfSRussell King emit_a32_mov_i64(true, tmp2, imm, ctx); 150547b9c3bfSRussell King emit_str_r(dst_lo, tmp2[1], off, ctx, BPF_W); 150647b9c3bfSRussell King emit_str_r(dst_lo, tmp2[0], off+4, ctx, BPF_W); 150739c13c20SShubham Bansal break; 150839c13c20SShubham Bansal case BPF_W: 150939c13c20SShubham Bansal case BPF_H: 151039c13c20SShubham Bansal case BPF_B: 151147b9c3bfSRussell King emit_a32_mov_i(tmp2[1], imm, ctx); 151247b9c3bfSRussell King emit_str_r(dst_lo, tmp2[1], off, ctx, BPF_SIZE(code)); 151339c13c20SShubham Bansal break; 151439c13c20SShubham Bansal } 151539c13c20SShubham Bansal break; 151639c13c20SShubham Bansal /* STX XADD: lock *(u32 *)(dst + off) += src */ 151739c13c20SShubham Bansal case BPF_STX | BPF_XADD | BPF_W: 151839c13c20SShubham Bansal /* STX XADD: lock *(u64 *)(dst + off) += src */ 151939c13c20SShubham Bansal case BPF_STX | BPF_XADD | BPF_DW: 152039c13c20SShubham Bansal goto notyet; 152139c13c20SShubham Bansal /* STX: *(size *)(dst + off) = src */ 152239c13c20SShubham Bansal case BPF_STX | BPF_MEM | BPF_W: 152339c13c20SShubham Bansal case BPF_STX | BPF_MEM | BPF_H: 152439c13c20SShubham Bansal case BPF_STX | BPF_MEM | BPF_B: 152539c13c20SShubham Bansal case BPF_STX | BPF_MEM | BPF_DW: 152639c13c20SShubham Bansal { 152739c13c20SShubham Bansal u8 sz = BPF_SIZE(code); 152839c13c20SShubham Bansal 1529a6eccac5SRussell King rs = arm_bpf_get_reg64(src, tmp2, ctx); 153039c13c20SShubham Bansal 153139c13c20SShubham Bansal /* Store the value */ 153239c13c20SShubham Bansal if (BPF_SIZE(code) == BPF_DW) { 1533a6eccac5SRussell King emit_str_r(dst_lo, rs[1], off, ctx, BPF_W); 1534a6eccac5SRussell King emit_str_r(dst_lo, rs[0], off+4, ctx, BPF_W); 153539c13c20SShubham Bansal } else { 1536a6eccac5SRussell King emit_str_r(dst_lo, rs[1], off, ctx, sz); 153739c13c20SShubham Bansal } 153839c13c20SShubham Bansal break; 153939c13c20SShubham Bansal } 154039c13c20SShubham Bansal /* PC += off if dst == src */ 154139c13c20SShubham Bansal /* PC += off if dst > src */ 154239c13c20SShubham Bansal /* PC += off if dst >= src */ 154339c13c20SShubham Bansal /* PC += off if dst < src */ 154439c13c20SShubham Bansal /* PC += off if dst <= src */ 154539c13c20SShubham Bansal /* PC += off if dst != src */ 154639c13c20SShubham Bansal /* PC += off if dst > src (signed) */ 154739c13c20SShubham Bansal /* PC += off if dst >= src (signed) */ 154839c13c20SShubham Bansal /* PC += off if dst < src (signed) */ 154939c13c20SShubham Bansal /* PC += off if dst <= src (signed) */ 155039c13c20SShubham Bansal /* PC += off if dst & src */ 155139c13c20SShubham Bansal case BPF_JMP | BPF_JEQ | BPF_X: 155239c13c20SShubham Bansal case BPF_JMP | BPF_JGT | BPF_X: 155339c13c20SShubham Bansal case BPF_JMP | BPF_JGE | BPF_X: 155439c13c20SShubham Bansal case BPF_JMP | BPF_JNE | BPF_X: 155539c13c20SShubham Bansal case BPF_JMP | BPF_JSGT | BPF_X: 155639c13c20SShubham Bansal case BPF_JMP | BPF_JSGE | BPF_X: 155739c13c20SShubham Bansal case BPF_JMP | BPF_JSET | BPF_X: 155839c13c20SShubham Bansal case BPF_JMP | BPF_JLE | BPF_X: 155939c13c20SShubham Bansal case BPF_JMP | BPF_JLT | BPF_X: 156039c13c20SShubham Bansal case BPF_JMP | BPF_JSLT | BPF_X: 156139c13c20SShubham Bansal case BPF_JMP | BPF_JSLE | BPF_X: 156239c13c20SShubham Bansal /* Setup source registers */ 15637a987025SRussell King rm = arm_bpf_get_reg32(src_hi, tmp2[0], ctx); 15647a987025SRussell King rn = arm_bpf_get_reg32(src_lo, tmp2[1], ctx); 156539c13c20SShubham Bansal goto go_jmp; 156639c13c20SShubham Bansal /* PC += off if dst == imm */ 156739c13c20SShubham Bansal /* PC += off if dst > imm */ 156839c13c20SShubham Bansal /* PC += off if dst >= imm */ 156939c13c20SShubham Bansal /* PC += off if dst < imm */ 157039c13c20SShubham Bansal /* PC += off if dst <= imm */ 157139c13c20SShubham Bansal /* PC += off if dst != imm */ 157239c13c20SShubham Bansal /* PC += off if dst > imm (signed) */ 157339c13c20SShubham Bansal /* PC += off if dst >= imm (signed) */ 157439c13c20SShubham Bansal /* PC += off if dst < imm (signed) */ 157539c13c20SShubham Bansal /* PC += off if dst <= imm (signed) */ 157639c13c20SShubham Bansal /* PC += off if dst & imm */ 157739c13c20SShubham Bansal case BPF_JMP | BPF_JEQ | BPF_K: 157839c13c20SShubham Bansal case BPF_JMP | BPF_JGT | BPF_K: 157939c13c20SShubham Bansal case BPF_JMP | BPF_JGE | BPF_K: 158039c13c20SShubham Bansal case BPF_JMP | BPF_JNE | BPF_K: 158139c13c20SShubham Bansal case BPF_JMP | BPF_JSGT | BPF_K: 158239c13c20SShubham Bansal case BPF_JMP | BPF_JSGE | BPF_K: 158339c13c20SShubham Bansal case BPF_JMP | BPF_JSET | BPF_K: 158439c13c20SShubham Bansal case BPF_JMP | BPF_JLT | BPF_K: 158539c13c20SShubham Bansal case BPF_JMP | BPF_JLE | BPF_K: 158639c13c20SShubham Bansal case BPF_JMP | BPF_JSLT | BPF_K: 158739c13c20SShubham Bansal case BPF_JMP | BPF_JSLE | BPF_K: 158839c13c20SShubham Bansal if (off == 0) 158939c13c20SShubham Bansal break; 159039c13c20SShubham Bansal rm = tmp2[0]; 159139c13c20SShubham Bansal rn = tmp2[1]; 159239c13c20SShubham Bansal /* Sign-extend immediate value */ 159347b9c3bfSRussell King emit_a32_mov_i64(true, tmp2, imm, ctx); 159439c13c20SShubham Bansal go_jmp: 159539c13c20SShubham Bansal /* Setup destination register */ 1596a6eccac5SRussell King rd = arm_bpf_get_reg64(dst, tmp, ctx); 159739c13c20SShubham Bansal 159839c13c20SShubham Bansal /* Check for the condition */ 1599a6eccac5SRussell King emit_ar_r(rd[0], rd[1], rm, rn, ctx, BPF_OP(code)); 160039c13c20SShubham Bansal 160139c13c20SShubham Bansal /* Setup JUMP instruction */ 160239c13c20SShubham Bansal jmp_offset = bpf2a32_offset(i+off, i, ctx); 160339c13c20SShubham Bansal switch (BPF_OP(code)) { 160439c13c20SShubham Bansal case BPF_JNE: 160539c13c20SShubham Bansal case BPF_JSET: 160639c13c20SShubham Bansal _emit(ARM_COND_NE, ARM_B(jmp_offset), ctx); 160739c13c20SShubham Bansal break; 160839c13c20SShubham Bansal case BPF_JEQ: 160939c13c20SShubham Bansal _emit(ARM_COND_EQ, ARM_B(jmp_offset), ctx); 161039c13c20SShubham Bansal break; 161139c13c20SShubham Bansal case BPF_JGT: 161239c13c20SShubham Bansal _emit(ARM_COND_HI, ARM_B(jmp_offset), ctx); 161339c13c20SShubham Bansal break; 161439c13c20SShubham Bansal case BPF_JGE: 161539c13c20SShubham Bansal _emit(ARM_COND_CS, ARM_B(jmp_offset), ctx); 161639c13c20SShubham Bansal break; 161739c13c20SShubham Bansal case BPF_JSGT: 161839c13c20SShubham Bansal _emit(ARM_COND_LT, ARM_B(jmp_offset), ctx); 161939c13c20SShubham Bansal break; 162039c13c20SShubham Bansal case BPF_JSGE: 162139c13c20SShubham Bansal _emit(ARM_COND_GE, ARM_B(jmp_offset), ctx); 162239c13c20SShubham Bansal break; 162339c13c20SShubham Bansal case BPF_JLE: 162439c13c20SShubham Bansal _emit(ARM_COND_LS, ARM_B(jmp_offset), ctx); 162539c13c20SShubham Bansal break; 162639c13c20SShubham Bansal case BPF_JLT: 162739c13c20SShubham Bansal _emit(ARM_COND_CC, ARM_B(jmp_offset), ctx); 162839c13c20SShubham Bansal break; 162939c13c20SShubham Bansal case BPF_JSLT: 163039c13c20SShubham Bansal _emit(ARM_COND_LT, ARM_B(jmp_offset), ctx); 163139c13c20SShubham Bansal break; 163239c13c20SShubham Bansal case BPF_JSLE: 163339c13c20SShubham Bansal _emit(ARM_COND_GE, ARM_B(jmp_offset), ctx); 163439c13c20SShubham Bansal break; 163539c13c20SShubham Bansal } 163639c13c20SShubham Bansal break; 163739c13c20SShubham Bansal /* JMP OFF */ 163839c13c20SShubham Bansal case BPF_JMP | BPF_JA: 163939c13c20SShubham Bansal { 164039c13c20SShubham Bansal if (off == 0) 164139c13c20SShubham Bansal break; 164239c13c20SShubham Bansal jmp_offset = bpf2a32_offset(i+off, i, ctx); 164339c13c20SShubham Bansal check_imm24(jmp_offset); 164439c13c20SShubham Bansal emit(ARM_B(jmp_offset), ctx); 164539c13c20SShubham Bansal break; 164639c13c20SShubham Bansal } 164739c13c20SShubham Bansal /* tail call */ 164839c13c20SShubham Bansal case BPF_JMP | BPF_TAIL_CALL: 164939c13c20SShubham Bansal if (emit_bpf_tail_call(ctx)) 165039c13c20SShubham Bansal return -EFAULT; 165139c13c20SShubham Bansal break; 165239c13c20SShubham Bansal /* function call */ 165339c13c20SShubham Bansal case BPF_JMP | BPF_CALL: 165439c13c20SShubham Bansal { 16551c35ba12SRussell King const s8 *r0 = bpf2a32[BPF_REG_0]; 16561c35ba12SRussell King const s8 *r1 = bpf2a32[BPF_REG_1]; 16571c35ba12SRussell King const s8 *r2 = bpf2a32[BPF_REG_2]; 16581c35ba12SRussell King const s8 *r3 = bpf2a32[BPF_REG_3]; 16591c35ba12SRussell King const s8 *r4 = bpf2a32[BPF_REG_4]; 16601c35ba12SRussell King const s8 *r5 = bpf2a32[BPF_REG_5]; 166139c13c20SShubham Bansal const u32 func = (u32)__bpf_call_base + (u32)imm; 166239c13c20SShubham Bansal 166347b9c3bfSRussell King emit_a32_mov_r64(true, r0, r1, ctx); 166447b9c3bfSRussell King emit_a32_mov_r64(true, r1, r2, ctx); 166596cced4eSRussell King emit_push_r64(r5, ctx); 166696cced4eSRussell King emit_push_r64(r4, ctx); 166796cced4eSRussell King emit_push_r64(r3, ctx); 166839c13c20SShubham Bansal 166947b9c3bfSRussell King emit_a32_mov_i(tmp[1], func, ctx); 167039c13c20SShubham Bansal emit_blx_r(tmp[1], ctx); 167139c13c20SShubham Bansal 167239c13c20SShubham Bansal emit(ARM_ADD_I(ARM_SP, ARM_SP, imm8m(24)), ctx); // callee clean 167339c13c20SShubham Bansal break; 167439c13c20SShubham Bansal } 167539c13c20SShubham Bansal /* function return */ 167639c13c20SShubham Bansal case BPF_JMP | BPF_EXIT: 167739c13c20SShubham Bansal /* Optimization: when last instruction is EXIT 167839c13c20SShubham Bansal * simply fallthrough to epilogue. 167939c13c20SShubham Bansal */ 168039c13c20SShubham Bansal if (i == ctx->prog->len - 1) 168139c13c20SShubham Bansal break; 168239c13c20SShubham Bansal jmp_offset = epilogue_offset(ctx); 168339c13c20SShubham Bansal check_imm24(jmp_offset); 168439c13c20SShubham Bansal emit(ARM_B(jmp_offset), ctx); 168539c13c20SShubham Bansal break; 168639c13c20SShubham Bansal notyet: 168739c13c20SShubham Bansal pr_info_once("*** NOT YET: opcode %02x ***\n", code); 168839c13c20SShubham Bansal return -EFAULT; 168939c13c20SShubham Bansal default: 169039c13c20SShubham Bansal pr_err_once("unknown opcode %02x\n", code); 169139c13c20SShubham Bansal return -EINVAL; 1692ddecdfceSMircea Gherzan } 16930b59d880SNicolas Schichan 16940b59d880SNicolas Schichan if (ctx->flags & FLAG_IMM_OVERFLOW) 16950b59d880SNicolas Schichan /* 16960b59d880SNicolas Schichan * this instruction generated an overflow when 16970b59d880SNicolas Schichan * trying to access the literal pool, so 16980b59d880SNicolas Schichan * delegate this filter to the kernel interpreter. 16990b59d880SNicolas Schichan */ 17000b59d880SNicolas Schichan return -1; 170139c13c20SShubham Bansal return 0; 1702ddecdfceSMircea Gherzan } 1703ddecdfceSMircea Gherzan 170439c13c20SShubham Bansal static int build_body(struct jit_ctx *ctx) 170539c13c20SShubham Bansal { 170639c13c20SShubham Bansal const struct bpf_prog *prog = ctx->prog; 170739c13c20SShubham Bansal unsigned int i; 170839c13c20SShubham Bansal 170939c13c20SShubham Bansal for (i = 0; i < prog->len; i++) { 171039c13c20SShubham Bansal const struct bpf_insn *insn = &(prog->insnsi[i]); 171139c13c20SShubham Bansal int ret; 171239c13c20SShubham Bansal 171339c13c20SShubham Bansal ret = build_insn(insn, ctx); 171439c13c20SShubham Bansal 171539c13c20SShubham Bansal /* It's used with loading the 64 bit immediate value. */ 171639c13c20SShubham Bansal if (ret > 0) { 171739c13c20SShubham Bansal i++; 1718ddecdfceSMircea Gherzan if (ctx->target == NULL) 171939c13c20SShubham Bansal ctx->offsets[i] = ctx->idx; 172039c13c20SShubham Bansal continue; 172139c13c20SShubham Bansal } 172239c13c20SShubham Bansal 172339c13c20SShubham Bansal if (ctx->target == NULL) 172439c13c20SShubham Bansal ctx->offsets[i] = ctx->idx; 172539c13c20SShubham Bansal 172639c13c20SShubham Bansal /* If unsuccesfull, return with error code */ 172739c13c20SShubham Bansal if (ret) 172839c13c20SShubham Bansal return ret; 172939c13c20SShubham Bansal } 173039c13c20SShubham Bansal return 0; 173139c13c20SShubham Bansal } 173239c13c20SShubham Bansal 173339c13c20SShubham Bansal static int validate_code(struct jit_ctx *ctx) 173439c13c20SShubham Bansal { 173539c13c20SShubham Bansal int i; 173639c13c20SShubham Bansal 173739c13c20SShubham Bansal for (i = 0; i < ctx->idx; i++) { 173839c13c20SShubham Bansal if (ctx->target[i] == __opcode_to_mem_arm(ARM_INST_UDF)) 173939c13c20SShubham Bansal return -1; 174039c13c20SShubham Bansal } 1741ddecdfceSMircea Gherzan 1742ddecdfceSMircea Gherzan return 0; 1743ddecdfceSMircea Gherzan } 1744ddecdfceSMircea Gherzan 174539c13c20SShubham Bansal void bpf_jit_compile(struct bpf_prog *prog) 1746ddecdfceSMircea Gherzan { 174739c13c20SShubham Bansal /* Nothing to do here. We support Internal BPF. */ 174839c13c20SShubham Bansal } 1749ddecdfceSMircea Gherzan 175039c13c20SShubham Bansal struct bpf_prog *bpf_int_jit_compile(struct bpf_prog *prog) 175139c13c20SShubham Bansal { 175239c13c20SShubham Bansal struct bpf_prog *tmp, *orig_prog = prog; 175339c13c20SShubham Bansal struct bpf_binary_header *header; 175439c13c20SShubham Bansal bool tmp_blinded = false; 175539c13c20SShubham Bansal struct jit_ctx ctx; 175639c13c20SShubham Bansal unsigned int tmp_idx; 175739c13c20SShubham Bansal unsigned int image_size; 175839c13c20SShubham Bansal u8 *image_ptr; 175939c13c20SShubham Bansal 176039c13c20SShubham Bansal /* If BPF JIT was not enabled then we must fall back to 176139c13c20SShubham Bansal * the interpreter. 176239c13c20SShubham Bansal */ 176360b58afcSAlexei Starovoitov if (!prog->jit_requested) 176439c13c20SShubham Bansal return orig_prog; 176539c13c20SShubham Bansal 176639c13c20SShubham Bansal /* If constant blinding was enabled and we failed during blinding 176739c13c20SShubham Bansal * then we must fall back to the interpreter. Otherwise, we save 176839c13c20SShubham Bansal * the new JITed code. 176939c13c20SShubham Bansal */ 177039c13c20SShubham Bansal tmp = bpf_jit_blind_constants(prog); 177139c13c20SShubham Bansal 177239c13c20SShubham Bansal if (IS_ERR(tmp)) 177339c13c20SShubham Bansal return orig_prog; 177439c13c20SShubham Bansal if (tmp != prog) { 177539c13c20SShubham Bansal tmp_blinded = true; 177639c13c20SShubham Bansal prog = tmp; 177739c13c20SShubham Bansal } 1778ddecdfceSMircea Gherzan 1779ddecdfceSMircea Gherzan memset(&ctx, 0, sizeof(ctx)); 178039c13c20SShubham Bansal ctx.prog = prog; 1781ddecdfceSMircea Gherzan 178239c13c20SShubham Bansal /* Not able to allocate memory for offsets[] , then 178339c13c20SShubham Bansal * we must fall back to the interpreter 178439c13c20SShubham Bansal */ 178539c13c20SShubham Bansal ctx.offsets = kcalloc(prog->len, sizeof(int), GFP_KERNEL); 178639c13c20SShubham Bansal if (ctx.offsets == NULL) { 178739c13c20SShubham Bansal prog = orig_prog; 1788ddecdfceSMircea Gherzan goto out; 178939c13c20SShubham Bansal } 179039c13c20SShubham Bansal 179139c13c20SShubham Bansal /* 1) fake pass to find in the length of the JITed code, 179239c13c20SShubham Bansal * to compute ctx->offsets and other context variables 179339c13c20SShubham Bansal * needed to compute final JITed code. 179439c13c20SShubham Bansal * Also, calculate random starting pointer/start of JITed code 179539c13c20SShubham Bansal * which is prefixed by random number of fault instructions. 179639c13c20SShubham Bansal * 179739c13c20SShubham Bansal * If the first pass fails then there is no chance of it 179839c13c20SShubham Bansal * being successful in the second pass, so just fall back 179939c13c20SShubham Bansal * to the interpreter. 180039c13c20SShubham Bansal */ 180139c13c20SShubham Bansal if (build_body(&ctx)) { 180239c13c20SShubham Bansal prog = orig_prog; 180339c13c20SShubham Bansal goto out_off; 180439c13c20SShubham Bansal } 1805ddecdfceSMircea Gherzan 1806ddecdfceSMircea Gherzan tmp_idx = ctx.idx; 1807ddecdfceSMircea Gherzan build_prologue(&ctx); 1808ddecdfceSMircea Gherzan ctx.prologue_bytes = (ctx.idx - tmp_idx) * 4; 1809ddecdfceSMircea Gherzan 181039c13c20SShubham Bansal ctx.epilogue_offset = ctx.idx; 181139c13c20SShubham Bansal 1812ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 1813ddecdfceSMircea Gherzan tmp_idx = ctx.idx; 1814ddecdfceSMircea Gherzan build_epilogue(&ctx); 1815ddecdfceSMircea Gherzan ctx.epilogue_bytes = (ctx.idx - tmp_idx) * 4; 1816ddecdfceSMircea Gherzan 1817ddecdfceSMircea Gherzan ctx.idx += ctx.imm_count; 1818ddecdfceSMircea Gherzan if (ctx.imm_count) { 181939c13c20SShubham Bansal ctx.imms = kcalloc(ctx.imm_count, sizeof(u32), GFP_KERNEL); 182039c13c20SShubham Bansal if (ctx.imms == NULL) { 182139c13c20SShubham Bansal prog = orig_prog; 182239c13c20SShubham Bansal goto out_off; 182339c13c20SShubham Bansal } 1824ddecdfceSMircea Gherzan } 1825ddecdfceSMircea Gherzan #else 182639c13c20SShubham Bansal /* there's nothing about the epilogue on ARMv7 */ 1827ddecdfceSMircea Gherzan build_epilogue(&ctx); 1828ddecdfceSMircea Gherzan #endif 182939c13c20SShubham Bansal /* Now we can get the actual image size of the JITed arm code. 183039c13c20SShubham Bansal * Currently, we are not considering the THUMB-2 instructions 183139c13c20SShubham Bansal * for jit, although it can decrease the size of the image. 183239c13c20SShubham Bansal * 183339c13c20SShubham Bansal * As each arm instruction is of length 32bit, we are translating 183439c13c20SShubham Bansal * number of JITed intructions into the size required to store these 183539c13c20SShubham Bansal * JITed code. 183639c13c20SShubham Bansal */ 183739c13c20SShubham Bansal image_size = sizeof(u32) * ctx.idx; 1838ddecdfceSMircea Gherzan 183939c13c20SShubham Bansal /* Now we know the size of the structure to make */ 184039c13c20SShubham Bansal header = bpf_jit_binary_alloc(image_size, &image_ptr, 184139c13c20SShubham Bansal sizeof(u32), jit_fill_hole); 184239c13c20SShubham Bansal /* Not able to allocate memory for the structure then 184339c13c20SShubham Bansal * we must fall back to the interpretation 184439c13c20SShubham Bansal */ 184539c13c20SShubham Bansal if (header == NULL) { 184639c13c20SShubham Bansal prog = orig_prog; 184739c13c20SShubham Bansal goto out_imms; 184839c13c20SShubham Bansal } 184939c13c20SShubham Bansal 185039c13c20SShubham Bansal /* 2.) Actual pass to generate final JIT code */ 185139c13c20SShubham Bansal ctx.target = (u32 *) image_ptr; 1852ddecdfceSMircea Gherzan ctx.idx = 0; 185355309dd3SDaniel Borkmann 1854ddecdfceSMircea Gherzan build_prologue(&ctx); 185539c13c20SShubham Bansal 185639c13c20SShubham Bansal /* If building the body of the JITed code fails somehow, 185739c13c20SShubham Bansal * we fall back to the interpretation. 185839c13c20SShubham Bansal */ 18590b59d880SNicolas Schichan if (build_body(&ctx) < 0) { 186039c13c20SShubham Bansal image_ptr = NULL; 18610b59d880SNicolas Schichan bpf_jit_binary_free(header); 186239c13c20SShubham Bansal prog = orig_prog; 186339c13c20SShubham Bansal goto out_imms; 18640b59d880SNicolas Schichan } 1865ddecdfceSMircea Gherzan build_epilogue(&ctx); 1866ddecdfceSMircea Gherzan 186739c13c20SShubham Bansal /* 3.) Extra pass to validate JITed Code */ 186839c13c20SShubham Bansal if (validate_code(&ctx)) { 186939c13c20SShubham Bansal image_ptr = NULL; 187039c13c20SShubham Bansal bpf_jit_binary_free(header); 187139c13c20SShubham Bansal prog = orig_prog; 187239c13c20SShubham Bansal goto out_imms; 187339c13c20SShubham Bansal } 1874ebaef649SDaniel Borkmann flush_icache_range((u32)header, (u32)(ctx.target + ctx.idx)); 1875ddecdfceSMircea Gherzan 187639c13c20SShubham Bansal if (bpf_jit_enable > 1) 187739c13c20SShubham Bansal /* there are 2 passes here */ 187839c13c20SShubham Bansal bpf_jit_dump(prog->len, image_size, 2, ctx.target); 187939c13c20SShubham Bansal 188018d405afSDaniel Borkmann bpf_jit_binary_lock_ro(header); 188139c13c20SShubham Bansal prog->bpf_func = (void *)ctx.target; 188239c13c20SShubham Bansal prog->jited = 1; 188339c13c20SShubham Bansal prog->jited_len = image_size; 188439c13c20SShubham Bansal 188539c13c20SShubham Bansal out_imms: 1886ddecdfceSMircea Gherzan #if __LINUX_ARM_ARCH__ < 7 1887ddecdfceSMircea Gherzan if (ctx.imm_count) 1888ddecdfceSMircea Gherzan kfree(ctx.imms); 1889ddecdfceSMircea Gherzan #endif 189039c13c20SShubham Bansal out_off: 1891ddecdfceSMircea Gherzan kfree(ctx.offsets); 189239c13c20SShubham Bansal out: 189339c13c20SShubham Bansal if (tmp_blinded) 189439c13c20SShubham Bansal bpf_jit_prog_release_other(prog, prog == orig_prog ? 189539c13c20SShubham Bansal tmp : orig_prog); 189639c13c20SShubham Bansal return prog; 1897ddecdfceSMircea Gherzan } 1898ddecdfceSMircea Gherzan 1899