1e388b802SRussell King // SPDX-License-Identifier: GPL-2.0
210115105SRussell King #include <linux/arm-smccc.h>
3e388b802SRussell King #include <linux/kernel.h>
4e388b802SRussell King #include <linux/smp.h>
5e388b802SRussell King
6f5fe12b1SRussell King #include <asm/cp15.h>
7f5fe12b1SRussell King #include <asm/cputype.h>
810115105SRussell King #include <asm/proc-fns.h>
99dd78194SRussell King (Oracle) #include <asm/spectre.h>
10f5fe12b1SRussell King #include <asm/system_misc.h>
11f5fe12b1SRussell King
129dd78194SRussell King (Oracle) #ifdef CONFIG_ARM_PSCI
spectre_v2_get_cpu_fw_mitigation_state(void)139dd78194SRussell King (Oracle) static int __maybe_unused spectre_v2_get_cpu_fw_mitigation_state(void)
149dd78194SRussell King (Oracle) {
159dd78194SRussell King (Oracle) struct arm_smccc_res res;
169dd78194SRussell King (Oracle)
179dd78194SRussell King (Oracle) arm_smccc_1_1_invoke(ARM_SMCCC_ARCH_FEATURES_FUNC_ID,
189dd78194SRussell King (Oracle) ARM_SMCCC_ARCH_WORKAROUND_1, &res);
199dd78194SRussell King (Oracle)
209dd78194SRussell King (Oracle) switch ((int)res.a0) {
219dd78194SRussell King (Oracle) case SMCCC_RET_SUCCESS:
229dd78194SRussell King (Oracle) return SPECTRE_MITIGATED;
239dd78194SRussell King (Oracle)
249dd78194SRussell King (Oracle) case SMCCC_ARCH_WORKAROUND_RET_UNAFFECTED:
259dd78194SRussell King (Oracle) return SPECTRE_UNAFFECTED;
269dd78194SRussell King (Oracle)
279dd78194SRussell King (Oracle) default:
289dd78194SRussell King (Oracle) return SPECTRE_VULNERABLE;
299dd78194SRussell King (Oracle) }
309dd78194SRussell King (Oracle) }
319dd78194SRussell King (Oracle) #else
spectre_v2_get_cpu_fw_mitigation_state(void)329dd78194SRussell King (Oracle) static int __maybe_unused spectre_v2_get_cpu_fw_mitigation_state(void)
339dd78194SRussell King (Oracle) {
349dd78194SRussell King (Oracle) return SPECTRE_VULNERABLE;
359dd78194SRussell King (Oracle) }
369dd78194SRussell King (Oracle) #endif
379dd78194SRussell King (Oracle)
38f5fe12b1SRussell King #ifdef CONFIG_HARDEN_BRANCH_PREDICTOR
39f5fe12b1SRussell King DEFINE_PER_CPU(harden_branch_predictor_fn_t, harden_branch_predictor_fn);
40f5fe12b1SRussell King
41c44f366eSRussell King extern void cpu_v7_iciallu_switch_mm(phys_addr_t pgd_phys, struct mm_struct *mm);
42c44f366eSRussell King extern void cpu_v7_bpiall_switch_mm(phys_addr_t pgd_phys, struct mm_struct *mm);
4310115105SRussell King extern void cpu_v7_smc_switch_mm(phys_addr_t pgd_phys, struct mm_struct *mm);
4410115105SRussell King extern void cpu_v7_hvc_switch_mm(phys_addr_t pgd_phys, struct mm_struct *mm);
4510115105SRussell King
harden_branch_predictor_bpiall(void)46f5fe12b1SRussell King static void harden_branch_predictor_bpiall(void)
47f5fe12b1SRussell King {
48f5fe12b1SRussell King write_sysreg(0, BPIALL);
49f5fe12b1SRussell King }
50f5fe12b1SRussell King
harden_branch_predictor_iciallu(void)51f5fe12b1SRussell King static void harden_branch_predictor_iciallu(void)
52f5fe12b1SRussell King {
53f5fe12b1SRussell King write_sysreg(0, ICIALLU);
54f5fe12b1SRussell King }
55f5fe12b1SRussell King
call_smc_arch_workaround_1(void)5610115105SRussell King static void __maybe_unused call_smc_arch_workaround_1(void)
5710115105SRussell King {
5810115105SRussell King arm_smccc_1_1_smc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
5910115105SRussell King }
6010115105SRussell King
call_hvc_arch_workaround_1(void)6110115105SRussell King static void __maybe_unused call_hvc_arch_workaround_1(void)
6210115105SRussell King {
6310115105SRussell King arm_smccc_1_1_hvc(ARM_SMCCC_ARCH_WORKAROUND_1, NULL);
6410115105SRussell King }
6510115105SRussell King
spectre_v2_install_workaround(unsigned int method)669dd78194SRussell King (Oracle) static unsigned int spectre_v2_install_workaround(unsigned int method)
67f5fe12b1SRussell King {
68f5fe12b1SRussell King const char *spectre_v2_method = NULL;
69f5fe12b1SRussell King int cpu = smp_processor_id();
70f5fe12b1SRussell King
71f5fe12b1SRussell King if (per_cpu(harden_branch_predictor_fn, cpu))
729dd78194SRussell King (Oracle) return SPECTRE_MITIGATED;
739dd78194SRussell King (Oracle)
749dd78194SRussell King (Oracle) switch (method) {
759dd78194SRussell King (Oracle) case SPECTRE_V2_METHOD_BPIALL:
769dd78194SRussell King (Oracle) per_cpu(harden_branch_predictor_fn, cpu) =
779dd78194SRussell King (Oracle) harden_branch_predictor_bpiall;
789dd78194SRussell King (Oracle) spectre_v2_method = "BPIALL";
799dd78194SRussell King (Oracle) break;
809dd78194SRussell King (Oracle)
819dd78194SRussell King (Oracle) case SPECTRE_V2_METHOD_ICIALLU:
829dd78194SRussell King (Oracle) per_cpu(harden_branch_predictor_fn, cpu) =
839dd78194SRussell King (Oracle) harden_branch_predictor_iciallu;
849dd78194SRussell King (Oracle) spectre_v2_method = "ICIALLU";
859dd78194SRussell King (Oracle) break;
869dd78194SRussell King (Oracle)
879dd78194SRussell King (Oracle) case SPECTRE_V2_METHOD_HVC:
889dd78194SRussell King (Oracle) per_cpu(harden_branch_predictor_fn, cpu) =
899dd78194SRussell King (Oracle) call_hvc_arch_workaround_1;
909dd78194SRussell King (Oracle) cpu_do_switch_mm = cpu_v7_hvc_switch_mm;
919dd78194SRussell King (Oracle) spectre_v2_method = "hypervisor";
929dd78194SRussell King (Oracle) break;
939dd78194SRussell King (Oracle)
949dd78194SRussell King (Oracle) case SPECTRE_V2_METHOD_SMC:
959dd78194SRussell King (Oracle) per_cpu(harden_branch_predictor_fn, cpu) =
969dd78194SRussell King (Oracle) call_smc_arch_workaround_1;
979dd78194SRussell King (Oracle) cpu_do_switch_mm = cpu_v7_smc_switch_mm;
989dd78194SRussell King (Oracle) spectre_v2_method = "firmware";
999dd78194SRussell King (Oracle) break;
1009dd78194SRussell King (Oracle) }
1019dd78194SRussell King (Oracle)
1029dd78194SRussell King (Oracle) if (spectre_v2_method)
1039dd78194SRussell King (Oracle) pr_info("CPU%u: Spectre v2: using %s workaround\n",
1049dd78194SRussell King (Oracle) smp_processor_id(), spectre_v2_method);
1059dd78194SRussell King (Oracle)
1069dd78194SRussell King (Oracle) return SPECTRE_MITIGATED;
1079dd78194SRussell King (Oracle) }
1089dd78194SRussell King (Oracle) #else
spectre_v2_install_workaround(unsigned int method)1099dd78194SRussell King (Oracle) static unsigned int spectre_v2_install_workaround(unsigned int method)
1109dd78194SRussell King (Oracle) {
111*e4ced82dSDmitry Osipenko pr_info_once("Spectre V2: workarounds disabled by configuration\n");
1129dd78194SRussell King (Oracle)
1139dd78194SRussell King (Oracle) return SPECTRE_VULNERABLE;
1149dd78194SRussell King (Oracle) }
1159dd78194SRussell King (Oracle) #endif
1169dd78194SRussell King (Oracle)
cpu_v7_spectre_v2_init(void)1179dd78194SRussell King (Oracle) static void cpu_v7_spectre_v2_init(void)
1189dd78194SRussell King (Oracle) {
1199dd78194SRussell King (Oracle) unsigned int state, method = 0;
120f5fe12b1SRussell King
121f5fe12b1SRussell King switch (read_cpuid_part()) {
122f5fe12b1SRussell King case ARM_CPU_PART_CORTEX_A8:
123f5fe12b1SRussell King case ARM_CPU_PART_CORTEX_A9:
124f5fe12b1SRussell King case ARM_CPU_PART_CORTEX_A12:
125f5fe12b1SRussell King case ARM_CPU_PART_CORTEX_A17:
126f5fe12b1SRussell King case ARM_CPU_PART_CORTEX_A73:
127f5fe12b1SRussell King case ARM_CPU_PART_CORTEX_A75:
1289dd78194SRussell King (Oracle) state = SPECTRE_MITIGATED;
1299dd78194SRussell King (Oracle) method = SPECTRE_V2_METHOD_BPIALL;
130f5fe12b1SRussell King break;
131f5fe12b1SRussell King
132f5fe12b1SRussell King case ARM_CPU_PART_CORTEX_A15:
133f5fe12b1SRussell King case ARM_CPU_PART_BRAHMA_B15:
1349dd78194SRussell King (Oracle) state = SPECTRE_MITIGATED;
1359dd78194SRussell King (Oracle) method = SPECTRE_V2_METHOD_ICIALLU;
136f5fe12b1SRussell King break;
13710115105SRussell King
1384ae5061aSDoug Berger case ARM_CPU_PART_BRAHMA_B53:
1394ae5061aSDoug Berger /* Requires no workaround */
1409dd78194SRussell King (Oracle) state = SPECTRE_UNAFFECTED;
1414ae5061aSDoug Berger break;
1429dd78194SRussell King (Oracle)
14310115105SRussell King default:
14410115105SRussell King /* Other ARM CPUs require no workaround */
1459dd78194SRussell King (Oracle) if (read_cpuid_implementor() == ARM_CPU_IMP_ARM) {
1469dd78194SRussell King (Oracle) state = SPECTRE_UNAFFECTED;
14710115105SRussell King break;
1489dd78194SRussell King (Oracle) }
1499dd78194SRussell King (Oracle)
150df561f66SGustavo A. R. Silva fallthrough;
1519dd78194SRussell King (Oracle)
15210115105SRussell King /* Cortex A57/A72 require firmware workaround */
15310115105SRussell King case ARM_CPU_PART_CORTEX_A57:
1549dd78194SRussell King (Oracle) case ARM_CPU_PART_CORTEX_A72:
1559dd78194SRussell King (Oracle) state = spectre_v2_get_cpu_fw_mitigation_state();
1569dd78194SRussell King (Oracle) if (state != SPECTRE_MITIGATED)
1579dd78194SRussell King (Oracle) break;
158ce4d5ca2SSteven Price
159ce4d5ca2SSteven Price switch (arm_smccc_1_1_get_conduit()) {
160ce4d5ca2SSteven Price case SMCCC_CONDUIT_HVC:
1619dd78194SRussell King (Oracle) method = SPECTRE_V2_METHOD_HVC;
16210115105SRussell King break;
16310115105SRussell King
1646848253dSMark Rutland case SMCCC_CONDUIT_SMC:
1659dd78194SRussell King (Oracle) method = SPECTRE_V2_METHOD_SMC;
16610115105SRussell King break;
16710115105SRussell King
16810115105SRussell King default:
1699dd78194SRussell King (Oracle) state = SPECTRE_VULNERABLE;
17010115105SRussell King break;
171f5fe12b1SRussell King }
17210115105SRussell King }
17310115105SRussell King
1749dd78194SRussell King (Oracle) if (state == SPECTRE_MITIGATED)
1759dd78194SRussell King (Oracle) state = spectre_v2_install_workaround(method);
1769dd78194SRussell King (Oracle)
1779dd78194SRussell King (Oracle) spectre_v2_update_state(state, method);
178f5fe12b1SRussell King }
179f5fe12b1SRussell King
180b9baf5c8SRussell King (Oracle) #ifdef CONFIG_HARDEN_BRANCH_HISTORY
181b9baf5c8SRussell King (Oracle) static int spectre_bhb_method;
182b9baf5c8SRussell King (Oracle)
spectre_bhb_method_name(int method)183b9baf5c8SRussell King (Oracle) static const char *spectre_bhb_method_name(int method)
184b9baf5c8SRussell King (Oracle) {
185b9baf5c8SRussell King (Oracle) switch (method) {
186b9baf5c8SRussell King (Oracle) case SPECTRE_V2_METHOD_LOOP8:
187b9baf5c8SRussell King (Oracle) return "loop";
188b9baf5c8SRussell King (Oracle)
189b9baf5c8SRussell King (Oracle) case SPECTRE_V2_METHOD_BPIALL:
190b9baf5c8SRussell King (Oracle) return "BPIALL";
191b9baf5c8SRussell King (Oracle)
192b9baf5c8SRussell King (Oracle) default:
193b9baf5c8SRussell King (Oracle) return "unknown";
194b9baf5c8SRussell King (Oracle) }
195b9baf5c8SRussell King (Oracle) }
196b9baf5c8SRussell King (Oracle)
spectre_bhb_install_workaround(int method)197b9baf5c8SRussell King (Oracle) static int spectre_bhb_install_workaround(int method)
198b9baf5c8SRussell King (Oracle) {
199b9baf5c8SRussell King (Oracle) if (spectre_bhb_method != method) {
200b9baf5c8SRussell King (Oracle) if (spectre_bhb_method) {
201b9baf5c8SRussell King (Oracle) pr_err("CPU%u: Spectre BHB: method disagreement, system vulnerable\n",
202b9baf5c8SRussell King (Oracle) smp_processor_id());
203b9baf5c8SRussell King (Oracle)
204b9baf5c8SRussell King (Oracle) return SPECTRE_VULNERABLE;
205b9baf5c8SRussell King (Oracle) }
206b9baf5c8SRussell King (Oracle)
207b9baf5c8SRussell King (Oracle) if (spectre_bhb_update_vectors(method) == SPECTRE_VULNERABLE)
208b9baf5c8SRussell King (Oracle) return SPECTRE_VULNERABLE;
209b9baf5c8SRussell King (Oracle)
210b9baf5c8SRussell King (Oracle) spectre_bhb_method = method;
211b9baf5c8SRussell King (Oracle)
2120609e200SArd Biesheuvel pr_info("CPU%u: Spectre BHB: enabling %s workaround for all CPUs\n",
213b9baf5c8SRussell King (Oracle) smp_processor_id(), spectre_bhb_method_name(method));
2140609e200SArd Biesheuvel }
215b9baf5c8SRussell King (Oracle)
216b9baf5c8SRussell King (Oracle) return SPECTRE_MITIGATED;
217b9baf5c8SRussell King (Oracle) }
218b9baf5c8SRussell King (Oracle) #else
spectre_bhb_install_workaround(int method)219b9baf5c8SRussell King (Oracle) static int spectre_bhb_install_workaround(int method)
220b9baf5c8SRussell King (Oracle) {
221b9baf5c8SRussell King (Oracle) return SPECTRE_VULNERABLE;
222b9baf5c8SRussell King (Oracle) }
223b9baf5c8SRussell King (Oracle) #endif
224b9baf5c8SRussell King (Oracle)
cpu_v7_spectre_bhb_init(void)225b9baf5c8SRussell King (Oracle) static void cpu_v7_spectre_bhb_init(void)
226b9baf5c8SRussell King (Oracle) {
227b9baf5c8SRussell King (Oracle) unsigned int state, method = 0;
228b9baf5c8SRussell King (Oracle)
229b9baf5c8SRussell King (Oracle) switch (read_cpuid_part()) {
230b9baf5c8SRussell King (Oracle) case ARM_CPU_PART_CORTEX_A15:
231b9baf5c8SRussell King (Oracle) case ARM_CPU_PART_BRAHMA_B15:
232b9baf5c8SRussell King (Oracle) case ARM_CPU_PART_CORTEX_A57:
233b9baf5c8SRussell King (Oracle) case ARM_CPU_PART_CORTEX_A72:
234b9baf5c8SRussell King (Oracle) state = SPECTRE_MITIGATED;
235b9baf5c8SRussell King (Oracle) method = SPECTRE_V2_METHOD_LOOP8;
236b9baf5c8SRussell King (Oracle) break;
237b9baf5c8SRussell King (Oracle)
238b9baf5c8SRussell King (Oracle) case ARM_CPU_PART_CORTEX_A73:
239b9baf5c8SRussell King (Oracle) case ARM_CPU_PART_CORTEX_A75:
240b9baf5c8SRussell King (Oracle) state = SPECTRE_MITIGATED;
241b9baf5c8SRussell King (Oracle) method = SPECTRE_V2_METHOD_BPIALL;
242b9baf5c8SRussell King (Oracle) break;
243b9baf5c8SRussell King (Oracle)
244b9baf5c8SRussell King (Oracle) default:
245b9baf5c8SRussell King (Oracle) state = SPECTRE_UNAFFECTED;
246b9baf5c8SRussell King (Oracle) break;
247b9baf5c8SRussell King (Oracle) }
248b9baf5c8SRussell King (Oracle)
249b9baf5c8SRussell King (Oracle) if (state == SPECTRE_MITIGATED)
250b9baf5c8SRussell King (Oracle) state = spectre_bhb_install_workaround(method);
251b9baf5c8SRussell King (Oracle)
252b9baf5c8SRussell King (Oracle) spectre_v2_update_state(state, method);
253b9baf5c8SRussell King (Oracle) }
254b9baf5c8SRussell King (Oracle)
cpu_v7_check_auxcr_set(bool * warned,u32 mask,const char * msg)255f5fe12b1SRussell King static __maybe_unused bool cpu_v7_check_auxcr_set(bool *warned,
256e388b802SRussell King u32 mask, const char *msg)
257e388b802SRussell King {
258e388b802SRussell King u32 aux_cr;
259e388b802SRussell King
260e388b802SRussell King asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (aux_cr));
261e388b802SRussell King
262e388b802SRussell King if ((aux_cr & mask) != mask) {
263e388b802SRussell King if (!*warned)
264e388b802SRussell King pr_err("CPU%u: %s", smp_processor_id(), msg);
265e388b802SRussell King *warned = true;
266f5fe12b1SRussell King return false;
267e388b802SRussell King }
268f5fe12b1SRussell King return true;
269e388b802SRussell King }
270e388b802SRussell King
271e388b802SRussell King static DEFINE_PER_CPU(bool, spectre_warned);
272e388b802SRussell King
check_spectre_auxcr(bool * warned,u32 bit)273f5fe12b1SRussell King static bool check_spectre_auxcr(bool *warned, u32 bit)
274e388b802SRussell King {
275f5fe12b1SRussell King return IS_ENABLED(CONFIG_HARDEN_BRANCH_PREDICTOR) &&
276e388b802SRussell King cpu_v7_check_auxcr_set(warned, bit,
277e388b802SRussell King "Spectre v2: firmware did not set auxiliary control register IBE bit, system vulnerable\n");
278e388b802SRussell King }
279e388b802SRussell King
cpu_v7_ca8_ibe(void)280e388b802SRussell King void cpu_v7_ca8_ibe(void)
281e388b802SRussell King {
282f5fe12b1SRussell King if (check_spectre_auxcr(this_cpu_ptr(&spectre_warned), BIT(6)))
2839dd78194SRussell King (Oracle) cpu_v7_spectre_v2_init();
284e388b802SRussell King }
285e388b802SRussell King
cpu_v7_ca15_ibe(void)286e388b802SRussell King void cpu_v7_ca15_ibe(void)
287e388b802SRussell King {
288f5fe12b1SRussell King if (check_spectre_auxcr(this_cpu_ptr(&spectre_warned), BIT(0)))
2899dd78194SRussell King (Oracle) cpu_v7_spectre_v2_init();
2900dc14aa9SArd Biesheuvel cpu_v7_spectre_bhb_init();
291f5fe12b1SRussell King }
292f5fe12b1SRussell King
cpu_v7_bugs_init(void)293f5fe12b1SRussell King void cpu_v7_bugs_init(void)
294f5fe12b1SRussell King {
2959dd78194SRussell King (Oracle) cpu_v7_spectre_v2_init();
296b9baf5c8SRussell King (Oracle) cpu_v7_spectre_bhb_init();
297e388b802SRussell King }
298