11a59d1b8SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */ 21da177e4SLinus Torvalds/* 31da177e4SLinus Torvalds * linux/arch/arm/mm/proc-arm926.S: MMU functions for ARM926EJ-S 41da177e4SLinus Torvalds * 51da177e4SLinus Torvalds * Copyright (C) 1999-2001 ARM Limited 61da177e4SLinus Torvalds * Copyright (C) 2000 Deep Blue Solutions Ltd. 7d090dddaSHyok S. Choi * hacked for non-paged-MM by Hyok S. Choi, 2003. 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * These are the low level assembler for performing cache and TLB 101da177e4SLinus Torvalds * functions on the arm926. 111da177e4SLinus Torvalds * 121da177e4SLinus Torvalds * CONFIG_CPU_ARM926_CPU_IDLE -> nohlt 131da177e4SLinus Torvalds */ 141da177e4SLinus Torvalds#include <linux/linkage.h> 151da177e4SLinus Torvalds#include <linux/init.h> 16*65fddcfcSMike Rapoport#include <linux/pgtable.h> 171da177e4SLinus Torvalds#include <asm/assembler.h> 185ec9407dSRussell King#include <asm/hwcap.h> 1974945c86SRussell King#include <asm/pgtable-hwdef.h> 201da177e4SLinus Torvalds#include <asm/page.h> 211da177e4SLinus Torvalds#include <asm/ptrace.h> 221da177e4SLinus Torvalds#include "proc-macros.S" 231da177e4SLinus Torvalds 241da177e4SLinus Torvalds/* 251da177e4SLinus Torvalds * This is the maximum size of an area which will be invalidated 261da177e4SLinus Torvalds * using the single invalidate entry instructions. Anything larger 271da177e4SLinus Torvalds * than this, and we go for the whole cache. 281da177e4SLinus Torvalds * 291da177e4SLinus Torvalds * This value should be chosen such that we choose the cheapest 301da177e4SLinus Torvalds * alternative. 311da177e4SLinus Torvalds */ 321da177e4SLinus Torvalds#define CACHE_DLIMIT 16384 331da177e4SLinus Torvalds 341da177e4SLinus Torvalds/* 351da177e4SLinus Torvalds * the cache line size of the I and D cache 361da177e4SLinus Torvalds */ 371da177e4SLinus Torvalds#define CACHE_DLINESIZE 32 381da177e4SLinus Torvalds 391da177e4SLinus Torvalds .text 401da177e4SLinus Torvalds/* 411da177e4SLinus Torvalds * cpu_arm926_proc_init() 421da177e4SLinus Torvalds */ 431da177e4SLinus TorvaldsENTRY(cpu_arm926_proc_init) 446ebbf2ceSRussell King ret lr 451da177e4SLinus Torvalds 461da177e4SLinus Torvalds/* 471da177e4SLinus Torvalds * cpu_arm926_proc_fin() 481da177e4SLinus Torvalds */ 491da177e4SLinus TorvaldsENTRY(cpu_arm926_proc_fin) 501da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0, 0 @ ctrl register 511da177e4SLinus Torvalds bic r0, r0, #0x1000 @ ...i............ 521da177e4SLinus Torvalds bic r0, r0, #0x000e @ ............wca. 531da177e4SLinus Torvalds mcr p15, 0, r0, c1, c0, 0 @ disable caches 546ebbf2ceSRussell King ret lr 551da177e4SLinus Torvalds 561da177e4SLinus Torvalds/* 571da177e4SLinus Torvalds * cpu_arm926_reset(loc) 581da177e4SLinus Torvalds * 591da177e4SLinus Torvalds * Perform a soft reset of the system. Put the CPU into the 601da177e4SLinus Torvalds * same state as it would be if it had been reset, and branch 611da177e4SLinus Torvalds * to what would be the reset vector. 621da177e4SLinus Torvalds * 631da177e4SLinus Torvalds * loc: location to jump to for soft reset 641da177e4SLinus Torvalds */ 651da177e4SLinus Torvalds .align 5 661a4baafaSWill Deacon .pushsection .idmap.text, "ax" 671da177e4SLinus TorvaldsENTRY(cpu_arm926_reset) 681da177e4SLinus Torvalds mov ip, #0 691da177e4SLinus Torvalds mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches 701da177e4SLinus Torvalds mcr p15, 0, ip, c7, c10, 4 @ drain WB 71d090dddaSHyok S. Choi#ifdef CONFIG_MMU 721da177e4SLinus Torvalds mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 73d090dddaSHyok S. Choi#endif 741da177e4SLinus Torvalds mrc p15, 0, ip, c1, c0, 0 @ ctrl register 751da177e4SLinus Torvalds bic ip, ip, #0x000f @ ............wcam 761da177e4SLinus Torvalds bic ip, ip, #0x1100 @ ...i...s........ 771da177e4SLinus Torvalds mcr p15, 0, ip, c1, c0, 0 @ ctrl register 786ebbf2ceSRussell King ret r0 791a4baafaSWill DeaconENDPROC(cpu_arm926_reset) 801a4baafaSWill Deacon .popsection 811da177e4SLinus Torvalds 821da177e4SLinus Torvalds/* 831da177e4SLinus Torvalds * cpu_arm926_do_idle() 841da177e4SLinus Torvalds * 851da177e4SLinus Torvalds * Called with IRQs disabled 861da177e4SLinus Torvalds */ 871da177e4SLinus Torvalds .align 10 881da177e4SLinus TorvaldsENTRY(cpu_arm926_do_idle) 891da177e4SLinus Torvalds mov r0, #0 901da177e4SLinus Torvalds mrc p15, 0, r1, c1, c0, 0 @ Read control register 911da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer 921da177e4SLinus Torvalds bic r2, r1, #1 << 12 930214f922SRussell King mrs r3, cpsr @ Disable FIQs while Icache 940214f922SRussell King orr ip, r3, #PSR_F_BIT @ is disabled 950214f922SRussell King msr cpsr_c, ip 961da177e4SLinus Torvalds mcr p15, 0, r2, c1, c0, 0 @ Disable I cache 971da177e4SLinus Torvalds mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 981da177e4SLinus Torvalds mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable 990214f922SRussell King msr cpsr_c, r3 @ Restore FIQ state 1006ebbf2ceSRussell King ret lr 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds/* 103c8c90860SMika Westerberg * flush_icache_all() 104c8c90860SMika Westerberg * 105c8c90860SMika Westerberg * Unconditionally clean and invalidate the entire icache. 106c8c90860SMika Westerberg */ 107c8c90860SMika WesterbergENTRY(arm926_flush_icache_all) 108c8c90860SMika Westerberg mov r0, #0 109c8c90860SMika Westerberg mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 1106ebbf2ceSRussell King ret lr 111c8c90860SMika WesterbergENDPROC(arm926_flush_icache_all) 112c8c90860SMika Westerberg 113c8c90860SMika Westerberg/* 1141da177e4SLinus Torvalds * flush_user_cache_all() 1151da177e4SLinus Torvalds * 1161da177e4SLinus Torvalds * Clean and invalidate all cache entries in a particular 1171da177e4SLinus Torvalds * address space. 1181da177e4SLinus Torvalds */ 1191da177e4SLinus TorvaldsENTRY(arm926_flush_user_cache_all) 1201da177e4SLinus Torvalds /* FALLTHROUGH */ 1211da177e4SLinus Torvalds 1221da177e4SLinus Torvalds/* 1231da177e4SLinus Torvalds * flush_kern_cache_all() 1241da177e4SLinus Torvalds * 1251da177e4SLinus Torvalds * Clean and invalidate the entire cache. 1261da177e4SLinus Torvalds */ 1271da177e4SLinus TorvaldsENTRY(arm926_flush_kern_cache_all) 1281da177e4SLinus Torvalds mov r2, #VM_EXEC 1291da177e4SLinus Torvalds mov ip, #0 1301da177e4SLinus Torvalds__flush_whole_cache: 1311da177e4SLinus Torvalds#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH 1321da177e4SLinus Torvalds mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache 1331da177e4SLinus Torvalds#else 1349f1984c6SStefan Agner1: mrc p15, 0, APSR_nzcv, c7, c14, 3 @ test,clean,invalidate 1351da177e4SLinus Torvalds bne 1b 1361da177e4SLinus Torvalds#endif 1371da177e4SLinus Torvalds tst r2, #VM_EXEC 1381da177e4SLinus Torvalds mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 1391da177e4SLinus Torvalds mcrne p15, 0, ip, c7, c10, 4 @ drain WB 1406ebbf2ceSRussell King ret lr 1411da177e4SLinus Torvalds 1421da177e4SLinus Torvalds/* 1431da177e4SLinus Torvalds * flush_user_cache_range(start, end, flags) 1441da177e4SLinus Torvalds * 1451da177e4SLinus Torvalds * Clean and invalidate a range of cache entries in the 1461da177e4SLinus Torvalds * specified address range. 1471da177e4SLinus Torvalds * 1481da177e4SLinus Torvalds * - start - start address (inclusive) 1491da177e4SLinus Torvalds * - end - end address (exclusive) 1501da177e4SLinus Torvalds * - flags - vm_flags describing address space 1511da177e4SLinus Torvalds */ 1521da177e4SLinus TorvaldsENTRY(arm926_flush_user_cache_range) 1531da177e4SLinus Torvalds mov ip, #0 1541da177e4SLinus Torvalds sub r3, r1, r0 @ calculate total size 1551da177e4SLinus Torvalds cmp r3, #CACHE_DLIMIT 1561da177e4SLinus Torvalds bgt __flush_whole_cache 1571da177e4SLinus Torvalds1: tst r2, #VM_EXEC 1581da177e4SLinus Torvalds#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH 1591da177e4SLinus Torvalds mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 1601da177e4SLinus Torvalds mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry 1611da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 1621da177e4SLinus Torvalds mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 1631da177e4SLinus Torvalds mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry 1641da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 1651da177e4SLinus Torvalds#else 1661da177e4SLinus Torvalds mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry 1671da177e4SLinus Torvalds mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry 1681da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 1691da177e4SLinus Torvalds mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry 1701da177e4SLinus Torvalds mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry 1711da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 1721da177e4SLinus Torvalds#endif 1731da177e4SLinus Torvalds cmp r0, r1 1741da177e4SLinus Torvalds blo 1b 1751da177e4SLinus Torvalds tst r2, #VM_EXEC 1761da177e4SLinus Torvalds mcrne p15, 0, ip, c7, c10, 4 @ drain WB 1776ebbf2ceSRussell King ret lr 1781da177e4SLinus Torvalds 1791da177e4SLinus Torvalds/* 1801da177e4SLinus Torvalds * coherent_kern_range(start, end) 1811da177e4SLinus Torvalds * 1821da177e4SLinus Torvalds * Ensure coherency between the Icache and the Dcache in the 1831da177e4SLinus Torvalds * region described by start, end. If you have non-snooping 1841da177e4SLinus Torvalds * Harvard caches, you need to implement this function. 1851da177e4SLinus Torvalds * 1861da177e4SLinus Torvalds * - start - virtual start address 1871da177e4SLinus Torvalds * - end - virtual end address 1881da177e4SLinus Torvalds */ 1891da177e4SLinus TorvaldsENTRY(arm926_coherent_kern_range) 1901da177e4SLinus Torvalds /* FALLTHROUGH */ 1911da177e4SLinus Torvalds 1921da177e4SLinus Torvalds/* 1931da177e4SLinus Torvalds * coherent_user_range(start, end) 1941da177e4SLinus Torvalds * 1951da177e4SLinus Torvalds * Ensure coherency between the Icache and the Dcache in the 1961da177e4SLinus Torvalds * region described by start, end. If you have non-snooping 1971da177e4SLinus Torvalds * Harvard caches, you need to implement this function. 1981da177e4SLinus Torvalds * 1991da177e4SLinus Torvalds * - start - virtual start address 2001da177e4SLinus Torvalds * - end - virtual end address 2011da177e4SLinus Torvalds */ 2021da177e4SLinus TorvaldsENTRY(arm926_coherent_user_range) 2031da177e4SLinus Torvalds bic r0, r0, #CACHE_DLINESIZE - 1 2041da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 2051da177e4SLinus Torvalds mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry 2061da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2071da177e4SLinus Torvalds cmp r0, r1 2081da177e4SLinus Torvalds blo 1b 2091da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain WB 210c5102f59SWill Deacon mov r0, #0 2116ebbf2ceSRussell King ret lr 2121da177e4SLinus Torvalds 2131da177e4SLinus Torvalds/* 2142c9b9c84SRussell King * flush_kern_dcache_area(void *addr, size_t size) 2151da177e4SLinus Torvalds * 2161da177e4SLinus Torvalds * Ensure no D cache aliasing occurs, either with itself or 2171da177e4SLinus Torvalds * the I cache 2181da177e4SLinus Torvalds * 2192c9b9c84SRussell King * - addr - kernel address 2202c9b9c84SRussell King * - size - region size 2211da177e4SLinus Torvalds */ 2222c9b9c84SRussell KingENTRY(arm926_flush_kern_dcache_area) 2232c9b9c84SRussell King add r1, r0, r1 2241da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 2251da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2261da177e4SLinus Torvalds cmp r0, r1 2271da177e4SLinus Torvalds blo 1b 2281da177e4SLinus Torvalds mov r0, #0 2291da177e4SLinus Torvalds mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 2301da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain WB 2316ebbf2ceSRussell King ret lr 2321da177e4SLinus Torvalds 2331da177e4SLinus Torvalds/* 2341da177e4SLinus Torvalds * dma_inv_range(start, end) 2351da177e4SLinus Torvalds * 2361da177e4SLinus Torvalds * Invalidate (discard) the specified virtual address range. 2371da177e4SLinus Torvalds * May not write back any entries. If 'start' or 'end' 2381da177e4SLinus Torvalds * are not cache line aligned, those lines must be written 2391da177e4SLinus Torvalds * back. 2401da177e4SLinus Torvalds * 2411da177e4SLinus Torvalds * - start - virtual start address 2421da177e4SLinus Torvalds * - end - virtual end address 2431da177e4SLinus Torvalds * 2441da177e4SLinus Torvalds * (same as v4wb) 2451da177e4SLinus Torvalds */ 246702b94bfSRussell Kingarm926_dma_inv_range: 2471da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH 2481da177e4SLinus Torvalds tst r0, #CACHE_DLINESIZE - 1 2491da177e4SLinus Torvalds mcrne p15, 0, r0, c7, c10, 1 @ clean D entry 2501da177e4SLinus Torvalds tst r1, #CACHE_DLINESIZE - 1 2511da177e4SLinus Torvalds mcrne p15, 0, r1, c7, c10, 1 @ clean D entry 2521da177e4SLinus Torvalds#endif 2531da177e4SLinus Torvalds bic r0, r0, #CACHE_DLINESIZE - 1 2541da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 2551da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2561da177e4SLinus Torvalds cmp r0, r1 2571da177e4SLinus Torvalds blo 1b 2581da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain WB 2596ebbf2ceSRussell King ret lr 2601da177e4SLinus Torvalds 2611da177e4SLinus Torvalds/* 2621da177e4SLinus Torvalds * dma_clean_range(start, end) 2631da177e4SLinus Torvalds * 2641da177e4SLinus Torvalds * Clean the specified virtual address range. 2651da177e4SLinus Torvalds * 2661da177e4SLinus Torvalds * - start - virtual start address 2671da177e4SLinus Torvalds * - end - virtual end address 2681da177e4SLinus Torvalds * 2691da177e4SLinus Torvalds * (same as v4wb) 2701da177e4SLinus Torvalds */ 271702b94bfSRussell Kingarm926_dma_clean_range: 2721da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH 2731da177e4SLinus Torvalds bic r0, r0, #CACHE_DLINESIZE - 1 2741da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 2751da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2761da177e4SLinus Torvalds cmp r0, r1 2771da177e4SLinus Torvalds blo 1b 2781da177e4SLinus Torvalds#endif 2791da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain WB 2806ebbf2ceSRussell King ret lr 2811da177e4SLinus Torvalds 2821da177e4SLinus Torvalds/* 2831da177e4SLinus Torvalds * dma_flush_range(start, end) 2841da177e4SLinus Torvalds * 2851da177e4SLinus Torvalds * Clean and invalidate the specified virtual address range. 2861da177e4SLinus Torvalds * 2871da177e4SLinus Torvalds * - start - virtual start address 2881da177e4SLinus Torvalds * - end - virtual end address 2891da177e4SLinus Torvalds */ 2901da177e4SLinus TorvaldsENTRY(arm926_dma_flush_range) 2911da177e4SLinus Torvalds bic r0, r0, #CACHE_DLINESIZE - 1 2921da177e4SLinus Torvalds1: 2931da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH 2941da177e4SLinus Torvalds mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 2951da177e4SLinus Torvalds#else 296b3a8b751SLennert Buytenhek mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 2971da177e4SLinus Torvalds#endif 2981da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2991da177e4SLinus Torvalds cmp r0, r1 3001da177e4SLinus Torvalds blo 1b 3011da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain WB 3026ebbf2ceSRussell King ret lr 3031da177e4SLinus Torvalds 304a9c9147eSRussell King/* 305a9c9147eSRussell King * dma_map_area(start, size, dir) 306a9c9147eSRussell King * - start - kernel virtual start address 307a9c9147eSRussell King * - size - size of region 308a9c9147eSRussell King * - dir - DMA direction 309a9c9147eSRussell King */ 310a9c9147eSRussell KingENTRY(arm926_dma_map_area) 311a9c9147eSRussell King add r1, r1, r0 312a9c9147eSRussell King cmp r2, #DMA_TO_DEVICE 313a9c9147eSRussell King beq arm926_dma_clean_range 314a9c9147eSRussell King bcs arm926_dma_inv_range 315a9c9147eSRussell King b arm926_dma_flush_range 316a9c9147eSRussell KingENDPROC(arm926_dma_map_area) 317a9c9147eSRussell King 318a9c9147eSRussell King/* 319a9c9147eSRussell King * dma_unmap_area(start, size, dir) 320a9c9147eSRussell King * - start - kernel virtual start address 321a9c9147eSRussell King * - size - size of region 322a9c9147eSRussell King * - dir - DMA direction 323a9c9147eSRussell King */ 324a9c9147eSRussell KingENTRY(arm926_dma_unmap_area) 3256ebbf2ceSRussell King ret lr 326a9c9147eSRussell KingENDPROC(arm926_dma_unmap_area) 327a9c9147eSRussell King 328031bd879SLorenzo Pieralisi .globl arm926_flush_kern_cache_louis 329031bd879SLorenzo Pieralisi .equ arm926_flush_kern_cache_louis, arm926_flush_kern_cache_all 330031bd879SLorenzo Pieralisi 331be90da45SDave Martin @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S) 332be90da45SDave Martin define_cache_functions arm926 3331da177e4SLinus Torvalds 3341da177e4SLinus TorvaldsENTRY(cpu_arm926_dcache_clean_area) 3351da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH 3361da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 3371da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 3381da177e4SLinus Torvalds subs r1, r1, #CACHE_DLINESIZE 3391da177e4SLinus Torvalds bhi 1b 3401da177e4SLinus Torvalds#endif 3411da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain WB 3426ebbf2ceSRussell King ret lr 3431da177e4SLinus Torvalds 3441da177e4SLinus Torvalds/* =============================== PageTable ============================== */ 3451da177e4SLinus Torvalds 3461da177e4SLinus Torvalds/* 3471da177e4SLinus Torvalds * cpu_arm926_switch_mm(pgd) 3481da177e4SLinus Torvalds * 3491da177e4SLinus Torvalds * Set the translation base pointer to be as described by pgd. 3501da177e4SLinus Torvalds * 3511da177e4SLinus Torvalds * pgd: new page tables 3521da177e4SLinus Torvalds */ 3531da177e4SLinus Torvalds .align 5 3541da177e4SLinus TorvaldsENTRY(cpu_arm926_switch_mm) 355d090dddaSHyok S. Choi#ifdef CONFIG_MMU 3561da177e4SLinus Torvalds mov ip, #0 3571da177e4SLinus Torvalds#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH 3581da177e4SLinus Torvalds mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache 3591da177e4SLinus Torvalds#else 3601da177e4SLinus Torvalds@ && 'Clean & Invalidate whole DCache' 3619f1984c6SStefan Agner1: mrc p15, 0, APSR_nzcv, c7, c14, 3 @ test,clean,invalidate 3621da177e4SLinus Torvalds bne 1b 3631da177e4SLinus Torvalds#endif 3641da177e4SLinus Torvalds mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache 3651da177e4SLinus Torvalds mcr p15, 0, ip, c7, c10, 4 @ drain WB 3661da177e4SLinus Torvalds mcr p15, 0, r0, c2, c0, 0 @ load page table pointer 3671da177e4SLinus Torvalds mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 368d090dddaSHyok S. Choi#endif 3696ebbf2ceSRussell King ret lr 3701da177e4SLinus Torvalds 3711da177e4SLinus Torvalds/* 372ad1ae2feSRussell King * cpu_arm926_set_pte_ext(ptep, pte, ext) 3731da177e4SLinus Torvalds * 3741da177e4SLinus Torvalds * Set a PTE and flush it out 3751da177e4SLinus Torvalds */ 3761da177e4SLinus Torvalds .align 5 377ad1ae2feSRussell KingENTRY(cpu_arm926_set_pte_ext) 378d090dddaSHyok S. Choi#ifdef CONFIG_MMU 379da091653SRussell King armv3_set_pte_ext 3801da177e4SLinus Torvalds mov r0, r0 3811da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH 3821da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 1 @ clean D entry 3831da177e4SLinus Torvalds#endif 3841da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain WB 385d090dddaSHyok S. Choi#endif 3866ebbf2ceSRussell King ret lr 3871da177e4SLinus Torvalds 388f6b0fa02SRussell King/* Suspend/resume support: taken from arch/arm/plat-s3c24xx/sleep.S */ 389f6b0fa02SRussell King.globl cpu_arm926_suspend_size 390de8e71caSRussell King.equ cpu_arm926_suspend_size, 4 * 3 391b6c7aabdSRussell King#ifdef CONFIG_ARM_CPU_SUSPEND 392f6b0fa02SRussell KingENTRY(cpu_arm926_do_suspend) 393de8e71caSRussell King stmfd sp!, {r4 - r6, lr} 394f6b0fa02SRussell King mrc p15, 0, r4, c13, c0, 0 @ PID 395f6b0fa02SRussell King mrc p15, 0, r5, c3, c0, 0 @ Domain ID 396de8e71caSRussell King mrc p15, 0, r6, c1, c0, 0 @ Control register 397de8e71caSRussell King stmia r0, {r4 - r6} 398de8e71caSRussell King ldmfd sp!, {r4 - r6, pc} 399f6b0fa02SRussell KingENDPROC(cpu_arm926_do_suspend) 400f6b0fa02SRussell King 401f6b0fa02SRussell KingENTRY(cpu_arm926_do_resume) 402f6b0fa02SRussell King mov ip, #0 403f6b0fa02SRussell King mcr p15, 0, ip, c8, c7, 0 @ invalidate I+D TLBs 404f6b0fa02SRussell King mcr p15, 0, ip, c7, c7, 0 @ invalidate I+D caches 405de8e71caSRussell King ldmia r0, {r4 - r6} 406f6b0fa02SRussell King mcr p15, 0, r4, c13, c0, 0 @ PID 407f6b0fa02SRussell King mcr p15, 0, r5, c3, c0, 0 @ Domain ID 408de8e71caSRussell King mcr p15, 0, r1, c2, c0, 0 @ TTB address 409de8e71caSRussell King mov r0, r6 @ control register 410f6b0fa02SRussell King b cpu_resume_mmu 411f6b0fa02SRussell KingENDPROC(cpu_arm926_do_resume) 412f6b0fa02SRussell King#endif 413f6b0fa02SRussell King 4141da177e4SLinus Torvalds .type __arm926_setup, #function 4151da177e4SLinus Torvalds__arm926_setup: 4161da177e4SLinus Torvalds mov r0, #0 4171da177e4SLinus Torvalds mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4 4181da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4 419d090dddaSHyok S. Choi#ifdef CONFIG_MMU 4201da177e4SLinus Torvalds mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4 421d090dddaSHyok S. Choi#endif 4221da177e4SLinus Torvalds 4231da177e4SLinus Torvalds 4241da177e4SLinus Torvalds#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH 4251da177e4SLinus Torvalds mov r0, #4 @ disable write-back on caches explicitly 4261da177e4SLinus Torvalds mcr p15, 7, r0, c15, c0, 0 4271da177e4SLinus Torvalds#endif 4281da177e4SLinus Torvalds 42922b19086SRussell King adr r5, arm926_crval 43022b19086SRussell King ldmia r5, {r5, r6} 4311da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0 @ get control register v4 4321da177e4SLinus Torvalds bic r0, r0, r5 43322b19086SRussell King orr r0, r0, r6 4341da177e4SLinus Torvalds#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN 4351da177e4SLinus Torvalds orr r0, r0, #0x4000 @ .1.. .... .... .... 4361da177e4SLinus Torvalds#endif 4376ebbf2ceSRussell King ret lr 4381da177e4SLinus Torvalds .size __arm926_setup, . - __arm926_setup 4391da177e4SLinus Torvalds 4401da177e4SLinus Torvalds /* 4411da177e4SLinus Torvalds * R 4421da177e4SLinus Torvalds * .RVI ZFRS BLDP WCAM 4431da177e4SLinus Torvalds * .011 0001 ..11 0101 4441da177e4SLinus Torvalds * 4451da177e4SLinus Torvalds */ 44622b19086SRussell King .type arm926_crval, #object 44722b19086SRussell Kingarm926_crval: 44822b19086SRussell King crval clear=0x00007f3f, mmuset=0x00003135, ucset=0x00001134 4491da177e4SLinus Torvalds 4501da177e4SLinus Torvalds __INITDATA 4511da177e4SLinus Torvalds 452be90da45SDave Martin @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) 453be90da45SDave Martin define_processor_functions arm926, dabort=v5tj_early_abort, pabort=legacy_pabort, suspend=1 4541da177e4SLinus Torvalds 4551da177e4SLinus Torvalds .section ".rodata" 4561da177e4SLinus Torvalds 457be90da45SDave Martin string cpu_arch_name, "armv5tej" 458be90da45SDave Martin string cpu_elf_name, "v5" 459be90da45SDave Martin string cpu_arm926_name, "ARM926EJ-S" 4601da177e4SLinus Torvalds 4611da177e4SLinus Torvalds .align 4621da177e4SLinus Torvalds 463790756c7SNick Desaulniers .section ".proc.info.init", "a" 4641da177e4SLinus Torvalds 4651da177e4SLinus Torvalds .type __arm926_proc_info,#object 4661da177e4SLinus Torvalds__arm926_proc_info: 4671da177e4SLinus Torvalds .long 0x41069260 @ ARM926EJ-S (v5TEJ) 4681da177e4SLinus Torvalds .long 0xff0ffff0 4691da177e4SLinus Torvalds .long PMD_TYPE_SECT | \ 4701da177e4SLinus Torvalds PMD_SECT_BUFFERABLE | \ 4711da177e4SLinus Torvalds PMD_SECT_CACHEABLE | \ 4721da177e4SLinus Torvalds PMD_BIT4 | \ 4731da177e4SLinus Torvalds PMD_SECT_AP_WRITE | \ 4741da177e4SLinus Torvalds PMD_SECT_AP_READ 4758799ee9fSRussell King .long PMD_TYPE_SECT | \ 4768799ee9fSRussell King PMD_BIT4 | \ 4778799ee9fSRussell King PMD_SECT_AP_WRITE | \ 4788799ee9fSRussell King PMD_SECT_AP_READ 479bf35706fSArd Biesheuvel initfn __arm926_setup, __arm926_proc_info 4801da177e4SLinus Torvalds .long cpu_arch_name 4811da177e4SLinus Torvalds .long cpu_elf_name 482efe90d27SRussell King .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA 4831da177e4SLinus Torvalds .long cpu_arm926_name 4841da177e4SLinus Torvalds .long arm926_processor_functions 4851da177e4SLinus Torvalds .long v4wbi_tlb_fns 4861da177e4SLinus Torvalds .long v4wb_user_fns 4871da177e4SLinus Torvalds .long arm926_cache_fns 4881da177e4SLinus Torvalds .size __arm926_proc_info, . - __arm926_proc_info 489