xref: /openbmc/linux/arch/arm/mm/proc-arm920.S (revision 4b4193256c8d3bc3a5397b5cd9494c2ad386317d)
11a59d1b8SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */
21da177e4SLinus Torvalds/*
31da177e4SLinus Torvalds *  linux/arch/arm/mm/proc-arm920.S: MMU functions for ARM920
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds *  Copyright (C) 1999,2000 ARM Limited
61da177e4SLinus Torvalds *  Copyright (C) 2000 Deep Blue Solutions Ltd.
7d090dddaSHyok S. Choi *  hacked for non-paged-MM by Hyok S. Choi, 2003.
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds * These are the low level assembler for performing cache and TLB
101da177e4SLinus Torvalds * functions on the arm920.
111da177e4SLinus Torvalds *
121da177e4SLinus Torvalds *  CONFIG_CPU_ARM920_CPU_IDLE -> nohlt
131da177e4SLinus Torvalds */
141da177e4SLinus Torvalds#include <linux/linkage.h>
151da177e4SLinus Torvalds#include <linux/init.h>
16*65fddcfcSMike Rapoport#include <linux/pgtable.h>
171da177e4SLinus Torvalds#include <asm/assembler.h>
185ec9407dSRussell King#include <asm/hwcap.h>
1974945c86SRussell King#include <asm/pgtable-hwdef.h>
201da177e4SLinus Torvalds#include <asm/page.h>
211da177e4SLinus Torvalds#include <asm/ptrace.h>
221da177e4SLinus Torvalds#include "proc-macros.S"
231da177e4SLinus Torvalds
241da177e4SLinus Torvalds/*
251da177e4SLinus Torvalds * The size of one data cache line.
261da177e4SLinus Torvalds */
271da177e4SLinus Torvalds#define CACHE_DLINESIZE	32
281da177e4SLinus Torvalds
291da177e4SLinus Torvalds/*
301da177e4SLinus Torvalds * The number of data cache segments.
311da177e4SLinus Torvalds */
321da177e4SLinus Torvalds#define CACHE_DSEGMENTS	8
331da177e4SLinus Torvalds
341da177e4SLinus Torvalds/*
351da177e4SLinus Torvalds * The number of lines in a cache segment.
361da177e4SLinus Torvalds */
371da177e4SLinus Torvalds#define CACHE_DENTRIES	64
381da177e4SLinus Torvalds
391da177e4SLinus Torvalds/*
401da177e4SLinus Torvalds * This is the size at which it becomes more efficient to
411da177e4SLinus Torvalds * clean the whole cache, rather than using the individual
4225985edcSLucas De Marchi * cache line maintenance instructions.
431da177e4SLinus Torvalds */
441da177e4SLinus Torvalds#define CACHE_DLIMIT	65536
451da177e4SLinus Torvalds
461da177e4SLinus Torvalds
471da177e4SLinus Torvalds	.text
481da177e4SLinus Torvalds/*
491da177e4SLinus Torvalds * cpu_arm920_proc_init()
501da177e4SLinus Torvalds */
511da177e4SLinus TorvaldsENTRY(cpu_arm920_proc_init)
526ebbf2ceSRussell King	ret	lr
531da177e4SLinus Torvalds
541da177e4SLinus Torvalds/*
551da177e4SLinus Torvalds * cpu_arm920_proc_fin()
561da177e4SLinus Torvalds */
571da177e4SLinus TorvaldsENTRY(cpu_arm920_proc_fin)
581da177e4SLinus Torvalds	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
591da177e4SLinus Torvalds	bic	r0, r0, #0x1000			@ ...i............
601da177e4SLinus Torvalds	bic	r0, r0, #0x000e			@ ............wca.
611da177e4SLinus Torvalds	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
626ebbf2ceSRussell King	ret	lr
631da177e4SLinus Torvalds
641da177e4SLinus Torvalds/*
651da177e4SLinus Torvalds * cpu_arm920_reset(loc)
661da177e4SLinus Torvalds *
671da177e4SLinus Torvalds * Perform a soft reset of the system.  Put the CPU into the
681da177e4SLinus Torvalds * same state as it would be if it had been reset, and branch
691da177e4SLinus Torvalds * to what would be the reset vector.
701da177e4SLinus Torvalds *
711da177e4SLinus Torvalds * loc: location to jump to for soft reset
721da177e4SLinus Torvalds */
731da177e4SLinus Torvalds	.align	5
741a4baafaSWill Deacon	.pushsection	.idmap.text, "ax"
751da177e4SLinus TorvaldsENTRY(cpu_arm920_reset)
761da177e4SLinus Torvalds	mov	ip, #0
771da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches
781da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
79d090dddaSHyok S. Choi#ifdef CONFIG_MMU
801da177e4SLinus Torvalds	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
81d090dddaSHyok S. Choi#endif
821da177e4SLinus Torvalds	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register
831da177e4SLinus Torvalds	bic	ip, ip, #0x000f			@ ............wcam
841da177e4SLinus Torvalds	bic	ip, ip, #0x1100			@ ...i...s........
851da177e4SLinus Torvalds	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
866ebbf2ceSRussell King	ret	r0
871a4baafaSWill DeaconENDPROC(cpu_arm920_reset)
881a4baafaSWill Deacon	.popsection
891da177e4SLinus Torvalds
901da177e4SLinus Torvalds/*
911da177e4SLinus Torvalds * cpu_arm920_do_idle()
921da177e4SLinus Torvalds */
931da177e4SLinus Torvalds	.align	5
941da177e4SLinus TorvaldsENTRY(cpu_arm920_do_idle)
951da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c0, 4		@ Wait for interrupt
966ebbf2ceSRussell King	ret	lr
971da177e4SLinus Torvalds
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
1001da177e4SLinus Torvalds
1011da177e4SLinus Torvalds/*
102c8c90860SMika Westerberg *	flush_icache_all()
103c8c90860SMika Westerberg *
104c8c90860SMika Westerberg *	Unconditionally clean and invalidate the entire icache.
105c8c90860SMika Westerberg */
106c8c90860SMika WesterbergENTRY(arm920_flush_icache_all)
107c8c90860SMika Westerberg	mov	r0, #0
108c8c90860SMika Westerberg	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
1096ebbf2ceSRussell King	ret	lr
110c8c90860SMika WesterbergENDPROC(arm920_flush_icache_all)
111c8c90860SMika Westerberg
112c8c90860SMika Westerberg/*
1131da177e4SLinus Torvalds *	flush_user_cache_all()
1141da177e4SLinus Torvalds *
1151da177e4SLinus Torvalds *	Invalidate all cache entries in a particular address
1161da177e4SLinus Torvalds *	space.
1171da177e4SLinus Torvalds */
1181da177e4SLinus TorvaldsENTRY(arm920_flush_user_cache_all)
1191da177e4SLinus Torvalds	/* FALLTHROUGH */
1201da177e4SLinus Torvalds
1211da177e4SLinus Torvalds/*
1221da177e4SLinus Torvalds *	flush_kern_cache_all()
1231da177e4SLinus Torvalds *
1241da177e4SLinus Torvalds *	Clean and invalidate the entire cache.
1251da177e4SLinus Torvalds */
1261da177e4SLinus TorvaldsENTRY(arm920_flush_kern_cache_all)
1271da177e4SLinus Torvalds	mov	r2, #VM_EXEC
1281da177e4SLinus Torvalds	mov	ip, #0
1291da177e4SLinus Torvalds__flush_whole_cache:
1301da177e4SLinus Torvalds	mov	r1, #(CACHE_DSEGMENTS - 1) << 5	@ 8 segments
1311da177e4SLinus Torvalds1:	orr	r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
1321da177e4SLinus Torvalds2:	mcr	p15, 0, r3, c7, c14, 2		@ clean+invalidate D index
1331da177e4SLinus Torvalds	subs	r3, r3, #1 << 26
1341da177e4SLinus Torvalds	bcs	2b				@ entries 63 to 0
1351da177e4SLinus Torvalds	subs	r1, r1, #1 << 5
1361da177e4SLinus Torvalds	bcs	1b				@ segments 7 to 0
1371da177e4SLinus Torvalds	tst	r2, #VM_EXEC
1381da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache
1391da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB
1406ebbf2ceSRussell King	ret	lr
1411da177e4SLinus Torvalds
1421da177e4SLinus Torvalds/*
1431da177e4SLinus Torvalds *	flush_user_cache_range(start, end, flags)
1441da177e4SLinus Torvalds *
1451da177e4SLinus Torvalds *	Invalidate a range of cache entries in the specified
1461da177e4SLinus Torvalds *	address space.
1471da177e4SLinus Torvalds *
1481da177e4SLinus Torvalds *	- start	- start address (inclusive)
1491da177e4SLinus Torvalds *	- end	- end address (exclusive)
1501da177e4SLinus Torvalds *	- flags	- vm_flags for address space
1511da177e4SLinus Torvalds */
1521da177e4SLinus TorvaldsENTRY(arm920_flush_user_cache_range)
1531da177e4SLinus Torvalds	mov	ip, #0
1541da177e4SLinus Torvalds	sub	r3, r1, r0			@ calculate total size
1551da177e4SLinus Torvalds	cmp	r3, #CACHE_DLIMIT
1561da177e4SLinus Torvalds	bhs	__flush_whole_cache
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry
1591da177e4SLinus Torvalds	tst	r2, #VM_EXEC
1601da177e4SLinus Torvalds	mcrne	p15, 0, r0, c7, c5, 1		@ invalidate I entry
1611da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
1621da177e4SLinus Torvalds	cmp	r0, r1
1631da177e4SLinus Torvalds	blo	1b
1641da177e4SLinus Torvalds	tst	r2, #VM_EXEC
1651da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB
1666ebbf2ceSRussell King	ret	lr
1671da177e4SLinus Torvalds
1681da177e4SLinus Torvalds/*
1691da177e4SLinus Torvalds *	coherent_kern_range(start, end)
1701da177e4SLinus Torvalds *
1711da177e4SLinus Torvalds *	Ensure coherency between the Icache and the Dcache in the
1721da177e4SLinus Torvalds *	region described by start, end.  If you have non-snooping
1731da177e4SLinus Torvalds *	Harvard caches, you need to implement this function.
1741da177e4SLinus Torvalds *
1751da177e4SLinus Torvalds *	- start	- virtual start address
1761da177e4SLinus Torvalds *	- end	- virtual end address
1771da177e4SLinus Torvalds */
1781da177e4SLinus TorvaldsENTRY(arm920_coherent_kern_range)
1791da177e4SLinus Torvalds	/* FALLTHROUGH */
1801da177e4SLinus Torvalds
1811da177e4SLinus Torvalds/*
1821da177e4SLinus Torvalds *	coherent_user_range(start, end)
1831da177e4SLinus Torvalds *
1841da177e4SLinus Torvalds *	Ensure coherency between the Icache and the Dcache in the
1851da177e4SLinus Torvalds *	region described by start, end.  If you have non-snooping
1861da177e4SLinus Torvalds *	Harvard caches, you need to implement this function.
1871da177e4SLinus Torvalds *
1881da177e4SLinus Torvalds *	- start	- virtual start address
1891da177e4SLinus Torvalds *	- end	- virtual end address
1901da177e4SLinus Torvalds */
1911da177e4SLinus TorvaldsENTRY(arm920_coherent_user_range)
1921da177e4SLinus Torvalds	bic	r0, r0, #CACHE_DLINESIZE - 1
1931da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
1941da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c5, 1		@ invalidate I entry
1951da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
1961da177e4SLinus Torvalds	cmp	r0, r1
1971da177e4SLinus Torvalds	blo	1b
1981da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
199c5102f59SWill Deacon	mov	r0, #0
2006ebbf2ceSRussell King	ret	lr
2011da177e4SLinus Torvalds
2021da177e4SLinus Torvalds/*
2032c9b9c84SRussell King *	flush_kern_dcache_area(void *addr, size_t size)
2041da177e4SLinus Torvalds *
2051da177e4SLinus Torvalds *	Ensure no D cache aliasing occurs, either with itself or
2061da177e4SLinus Torvalds *	the I cache
2071da177e4SLinus Torvalds *
2082c9b9c84SRussell King *	- addr	- kernel address
2092c9b9c84SRussell King *	- size	- region size
2101da177e4SLinus Torvalds */
2112c9b9c84SRussell KingENTRY(arm920_flush_kern_dcache_area)
2122c9b9c84SRussell King	add	r1, r0, r1
2131da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry
2141da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
2151da177e4SLinus Torvalds	cmp	r0, r1
2161da177e4SLinus Torvalds	blo	1b
2171da177e4SLinus Torvalds	mov	r0, #0
2181da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
2191da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
2206ebbf2ceSRussell King	ret	lr
2211da177e4SLinus Torvalds
2221da177e4SLinus Torvalds/*
2231da177e4SLinus Torvalds *	dma_inv_range(start, end)
2241da177e4SLinus Torvalds *
2251da177e4SLinus Torvalds *	Invalidate (discard) the specified virtual address range.
2261da177e4SLinus Torvalds *	May not write back any entries.  If 'start' or 'end'
2271da177e4SLinus Torvalds *	are not cache line aligned, those lines must be written
2281da177e4SLinus Torvalds *	back.
2291da177e4SLinus Torvalds *
2301da177e4SLinus Torvalds *	- start	- virtual start address
2311da177e4SLinus Torvalds *	- end	- virtual end address
2321da177e4SLinus Torvalds *
2331da177e4SLinus Torvalds * (same as v4wb)
2341da177e4SLinus Torvalds */
235702b94bfSRussell Kingarm920_dma_inv_range:
2361da177e4SLinus Torvalds	tst	r0, #CACHE_DLINESIZE - 1
2371da177e4SLinus Torvalds	bic	r0, r0, #CACHE_DLINESIZE - 1
2381da177e4SLinus Torvalds	mcrne	p15, 0, r0, c7, c10, 1		@ clean D entry
2391da177e4SLinus Torvalds	tst	r1, #CACHE_DLINESIZE - 1
2401da177e4SLinus Torvalds	mcrne	p15, 0, r1, c7, c10, 1		@ clean D entry
2411da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry
2421da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
2431da177e4SLinus Torvalds	cmp	r0, r1
2441da177e4SLinus Torvalds	blo	1b
2451da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
2466ebbf2ceSRussell King	ret	lr
2471da177e4SLinus Torvalds
2481da177e4SLinus Torvalds/*
2491da177e4SLinus Torvalds *	dma_clean_range(start, end)
2501da177e4SLinus Torvalds *
2511da177e4SLinus Torvalds *	Clean the specified virtual address range.
2521da177e4SLinus Torvalds *
2531da177e4SLinus Torvalds *	- start	- virtual start address
2541da177e4SLinus Torvalds *	- end	- virtual end address
2551da177e4SLinus Torvalds *
2561da177e4SLinus Torvalds * (same as v4wb)
2571da177e4SLinus Torvalds */
258702b94bfSRussell Kingarm920_dma_clean_range:
2591da177e4SLinus Torvalds	bic	r0, r0, #CACHE_DLINESIZE - 1
2601da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
2611da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
2621da177e4SLinus Torvalds	cmp	r0, r1
2631da177e4SLinus Torvalds	blo	1b
2641da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
2656ebbf2ceSRussell King	ret	lr
2661da177e4SLinus Torvalds
2671da177e4SLinus Torvalds/*
2681da177e4SLinus Torvalds *	dma_flush_range(start, end)
2691da177e4SLinus Torvalds *
2701da177e4SLinus Torvalds *	Clean and invalidate the specified virtual address range.
2711da177e4SLinus Torvalds *
2721da177e4SLinus Torvalds *	- start	- virtual start address
2731da177e4SLinus Torvalds *	- end	- virtual end address
2741da177e4SLinus Torvalds */
2751da177e4SLinus TorvaldsENTRY(arm920_dma_flush_range)
2761da177e4SLinus Torvalds	bic	r0, r0, #CACHE_DLINESIZE - 1
2771da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry
2781da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
2791da177e4SLinus Torvalds	cmp	r0, r1
2801da177e4SLinus Torvalds	blo	1b
2811da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
2826ebbf2ceSRussell King	ret	lr
2831da177e4SLinus Torvalds
284a9c9147eSRussell King/*
285a9c9147eSRussell King *	dma_map_area(start, size, dir)
286a9c9147eSRussell King *	- start	- kernel virtual start address
287a9c9147eSRussell King *	- size	- size of region
288a9c9147eSRussell King *	- dir	- DMA direction
289a9c9147eSRussell King */
290a9c9147eSRussell KingENTRY(arm920_dma_map_area)
291a9c9147eSRussell King	add	r1, r1, r0
292a9c9147eSRussell King	cmp	r2, #DMA_TO_DEVICE
293a9c9147eSRussell King	beq	arm920_dma_clean_range
294a9c9147eSRussell King	bcs	arm920_dma_inv_range
295a9c9147eSRussell King	b	arm920_dma_flush_range
296a9c9147eSRussell KingENDPROC(arm920_dma_map_area)
297a9c9147eSRussell King
298a9c9147eSRussell King/*
299a9c9147eSRussell King *	dma_unmap_area(start, size, dir)
300a9c9147eSRussell King *	- start	- kernel virtual start address
301a9c9147eSRussell King *	- size	- size of region
302a9c9147eSRussell King *	- dir	- DMA direction
303a9c9147eSRussell King */
304a9c9147eSRussell KingENTRY(arm920_dma_unmap_area)
3056ebbf2ceSRussell King	ret	lr
306a9c9147eSRussell KingENDPROC(arm920_dma_unmap_area)
307a9c9147eSRussell King
308031bd879SLorenzo Pieralisi	.globl	arm920_flush_kern_cache_louis
309031bd879SLorenzo Pieralisi	.equ	arm920_flush_kern_cache_louis, arm920_flush_kern_cache_all
310031bd879SLorenzo Pieralisi
31168f5e1acSDave Martin	@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
31268f5e1acSDave Martin	define_cache_functions arm920
3131da177e4SLinus Torvalds#endif
3141da177e4SLinus Torvalds
3151da177e4SLinus Torvalds
3161da177e4SLinus TorvaldsENTRY(cpu_arm920_dcache_clean_area)
3171da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
3181da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
3191da177e4SLinus Torvalds	subs	r1, r1, #CACHE_DLINESIZE
3201da177e4SLinus Torvalds	bhi	1b
3216ebbf2ceSRussell King	ret	lr
3221da177e4SLinus Torvalds
3231da177e4SLinus Torvalds/* =============================== PageTable ============================== */
3241da177e4SLinus Torvalds
3251da177e4SLinus Torvalds/*
3261da177e4SLinus Torvalds * cpu_arm920_switch_mm(pgd)
3271da177e4SLinus Torvalds *
3281da177e4SLinus Torvalds * Set the translation base pointer to be as described by pgd.
3291da177e4SLinus Torvalds *
3301da177e4SLinus Torvalds * pgd: new page tables
3311da177e4SLinus Torvalds */
3321da177e4SLinus Torvalds	.align	5
3331da177e4SLinus TorvaldsENTRY(cpu_arm920_switch_mm)
334d090dddaSHyok S. Choi#ifdef CONFIG_MMU
3351da177e4SLinus Torvalds	mov	ip, #0
3361da177e4SLinus Torvalds#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
3371da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c6, 0		@ invalidate D cache
3381da177e4SLinus Torvalds#else
3391da177e4SLinus Torvalds@ && 'Clean & Invalidate whole DCache'
3401da177e4SLinus Torvalds@ && Re-written to use Index Ops.
3411da177e4SLinus Torvalds@ && Uses registers r1, r3 and ip
3421da177e4SLinus Torvalds
3431da177e4SLinus Torvalds	mov	r1, #(CACHE_DSEGMENTS - 1) << 5	@ 8 segments
3441da177e4SLinus Torvalds1:	orr	r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
3451da177e4SLinus Torvalds2:	mcr	p15, 0, r3, c7, c14, 2		@ clean & invalidate D index
3461da177e4SLinus Torvalds	subs	r3, r3, #1 << 26
3471da177e4SLinus Torvalds	bcs	2b				@ entries 63 to 0
3481da177e4SLinus Torvalds	subs	r1, r1, #1 << 5
3491da177e4SLinus Torvalds	bcs	1b				@ segments 7 to 0
3501da177e4SLinus Torvalds#endif
3511da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c5, 0		@ invalidate I cache
3521da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
3531da177e4SLinus Torvalds	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
3541da177e4SLinus Torvalds	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
355d090dddaSHyok S. Choi#endif
3566ebbf2ceSRussell King	ret	lr
3571da177e4SLinus Torvalds
3581da177e4SLinus Torvalds/*
359ad1ae2feSRussell King * cpu_arm920_set_pte(ptep, pte, ext)
3601da177e4SLinus Torvalds *
3611da177e4SLinus Torvalds * Set a PTE and flush it out
3621da177e4SLinus Torvalds */
3631da177e4SLinus Torvalds	.align	5
364ad1ae2feSRussell KingENTRY(cpu_arm920_set_pte_ext)
365d090dddaSHyok S. Choi#ifdef CONFIG_MMU
366da091653SRussell King	armv3_set_pte_ext
3671da177e4SLinus Torvalds	mov	r0, r0
3681da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
3691da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
370da091653SRussell King#endif
3716ebbf2ceSRussell King	ret	lr
3721da177e4SLinus Torvalds
373f6b0fa02SRussell King/* Suspend/resume support: taken from arch/arm/plat-s3c24xx/sleep.S */
374f6b0fa02SRussell King.globl	cpu_arm920_suspend_size
375de8e71caSRussell King.equ	cpu_arm920_suspend_size, 4 * 3
376b6c7aabdSRussell King#ifdef CONFIG_ARM_CPU_SUSPEND
377f6b0fa02SRussell KingENTRY(cpu_arm920_do_suspend)
378de8e71caSRussell King	stmfd	sp!, {r4 - r6, lr}
379f6b0fa02SRussell King	mrc	p15, 0, r4, c13, c0, 0	@ PID
380f6b0fa02SRussell King	mrc	p15, 0, r5, c3, c0, 0	@ Domain ID
381de8e71caSRussell King	mrc	p15, 0, r6, c1, c0, 0	@ Control register
382de8e71caSRussell King	stmia	r0, {r4 - r6}
383de8e71caSRussell King	ldmfd	sp!, {r4 - r6, pc}
384f6b0fa02SRussell KingENDPROC(cpu_arm920_do_suspend)
385f6b0fa02SRussell King
386f6b0fa02SRussell KingENTRY(cpu_arm920_do_resume)
387f6b0fa02SRussell King	mov	ip, #0
388f6b0fa02SRussell King	mcr	p15, 0, ip, c8, c7, 0	@ invalidate I+D TLBs
389f6b0fa02SRussell King	mcr	p15, 0, ip, c7, c7, 0	@ invalidate I+D caches
390de8e71caSRussell King	ldmia	r0, {r4 - r6}
391f6b0fa02SRussell King	mcr	p15, 0, r4, c13, c0, 0	@ PID
392f6b0fa02SRussell King	mcr	p15, 0, r5, c3, c0, 0	@ Domain ID
393de8e71caSRussell King	mcr	p15, 0, r1, c2, c0, 0	@ TTB address
394de8e71caSRussell King	mov	r0, r6			@ control register
395f6b0fa02SRussell King	b	cpu_resume_mmu
396f6b0fa02SRussell KingENDPROC(cpu_arm920_do_resume)
397f6b0fa02SRussell King#endif
398f6b0fa02SRussell King
3991da177e4SLinus Torvalds	.type	__arm920_setup, #function
4001da177e4SLinus Torvalds__arm920_setup:
4011da177e4SLinus Torvalds	mov	r0, #0
4021da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c7		@ invalidate I,D caches on v4
4031da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer on v4
404d090dddaSHyok S. Choi#ifdef CONFIG_MMU
4051da177e4SLinus Torvalds	mcr	p15, 0, r0, c8, c7		@ invalidate I,D TLBs on v4
406d090dddaSHyok S. Choi#endif
40722b19086SRussell King	adr	r5, arm920_crval
40822b19086SRussell King	ldmia	r5, {r5, r6}
4091da177e4SLinus Torvalds	mrc	p15, 0, r0, c1, c0		@ get control register v4
4101da177e4SLinus Torvalds	bic	r0, r0, r5
41122b19086SRussell King	orr	r0, r0, r6
4126ebbf2ceSRussell King	ret	lr
4131da177e4SLinus Torvalds	.size	__arm920_setup, . - __arm920_setup
4141da177e4SLinus Torvalds
4151da177e4SLinus Torvalds	/*
4161da177e4SLinus Torvalds	 *  R
4171da177e4SLinus Torvalds	 * .RVI ZFRS BLDP WCAM
4181da177e4SLinus Torvalds	 * ..11 0001 ..11 0101
4191da177e4SLinus Torvalds	 *
4201da177e4SLinus Torvalds	 */
42122b19086SRussell King	.type	arm920_crval, #object
42222b19086SRussell Kingarm920_crval:
42322b19086SRussell King	crval	clear=0x00003f3f, mmuset=0x00003135, ucset=0x00001130
4241da177e4SLinus Torvalds
4251da177e4SLinus Torvalds	__INITDATA
42668f5e1acSDave Martin	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
42768f5e1acSDave Martin	define_processor_functions arm920, dabort=v4t_early_abort, pabort=legacy_pabort, suspend=1
4281da177e4SLinus Torvalds
4291da177e4SLinus Torvalds	.section ".rodata"
4301da177e4SLinus Torvalds
43168f5e1acSDave Martin	string	cpu_arch_name, "armv4t"
43268f5e1acSDave Martin	string	cpu_elf_name, "v4"
43368f5e1acSDave Martin	string	cpu_arm920_name, "ARM920T"
4341da177e4SLinus Torvalds
4351da177e4SLinus Torvalds	.align
4361da177e4SLinus Torvalds
437790756c7SNick Desaulniers	.section ".proc.info.init", "a"
4381da177e4SLinus Torvalds
4391da177e4SLinus Torvalds	.type	__arm920_proc_info,#object
4401da177e4SLinus Torvalds__arm920_proc_info:
4411da177e4SLinus Torvalds	.long	0x41009200
4421da177e4SLinus Torvalds	.long	0xff00fff0
4431da177e4SLinus Torvalds	.long   PMD_TYPE_SECT | \
4441da177e4SLinus Torvalds		PMD_SECT_BUFFERABLE | \
4451da177e4SLinus Torvalds		PMD_SECT_CACHEABLE | \
4461da177e4SLinus Torvalds		PMD_BIT4 | \
4471da177e4SLinus Torvalds		PMD_SECT_AP_WRITE | \
4481da177e4SLinus Torvalds		PMD_SECT_AP_READ
4498799ee9fSRussell King	.long   PMD_TYPE_SECT | \
4508799ee9fSRussell King		PMD_BIT4 | \
4518799ee9fSRussell King		PMD_SECT_AP_WRITE | \
4528799ee9fSRussell King		PMD_SECT_AP_READ
453bf35706fSArd Biesheuvel	initfn	__arm920_setup, __arm920_proc_info
4541da177e4SLinus Torvalds	.long	cpu_arch_name
4551da177e4SLinus Torvalds	.long	cpu_elf_name
4561da177e4SLinus Torvalds	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
4571da177e4SLinus Torvalds	.long	cpu_arm920_name
4581da177e4SLinus Torvalds	.long	arm920_processor_functions
4591da177e4SLinus Torvalds	.long	v4wbi_tlb_fns
4601da177e4SLinus Torvalds	.long	v4wb_user_fns
4611da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
4621da177e4SLinus Torvalds	.long	arm920_cache_fns
4631da177e4SLinus Torvalds#else
4641da177e4SLinus Torvalds	.long	v4wt_cache_fns
4651da177e4SLinus Torvalds#endif
4661da177e4SLinus Torvalds	.size	__arm920_proc_info, . - __arm920_proc_info
467