11da177e4SLinus Torvalds/* 21da177e4SLinus Torvalds * linux/arch/arm/mm/proc-arm720.S: MMU functions for ARM720 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Copyright (C) 2000 Steve Hill (sjhill@cotw.com) 51da177e4SLinus Torvalds * Rob Scott (rscott@mtrob.fdns.net) 61da177e4SLinus Torvalds * Copyright (C) 2000 ARM Limited, Deep Blue Solutions Ltd. 7d090dddaSHyok S. Choi * hacked for non-paged-MM by Hyok S. Choi, 2004. 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify 101da177e4SLinus Torvalds * it under the terms of the GNU General Public License as published by 111da177e4SLinus Torvalds * the Free Software Foundation; either version 2 of the License, or 121da177e4SLinus Torvalds * (at your option) any later version. 131da177e4SLinus Torvalds * 141da177e4SLinus Torvalds * This program is distributed in the hope that it will be useful, 151da177e4SLinus Torvalds * but WITHOUT ANY WARRANTY; without even the implied warranty of 161da177e4SLinus Torvalds * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 171da177e4SLinus Torvalds * GNU General Public License for more details. 181da177e4SLinus Torvalds * 191da177e4SLinus Torvalds * You should have received a copy of the GNU General Public License 201da177e4SLinus Torvalds * along with this program; if not, write to the Free Software 211da177e4SLinus Torvalds * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 221da177e4SLinus Torvalds * 231da177e4SLinus Torvalds * 241da177e4SLinus Torvalds * These are the low level assembler for performing cache and TLB 251da177e4SLinus Torvalds * functions on the ARM720T. The ARM720T has a writethrough IDC 261da177e4SLinus Torvalds * cache, so we don't need to clean it. 271da177e4SLinus Torvalds * 281da177e4SLinus Torvalds * Changelog: 291da177e4SLinus Torvalds * 05-09-2000 SJH Created by moving 720 specific functions 301da177e4SLinus Torvalds * out of 'proc-arm6,7.S' per RMK discussion 311da177e4SLinus Torvalds * 07-25-2000 SJH Added idle function. 321da177e4SLinus Torvalds * 08-25-2000 DBS Updated for integration of ARM Ltd version. 33d090dddaSHyok S. Choi * 04-20-2004 HSC modified for non-paged memory management mode. 341da177e4SLinus Torvalds */ 351da177e4SLinus Torvalds#include <linux/linkage.h> 361da177e4SLinus Torvalds#include <linux/init.h> 371da177e4SLinus Torvalds#include <asm/assembler.h> 38e6ae744dSSam Ravnborg#include <asm/asm-offsets.h> 395ec9407dSRussell King#include <asm/hwcap.h> 4074945c86SRussell King#include <asm/pgtable-hwdef.h> 411da177e4SLinus Torvalds#include <asm/pgtable.h> 421da177e4SLinus Torvalds#include <asm/ptrace.h> 431da177e4SLinus Torvalds 44bb8d5a55SThomas Gleixner#include "proc-macros.S" 45bb8d5a55SThomas Gleixner 461da177e4SLinus Torvalds/* 471da177e4SLinus Torvalds * Function: arm720_proc_init (void) 481da177e4SLinus Torvalds * : arm720_proc_fin (void) 491da177e4SLinus Torvalds * 501da177e4SLinus Torvalds * Notes : This processor does not require these 511da177e4SLinus Torvalds */ 521da177e4SLinus TorvaldsENTRY(cpu_arm720_dcache_clean_area) 531da177e4SLinus TorvaldsENTRY(cpu_arm720_proc_init) 541da177e4SLinus Torvalds mov pc, lr 551da177e4SLinus Torvalds 561da177e4SLinus TorvaldsENTRY(cpu_arm720_proc_fin) 571da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0, 0 581da177e4SLinus Torvalds bic r0, r0, #0x1000 @ ...i............ 591da177e4SLinus Torvalds bic r0, r0, #0x000e @ ............wca. 601da177e4SLinus Torvalds mcr p15, 0, r0, c1, c0, 0 @ disable caches 619ca03a21SRussell King mov pc, lr 621da177e4SLinus Torvalds 631da177e4SLinus Torvalds/* 641da177e4SLinus Torvalds * Function: arm720_proc_do_idle(void) 651da177e4SLinus Torvalds * Params : r0 = unused 66*25985edcSLucas De Marchi * Purpose : put the processor in proper idle mode 671da177e4SLinus Torvalds */ 681da177e4SLinus TorvaldsENTRY(cpu_arm720_do_idle) 691da177e4SLinus Torvalds mov pc, lr 701da177e4SLinus Torvalds 711da177e4SLinus Torvalds/* 721da177e4SLinus Torvalds * Function: arm720_switch_mm(unsigned long pgd_phys) 731da177e4SLinus Torvalds * Params : pgd_phys Physical address of page table 741da177e4SLinus Torvalds * Purpose : Perform a task switch, saving the old process' state and restoring 751da177e4SLinus Torvalds * the new. 761da177e4SLinus Torvalds */ 771da177e4SLinus TorvaldsENTRY(cpu_arm720_switch_mm) 78d090dddaSHyok S. Choi#ifdef CONFIG_MMU 791da177e4SLinus Torvalds mov r1, #0 801da177e4SLinus Torvalds mcr p15, 0, r1, c7, c7, 0 @ invalidate cache 811da177e4SLinus Torvalds mcr p15, 0, r0, c2, c0, 0 @ update page table ptr 821da177e4SLinus Torvalds mcr p15, 0, r1, c8, c7, 0 @ flush TLB (v4) 83d090dddaSHyok S. Choi#endif 841da177e4SLinus Torvalds mov pc, lr 851da177e4SLinus Torvalds 861da177e4SLinus Torvalds/* 87ad1ae2feSRussell King * Function: arm720_set_pte_ext(pte_t *ptep, pte_t pte, unsigned int ext) 881da177e4SLinus Torvalds * Params : r0 = Address to set 891da177e4SLinus Torvalds * : r1 = value to set 901da177e4SLinus Torvalds * Purpose : Set a PTE and flush it out of any WB cache 911da177e4SLinus Torvalds */ 921da177e4SLinus Torvalds .align 5 93ad1ae2feSRussell KingENTRY(cpu_arm720_set_pte_ext) 94d090dddaSHyok S. Choi#ifdef CONFIG_MMU 95da091653SRussell King armv3_set_pte_ext wc_disable=0 96d090dddaSHyok S. Choi#endif 971da177e4SLinus Torvalds mov pc, lr 981da177e4SLinus Torvalds 991da177e4SLinus Torvalds/* 1001da177e4SLinus Torvalds * Function: arm720_reset 1011da177e4SLinus Torvalds * Params : r0 = address to jump to 1021da177e4SLinus Torvalds * Notes : This sets up everything for a reset 1031da177e4SLinus Torvalds */ 1041da177e4SLinus TorvaldsENTRY(cpu_arm720_reset) 1051da177e4SLinus Torvalds mov ip, #0 1061da177e4SLinus Torvalds mcr p15, 0, ip, c7, c7, 0 @ invalidate cache 107d090dddaSHyok S. Choi#ifdef CONFIG_MMU 1081da177e4SLinus Torvalds mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4) 109d090dddaSHyok S. Choi#endif 1101da177e4SLinus Torvalds mrc p15, 0, ip, c1, c0, 0 @ get ctrl register 1111da177e4SLinus Torvalds bic ip, ip, #0x000f @ ............wcam 1121da177e4SLinus Torvalds bic ip, ip, #0x2100 @ ..v....s........ 1131da177e4SLinus Torvalds mcr p15, 0, ip, c1, c0, 0 @ ctrl register 1141da177e4SLinus Torvalds mov pc, r0 1151da177e4SLinus Torvalds 1165085f3ffSRussell King __CPUINIT 1171da177e4SLinus Torvalds 1181da177e4SLinus Torvalds .type __arm710_setup, #function 1191da177e4SLinus Torvalds__arm710_setup: 1201da177e4SLinus Torvalds mov r0, #0 1211da177e4SLinus Torvalds mcr p15, 0, r0, c7, c7, 0 @ invalidate caches 122d090dddaSHyok S. Choi#ifdef CONFIG_MMU 1231da177e4SLinus Torvalds mcr p15, 0, r0, c8, c7, 0 @ flush TLB (v4) 124d090dddaSHyok S. Choi#endif 1251da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0 @ get control register 1261da177e4SLinus Torvalds ldr r5, arm710_cr1_clear 1271da177e4SLinus Torvalds bic r0, r0, r5 1281da177e4SLinus Torvalds ldr r5, arm710_cr1_set 1291da177e4SLinus Torvalds orr r0, r0, r5 1301da177e4SLinus Torvalds mov pc, lr @ __ret (head.S) 1311da177e4SLinus Torvalds .size __arm710_setup, . - __arm710_setup 1321da177e4SLinus Torvalds 1331da177e4SLinus Torvalds /* 1341da177e4SLinus Torvalds * R 1351da177e4SLinus Torvalds * .RVI ZFRS BLDP WCAM 1361da177e4SLinus Torvalds * .... 0001 ..11 1101 1371da177e4SLinus Torvalds * 1381da177e4SLinus Torvalds */ 1391da177e4SLinus Torvalds .type arm710_cr1_clear, #object 1401da177e4SLinus Torvalds .type arm710_cr1_set, #object 1411da177e4SLinus Torvaldsarm710_cr1_clear: 1421da177e4SLinus Torvalds .word 0x0f3f 1431da177e4SLinus Torvaldsarm710_cr1_set: 1441da177e4SLinus Torvalds .word 0x013d 1451da177e4SLinus Torvalds 1461da177e4SLinus Torvalds .type __arm720_setup, #function 1471da177e4SLinus Torvalds__arm720_setup: 1481da177e4SLinus Torvalds mov r0, #0 1491da177e4SLinus Torvalds mcr p15, 0, r0, c7, c7, 0 @ invalidate caches 150d090dddaSHyok S. Choi#ifdef CONFIG_MMU 1511da177e4SLinus Torvalds mcr p15, 0, r0, c8, c7, 0 @ flush TLB (v4) 152d090dddaSHyok S. Choi#endif 15322b19086SRussell King adr r5, arm720_crval 15422b19086SRussell King ldmia r5, {r5, r6} 1551da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0 @ get control register 1561da177e4SLinus Torvalds bic r0, r0, r5 15722b19086SRussell King orr r0, r0, r6 1581da177e4SLinus Torvalds mov pc, lr @ __ret (head.S) 1591da177e4SLinus Torvalds .size __arm720_setup, . - __arm720_setup 1601da177e4SLinus Torvalds 1611da177e4SLinus Torvalds /* 1621da177e4SLinus Torvalds * R 1631da177e4SLinus Torvalds * .RVI ZFRS BLDP WCAM 1641da177e4SLinus Torvalds * ..1. 1001 ..11 1101 1651da177e4SLinus Torvalds * 1661da177e4SLinus Torvalds */ 16722b19086SRussell King .type arm720_crval, #object 16822b19086SRussell Kingarm720_crval: 16922b19086SRussell King crval clear=0x00002f3f, mmuset=0x0000213d, ucset=0x00000130 1701da177e4SLinus Torvalds 1711da177e4SLinus Torvalds __INITDATA 1721da177e4SLinus Torvalds 1731da177e4SLinus Torvalds/* 1741da177e4SLinus Torvalds * Purpose : Function pointers used to access above functions - all calls 1751da177e4SLinus Torvalds * come through these 1761da177e4SLinus Torvalds */ 1771da177e4SLinus Torvalds .type arm720_processor_functions, #object 1781da177e4SLinus TorvaldsENTRY(arm720_processor_functions) 1791da177e4SLinus Torvalds .word v4t_late_abort 1804fb28474SKirill A. Shutemov .word legacy_pabort 1811da177e4SLinus Torvalds .word cpu_arm720_proc_init 1821da177e4SLinus Torvalds .word cpu_arm720_proc_fin 1831da177e4SLinus Torvalds .word cpu_arm720_reset 1841da177e4SLinus Torvalds .word cpu_arm720_do_idle 1851da177e4SLinus Torvalds .word cpu_arm720_dcache_clean_area 1861da177e4SLinus Torvalds .word cpu_arm720_switch_mm 187ad1ae2feSRussell King .word cpu_arm720_set_pte_ext 188f6b0fa02SRussell King .word 0 189f6b0fa02SRussell King .word 0 190f6b0fa02SRussell King .word 0 1911da177e4SLinus Torvalds .size arm720_processor_functions, . - arm720_processor_functions 1921da177e4SLinus Torvalds 1931da177e4SLinus Torvalds .section ".rodata" 1941da177e4SLinus Torvalds 1951da177e4SLinus Torvalds .type cpu_arch_name, #object 1961da177e4SLinus Torvaldscpu_arch_name: .asciz "armv4t" 1971da177e4SLinus Torvalds .size cpu_arch_name, . - cpu_arch_name 1981da177e4SLinus Torvalds 1991da177e4SLinus Torvalds .type cpu_elf_name, #object 2001da177e4SLinus Torvaldscpu_elf_name: .asciz "v4" 2011da177e4SLinus Torvalds .size cpu_elf_name, . - cpu_elf_name 2021da177e4SLinus Torvalds 2031da177e4SLinus Torvalds .type cpu_arm710_name, #object 2041da177e4SLinus Torvaldscpu_arm710_name: 2051da177e4SLinus Torvalds .asciz "ARM710T" 2061da177e4SLinus Torvalds .size cpu_arm710_name, . - cpu_arm710_name 2071da177e4SLinus Torvalds 2081da177e4SLinus Torvalds .type cpu_arm720_name, #object 2091da177e4SLinus Torvaldscpu_arm720_name: 2101da177e4SLinus Torvalds .asciz "ARM720T" 2111da177e4SLinus Torvalds .size cpu_arm720_name, . - cpu_arm720_name 2121da177e4SLinus Torvalds 2131da177e4SLinus Torvalds .align 2141da177e4SLinus Torvalds 2151da177e4SLinus Torvalds/* 2164baa9922SRussell King * See <asm/procinfo.h> for a definition of this structure. 2171da177e4SLinus Torvalds */ 2181da177e4SLinus Torvalds 21902b7dd12SBen Dooks .section ".proc.info.init", #alloc, #execinstr 2201da177e4SLinus Torvalds 2211da177e4SLinus Torvalds .type __arm710_proc_info, #object 2221da177e4SLinus Torvalds__arm710_proc_info: 2231da177e4SLinus Torvalds .long 0x41807100 @ cpu_val 2241da177e4SLinus Torvalds .long 0xffffff00 @ cpu_mask 2251da177e4SLinus Torvalds .long PMD_TYPE_SECT | \ 2261da177e4SLinus Torvalds PMD_SECT_BUFFERABLE | \ 2271da177e4SLinus Torvalds PMD_SECT_CACHEABLE | \ 2281da177e4SLinus Torvalds PMD_BIT4 | \ 2291da177e4SLinus Torvalds PMD_SECT_AP_WRITE | \ 2301da177e4SLinus Torvalds PMD_SECT_AP_READ 2318799ee9fSRussell King .long PMD_TYPE_SECT | \ 2328799ee9fSRussell King PMD_BIT4 | \ 2338799ee9fSRussell King PMD_SECT_AP_WRITE | \ 2348799ee9fSRussell King PMD_SECT_AP_READ 2351da177e4SLinus Torvalds b __arm710_setup @ cpu_flush 2361da177e4SLinus Torvalds .long cpu_arch_name @ arch_name 2371da177e4SLinus Torvalds .long cpu_elf_name @ elf_name 2381da177e4SLinus Torvalds .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB @ elf_hwcap 2391da177e4SLinus Torvalds .long cpu_arm710_name @ name 2401da177e4SLinus Torvalds .long arm720_processor_functions 2411da177e4SLinus Torvalds .long v4_tlb_fns 2421da177e4SLinus Torvalds .long v4wt_user_fns 2431da177e4SLinus Torvalds .long v4_cache_fns 2441da177e4SLinus Torvalds .size __arm710_proc_info, . - __arm710_proc_info 2451da177e4SLinus Torvalds 2461da177e4SLinus Torvalds .type __arm720_proc_info, #object 2471da177e4SLinus Torvalds__arm720_proc_info: 2481da177e4SLinus Torvalds .long 0x41807200 @ cpu_val 2491da177e4SLinus Torvalds .long 0xffffff00 @ cpu_mask 2501da177e4SLinus Torvalds .long PMD_TYPE_SECT | \ 2511da177e4SLinus Torvalds PMD_SECT_BUFFERABLE | \ 2521da177e4SLinus Torvalds PMD_SECT_CACHEABLE | \ 2531da177e4SLinus Torvalds PMD_BIT4 | \ 2541da177e4SLinus Torvalds PMD_SECT_AP_WRITE | \ 2551da177e4SLinus Torvalds PMD_SECT_AP_READ 2568799ee9fSRussell King .long PMD_TYPE_SECT | \ 2578799ee9fSRussell King PMD_BIT4 | \ 2588799ee9fSRussell King PMD_SECT_AP_WRITE | \ 2598799ee9fSRussell King PMD_SECT_AP_READ 2601da177e4SLinus Torvalds b __arm720_setup @ cpu_flush 2611da177e4SLinus Torvalds .long cpu_arch_name @ arch_name 2621da177e4SLinus Torvalds .long cpu_elf_name @ elf_name 2631da177e4SLinus Torvalds .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB @ elf_hwcap 2641da177e4SLinus Torvalds .long cpu_arm720_name @ name 2651da177e4SLinus Torvalds .long arm720_processor_functions 2661da177e4SLinus Torvalds .long v4_tlb_fns 2671da177e4SLinus Torvalds .long v4wt_user_fns 2681da177e4SLinus Torvalds .long v4_cache_fns 2691da177e4SLinus Torvalds .size __arm720_proc_info, . - __arm720_proc_info 270