11da177e4SLinus Torvalds/* 21da177e4SLinus Torvalds * linux/arch/arm/mm/proc-arm720.S: MMU functions for ARM720 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Copyright (C) 2000 Steve Hill (sjhill@cotw.com) 51da177e4SLinus Torvalds * Rob Scott (rscott@mtrob.fdns.net) 61da177e4SLinus Torvalds * Copyright (C) 2000 ARM Limited, Deep Blue Solutions Ltd. 7d090dddaSHyok S. Choi * hacked for non-paged-MM by Hyok S. Choi, 2004. 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify 101da177e4SLinus Torvalds * it under the terms of the GNU General Public License as published by 111da177e4SLinus Torvalds * the Free Software Foundation; either version 2 of the License, or 121da177e4SLinus Torvalds * (at your option) any later version. 131da177e4SLinus Torvalds * 141da177e4SLinus Torvalds * This program is distributed in the hope that it will be useful, 151da177e4SLinus Torvalds * but WITHOUT ANY WARRANTY; without even the implied warranty of 161da177e4SLinus Torvalds * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 171da177e4SLinus Torvalds * GNU General Public License for more details. 181da177e4SLinus Torvalds * 191da177e4SLinus Torvalds * You should have received a copy of the GNU General Public License 201da177e4SLinus Torvalds * along with this program; if not, write to the Free Software 211da177e4SLinus Torvalds * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 221da177e4SLinus Torvalds * 231da177e4SLinus Torvalds * 241da177e4SLinus Torvalds * These are the low level assembler for performing cache and TLB 251da177e4SLinus Torvalds * functions on the ARM720T. The ARM720T has a writethrough IDC 261da177e4SLinus Torvalds * cache, so we don't need to clean it. 271da177e4SLinus Torvalds * 281da177e4SLinus Torvalds * Changelog: 291da177e4SLinus Torvalds * 05-09-2000 SJH Created by moving 720 specific functions 301da177e4SLinus Torvalds * out of 'proc-arm6,7.S' per RMK discussion 311da177e4SLinus Torvalds * 07-25-2000 SJH Added idle function. 321da177e4SLinus Torvalds * 08-25-2000 DBS Updated for integration of ARM Ltd version. 33d090dddaSHyok S. Choi * 04-20-2004 HSC modified for non-paged memory management mode. 341da177e4SLinus Torvalds */ 351da177e4SLinus Torvalds#include <linux/linkage.h> 361da177e4SLinus Torvalds#include <linux/init.h> 371da177e4SLinus Torvalds#include <asm/assembler.h> 38e6ae744dSSam Ravnborg#include <asm/asm-offsets.h> 3974945c86SRussell King#include <asm/pgtable-hwdef.h> 401da177e4SLinus Torvalds#include <asm/pgtable.h> 411da177e4SLinus Torvalds#include <asm/procinfo.h> 421da177e4SLinus Torvalds#include <asm/ptrace.h> 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds/* 451da177e4SLinus Torvalds * Function: arm720_proc_init (void) 461da177e4SLinus Torvalds * : arm720_proc_fin (void) 471da177e4SLinus Torvalds * 481da177e4SLinus Torvalds * Notes : This processor does not require these 491da177e4SLinus Torvalds */ 501da177e4SLinus TorvaldsENTRY(cpu_arm720_dcache_clean_area) 511da177e4SLinus TorvaldsENTRY(cpu_arm720_proc_init) 521da177e4SLinus Torvalds mov pc, lr 531da177e4SLinus Torvalds 541da177e4SLinus TorvaldsENTRY(cpu_arm720_proc_fin) 551da177e4SLinus Torvalds stmfd sp!, {lr} 561da177e4SLinus Torvalds mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE 571da177e4SLinus Torvalds msr cpsr_c, ip 581da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0, 0 591da177e4SLinus Torvalds bic r0, r0, #0x1000 @ ...i............ 601da177e4SLinus Torvalds bic r0, r0, #0x000e @ ............wca. 611da177e4SLinus Torvalds mcr p15, 0, r0, c1, c0, 0 @ disable caches 621da177e4SLinus Torvalds mcr p15, 0, r1, c7, c7, 0 @ invalidate cache 631da177e4SLinus Torvalds ldmfd sp!, {pc} 641da177e4SLinus Torvalds 651da177e4SLinus Torvalds/* 661da177e4SLinus Torvalds * Function: arm720_proc_do_idle(void) 671da177e4SLinus Torvalds * Params : r0 = unused 681da177e4SLinus Torvalds * Purpose : put the processer in proper idle mode 691da177e4SLinus Torvalds */ 701da177e4SLinus TorvaldsENTRY(cpu_arm720_do_idle) 711da177e4SLinus Torvalds mov pc, lr 721da177e4SLinus Torvalds 731da177e4SLinus Torvalds/* 741da177e4SLinus Torvalds * Function: arm720_switch_mm(unsigned long pgd_phys) 751da177e4SLinus Torvalds * Params : pgd_phys Physical address of page table 761da177e4SLinus Torvalds * Purpose : Perform a task switch, saving the old process' state and restoring 771da177e4SLinus Torvalds * the new. 781da177e4SLinus Torvalds */ 791da177e4SLinus TorvaldsENTRY(cpu_arm720_switch_mm) 80d090dddaSHyok S. Choi#ifdef CONFIG_MMU 811da177e4SLinus Torvalds mov r1, #0 821da177e4SLinus Torvalds mcr p15, 0, r1, c7, c7, 0 @ invalidate cache 831da177e4SLinus Torvalds mcr p15, 0, r0, c2, c0, 0 @ update page table ptr 841da177e4SLinus Torvalds mcr p15, 0, r1, c8, c7, 0 @ flush TLB (v4) 85d090dddaSHyok S. Choi#endif 861da177e4SLinus Torvalds mov pc, lr 871da177e4SLinus Torvalds 881da177e4SLinus Torvalds/* 891da177e4SLinus Torvalds * Function: arm720_set_pte(pte_t *ptep, pte_t pte) 901da177e4SLinus Torvalds * Params : r0 = Address to set 911da177e4SLinus Torvalds * : r1 = value to set 921da177e4SLinus Torvalds * Purpose : Set a PTE and flush it out of any WB cache 931da177e4SLinus Torvalds */ 941da177e4SLinus Torvalds .align 5 951da177e4SLinus TorvaldsENTRY(cpu_arm720_set_pte) 96d090dddaSHyok S. Choi#ifdef CONFIG_MMU 971da177e4SLinus Torvalds str r1, [r0], #-2048 @ linux version 981da177e4SLinus Torvalds 991da177e4SLinus Torvalds eor r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY 1001da177e4SLinus Torvalds 1011da177e4SLinus Torvalds bic r2, r1, #PTE_SMALL_AP_MASK 1021da177e4SLinus Torvalds bic r2, r2, #PTE_TYPE_MASK 1031da177e4SLinus Torvalds orr r2, r2, #PTE_TYPE_SMALL 1041da177e4SLinus Torvalds 1051da177e4SLinus Torvalds tst r1, #L_PTE_USER @ User? 1061da177e4SLinus Torvalds orrne r2, r2, #PTE_SMALL_AP_URO_SRW 1071da177e4SLinus Torvalds 1081da177e4SLinus Torvalds tst r1, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty? 1091da177e4SLinus Torvalds orreq r2, r2, #PTE_SMALL_AP_UNO_SRW 1101da177e4SLinus Torvalds 1111da177e4SLinus Torvalds tst r1, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young 1121da177e4SLinus Torvalds movne r2, #0 1131da177e4SLinus Torvalds 1141da177e4SLinus Torvalds str r2, [r0] @ hardware version 115d090dddaSHyok S. Choi#endif 1161da177e4SLinus Torvalds mov pc, lr 1171da177e4SLinus Torvalds 1181da177e4SLinus Torvalds/* 1191da177e4SLinus Torvalds * Function: arm720_reset 1201da177e4SLinus Torvalds * Params : r0 = address to jump to 1211da177e4SLinus Torvalds * Notes : This sets up everything for a reset 1221da177e4SLinus Torvalds */ 1231da177e4SLinus TorvaldsENTRY(cpu_arm720_reset) 1241da177e4SLinus Torvalds mov ip, #0 1251da177e4SLinus Torvalds mcr p15, 0, ip, c7, c7, 0 @ invalidate cache 126d090dddaSHyok S. Choi#ifdef CONFIG_MMU 1271da177e4SLinus Torvalds mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4) 128d090dddaSHyok S. Choi#endif 1291da177e4SLinus Torvalds mrc p15, 0, ip, c1, c0, 0 @ get ctrl register 1301da177e4SLinus Torvalds bic ip, ip, #0x000f @ ............wcam 1311da177e4SLinus Torvalds bic ip, ip, #0x2100 @ ..v....s........ 1321da177e4SLinus Torvalds mcr p15, 0, ip, c1, c0, 0 @ ctrl register 1331da177e4SLinus Torvalds mov pc, r0 1341da177e4SLinus Torvalds 1351da177e4SLinus Torvalds __INIT 1361da177e4SLinus Torvalds 1371da177e4SLinus Torvalds .type __arm710_setup, #function 1381da177e4SLinus Torvalds__arm710_setup: 1391da177e4SLinus Torvalds mov r0, #0 1401da177e4SLinus Torvalds mcr p15, 0, r0, c7, c7, 0 @ invalidate caches 141d090dddaSHyok S. Choi#ifdef CONFIG_MMU 1421da177e4SLinus Torvalds mcr p15, 0, r0, c8, c7, 0 @ flush TLB (v4) 143d090dddaSHyok S. Choi#endif 1441da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0 @ get control register 1451da177e4SLinus Torvalds ldr r5, arm710_cr1_clear 1461da177e4SLinus Torvalds bic r0, r0, r5 1471da177e4SLinus Torvalds ldr r5, arm710_cr1_set 1481da177e4SLinus Torvalds orr r0, r0, r5 1491da177e4SLinus Torvalds mov pc, lr @ __ret (head.S) 1501da177e4SLinus Torvalds .size __arm710_setup, . - __arm710_setup 1511da177e4SLinus Torvalds 1521da177e4SLinus Torvalds /* 1531da177e4SLinus Torvalds * R 1541da177e4SLinus Torvalds * .RVI ZFRS BLDP WCAM 1551da177e4SLinus Torvalds * .... 0001 ..11 1101 1561da177e4SLinus Torvalds * 1571da177e4SLinus Torvalds */ 1581da177e4SLinus Torvalds .type arm710_cr1_clear, #object 1591da177e4SLinus Torvalds .type arm710_cr1_set, #object 1601da177e4SLinus Torvaldsarm710_cr1_clear: 1611da177e4SLinus Torvalds .word 0x0f3f 1621da177e4SLinus Torvaldsarm710_cr1_set: 1631da177e4SLinus Torvalds .word 0x013d 1641da177e4SLinus Torvalds 1651da177e4SLinus Torvalds .type __arm720_setup, #function 1661da177e4SLinus Torvalds__arm720_setup: 1671da177e4SLinus Torvalds mov r0, #0 1681da177e4SLinus Torvalds mcr p15, 0, r0, c7, c7, 0 @ invalidate caches 169d090dddaSHyok S. Choi#ifdef CONFIG_MMU 1701da177e4SLinus Torvalds mcr p15, 0, r0, c8, c7, 0 @ flush TLB (v4) 171d090dddaSHyok S. Choi#endif 172*22b19086SRussell King adr r5, arm720_crval 173*22b19086SRussell King ldmia r5, {r5, r6} 1741da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0 @ get control register 1751da177e4SLinus Torvalds bic r0, r0, r5 176*22b19086SRussell King orr r0, r0, r6 1771da177e4SLinus Torvalds mov pc, lr @ __ret (head.S) 1781da177e4SLinus Torvalds .size __arm720_setup, . - __arm720_setup 1791da177e4SLinus Torvalds 1801da177e4SLinus Torvalds /* 1811da177e4SLinus Torvalds * R 1821da177e4SLinus Torvalds * .RVI ZFRS BLDP WCAM 1831da177e4SLinus Torvalds * ..1. 1001 ..11 1101 1841da177e4SLinus Torvalds * 1851da177e4SLinus Torvalds */ 186*22b19086SRussell King .type arm720_crval, #object 187*22b19086SRussell Kingarm720_crval: 188*22b19086SRussell King crval clear=0x00002f3f, mmuset=0x0000213d, ucset=0x00000130 1891da177e4SLinus Torvalds 1901da177e4SLinus Torvalds __INITDATA 1911da177e4SLinus Torvalds 1921da177e4SLinus Torvalds/* 1931da177e4SLinus Torvalds * Purpose : Function pointers used to access above functions - all calls 1941da177e4SLinus Torvalds * come through these 1951da177e4SLinus Torvalds */ 1961da177e4SLinus Torvalds .type arm720_processor_functions, #object 1971da177e4SLinus TorvaldsENTRY(arm720_processor_functions) 1981da177e4SLinus Torvalds .word v4t_late_abort 1991da177e4SLinus Torvalds .word cpu_arm720_proc_init 2001da177e4SLinus Torvalds .word cpu_arm720_proc_fin 2011da177e4SLinus Torvalds .word cpu_arm720_reset 2021da177e4SLinus Torvalds .word cpu_arm720_do_idle 2031da177e4SLinus Torvalds .word cpu_arm720_dcache_clean_area 2041da177e4SLinus Torvalds .word cpu_arm720_switch_mm 2051da177e4SLinus Torvalds .word cpu_arm720_set_pte 2061da177e4SLinus Torvalds .size arm720_processor_functions, . - arm720_processor_functions 2071da177e4SLinus Torvalds 2081da177e4SLinus Torvalds .section ".rodata" 2091da177e4SLinus Torvalds 2101da177e4SLinus Torvalds .type cpu_arch_name, #object 2111da177e4SLinus Torvaldscpu_arch_name: .asciz "armv4t" 2121da177e4SLinus Torvalds .size cpu_arch_name, . - cpu_arch_name 2131da177e4SLinus Torvalds 2141da177e4SLinus Torvalds .type cpu_elf_name, #object 2151da177e4SLinus Torvaldscpu_elf_name: .asciz "v4" 2161da177e4SLinus Torvalds .size cpu_elf_name, . - cpu_elf_name 2171da177e4SLinus Torvalds 2181da177e4SLinus Torvalds .type cpu_arm710_name, #object 2191da177e4SLinus Torvaldscpu_arm710_name: 2201da177e4SLinus Torvalds .asciz "ARM710T" 2211da177e4SLinus Torvalds .size cpu_arm710_name, . - cpu_arm710_name 2221da177e4SLinus Torvalds 2231da177e4SLinus Torvalds .type cpu_arm720_name, #object 2241da177e4SLinus Torvaldscpu_arm720_name: 2251da177e4SLinus Torvalds .asciz "ARM720T" 2261da177e4SLinus Torvalds .size cpu_arm720_name, . - cpu_arm720_name 2271da177e4SLinus Torvalds 2281da177e4SLinus Torvalds .align 2291da177e4SLinus Torvalds 2301da177e4SLinus Torvalds/* 2311da177e4SLinus Torvalds * See linux/include/asm-arm/procinfo.h for a definition of this structure. 2321da177e4SLinus Torvalds */ 2331da177e4SLinus Torvalds 23402b7dd12SBen Dooks .section ".proc.info.init", #alloc, #execinstr 2351da177e4SLinus Torvalds 2361da177e4SLinus Torvalds .type __arm710_proc_info, #object 2371da177e4SLinus Torvalds__arm710_proc_info: 2381da177e4SLinus Torvalds .long 0x41807100 @ cpu_val 2391da177e4SLinus Torvalds .long 0xffffff00 @ cpu_mask 2401da177e4SLinus Torvalds .long PMD_TYPE_SECT | \ 2411da177e4SLinus Torvalds PMD_SECT_BUFFERABLE | \ 2421da177e4SLinus Torvalds PMD_SECT_CACHEABLE | \ 2431da177e4SLinus Torvalds PMD_BIT4 | \ 2441da177e4SLinus Torvalds PMD_SECT_AP_WRITE | \ 2451da177e4SLinus Torvalds PMD_SECT_AP_READ 2461da177e4SLinus Torvalds b __arm710_setup @ cpu_flush 2471da177e4SLinus Torvalds .long cpu_arch_name @ arch_name 2481da177e4SLinus Torvalds .long cpu_elf_name @ elf_name 2491da177e4SLinus Torvalds .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB @ elf_hwcap 2501da177e4SLinus Torvalds .long cpu_arm710_name @ name 2511da177e4SLinus Torvalds .long arm720_processor_functions 2521da177e4SLinus Torvalds .long v4_tlb_fns 2531da177e4SLinus Torvalds .long v4wt_user_fns 2541da177e4SLinus Torvalds .long v4_cache_fns 2551da177e4SLinus Torvalds .size __arm710_proc_info, . - __arm710_proc_info 2561da177e4SLinus Torvalds 2571da177e4SLinus Torvalds .type __arm720_proc_info, #object 2581da177e4SLinus Torvalds__arm720_proc_info: 2591da177e4SLinus Torvalds .long 0x41807200 @ cpu_val 2601da177e4SLinus Torvalds .long 0xffffff00 @ cpu_mask 2611da177e4SLinus Torvalds .long PMD_TYPE_SECT | \ 2621da177e4SLinus Torvalds PMD_SECT_BUFFERABLE | \ 2631da177e4SLinus Torvalds PMD_SECT_CACHEABLE | \ 2641da177e4SLinus Torvalds PMD_BIT4 | \ 2651da177e4SLinus Torvalds PMD_SECT_AP_WRITE | \ 2661da177e4SLinus Torvalds PMD_SECT_AP_READ 2671da177e4SLinus Torvalds b __arm720_setup @ cpu_flush 2681da177e4SLinus Torvalds .long cpu_arch_name @ arch_name 2691da177e4SLinus Torvalds .long cpu_elf_name @ elf_name 2701da177e4SLinus Torvalds .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB @ elf_hwcap 2711da177e4SLinus Torvalds .long cpu_arm720_name @ name 2721da177e4SLinus Torvalds .long arm720_processor_functions 2731da177e4SLinus Torvalds .long v4_tlb_fns 2741da177e4SLinus Torvalds .long v4wt_user_fns 2751da177e4SLinus Torvalds .long v4_cache_fns 2761da177e4SLinus Torvalds .size __arm720_proc_info, . - __arm720_proc_info 277