1*1da177e4SLinus Torvalds/* 2*1da177e4SLinus Torvalds * linux/arch/arm/mm/proc-arm720.S: MMU functions for ARM720 3*1da177e4SLinus Torvalds * 4*1da177e4SLinus Torvalds * Copyright (C) 2000 Steve Hill (sjhill@cotw.com) 5*1da177e4SLinus Torvalds * Rob Scott (rscott@mtrob.fdns.net) 6*1da177e4SLinus Torvalds * Copyright (C) 2000 ARM Limited, Deep Blue Solutions Ltd. 7*1da177e4SLinus Torvalds * 8*1da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify 9*1da177e4SLinus Torvalds * it under the terms of the GNU General Public License as published by 10*1da177e4SLinus Torvalds * the Free Software Foundation; either version 2 of the License, or 11*1da177e4SLinus Torvalds * (at your option) any later version. 12*1da177e4SLinus Torvalds * 13*1da177e4SLinus Torvalds * This program is distributed in the hope that it will be useful, 14*1da177e4SLinus Torvalds * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*1da177e4SLinus Torvalds * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*1da177e4SLinus Torvalds * GNU General Public License for more details. 17*1da177e4SLinus Torvalds * 18*1da177e4SLinus Torvalds * You should have received a copy of the GNU General Public License 19*1da177e4SLinus Torvalds * along with this program; if not, write to the Free Software 20*1da177e4SLinus Torvalds * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 21*1da177e4SLinus Torvalds * 22*1da177e4SLinus Torvalds * 23*1da177e4SLinus Torvalds * These are the low level assembler for performing cache and TLB 24*1da177e4SLinus Torvalds * functions on the ARM720T. The ARM720T has a writethrough IDC 25*1da177e4SLinus Torvalds * cache, so we don't need to clean it. 26*1da177e4SLinus Torvalds * 27*1da177e4SLinus Torvalds * Changelog: 28*1da177e4SLinus Torvalds * 05-09-2000 SJH Created by moving 720 specific functions 29*1da177e4SLinus Torvalds * out of 'proc-arm6,7.S' per RMK discussion 30*1da177e4SLinus Torvalds * 07-25-2000 SJH Added idle function. 31*1da177e4SLinus Torvalds * 08-25-2000 DBS Updated for integration of ARM Ltd version. 32*1da177e4SLinus Torvalds */ 33*1da177e4SLinus Torvalds#include <linux/linkage.h> 34*1da177e4SLinus Torvalds#include <linux/init.h> 35*1da177e4SLinus Torvalds#include <asm/assembler.h> 36*1da177e4SLinus Torvalds#include <asm/constants.h> 37*1da177e4SLinus Torvalds#include <asm/pgtable.h> 38*1da177e4SLinus Torvalds#include <asm/procinfo.h> 39*1da177e4SLinus Torvalds#include <asm/ptrace.h> 40*1da177e4SLinus Torvalds#include <asm/hardware.h> 41*1da177e4SLinus Torvalds 42*1da177e4SLinus Torvalds/* 43*1da177e4SLinus Torvalds * Function: arm720_proc_init (void) 44*1da177e4SLinus Torvalds * : arm720_proc_fin (void) 45*1da177e4SLinus Torvalds * 46*1da177e4SLinus Torvalds * Notes : This processor does not require these 47*1da177e4SLinus Torvalds */ 48*1da177e4SLinus TorvaldsENTRY(cpu_arm720_dcache_clean_area) 49*1da177e4SLinus TorvaldsENTRY(cpu_arm720_proc_init) 50*1da177e4SLinus Torvalds mov pc, lr 51*1da177e4SLinus Torvalds 52*1da177e4SLinus TorvaldsENTRY(cpu_arm720_proc_fin) 53*1da177e4SLinus Torvalds stmfd sp!, {lr} 54*1da177e4SLinus Torvalds mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE 55*1da177e4SLinus Torvalds msr cpsr_c, ip 56*1da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0, 0 57*1da177e4SLinus Torvalds bic r0, r0, #0x1000 @ ...i............ 58*1da177e4SLinus Torvalds bic r0, r0, #0x000e @ ............wca. 59*1da177e4SLinus Torvalds mcr p15, 0, r0, c1, c0, 0 @ disable caches 60*1da177e4SLinus Torvalds mcr p15, 0, r1, c7, c7, 0 @ invalidate cache 61*1da177e4SLinus Torvalds ldmfd sp!, {pc} 62*1da177e4SLinus Torvalds 63*1da177e4SLinus Torvalds/* 64*1da177e4SLinus Torvalds * Function: arm720_proc_do_idle(void) 65*1da177e4SLinus Torvalds * Params : r0 = unused 66*1da177e4SLinus Torvalds * Purpose : put the processer in proper idle mode 67*1da177e4SLinus Torvalds */ 68*1da177e4SLinus TorvaldsENTRY(cpu_arm720_do_idle) 69*1da177e4SLinus Torvalds mov pc, lr 70*1da177e4SLinus Torvalds 71*1da177e4SLinus Torvalds/* 72*1da177e4SLinus Torvalds * Function: arm720_switch_mm(unsigned long pgd_phys) 73*1da177e4SLinus Torvalds * Params : pgd_phys Physical address of page table 74*1da177e4SLinus Torvalds * Purpose : Perform a task switch, saving the old process' state and restoring 75*1da177e4SLinus Torvalds * the new. 76*1da177e4SLinus Torvalds */ 77*1da177e4SLinus TorvaldsENTRY(cpu_arm720_switch_mm) 78*1da177e4SLinus Torvalds mov r1, #0 79*1da177e4SLinus Torvalds mcr p15, 0, r1, c7, c7, 0 @ invalidate cache 80*1da177e4SLinus Torvalds mcr p15, 0, r0, c2, c0, 0 @ update page table ptr 81*1da177e4SLinus Torvalds mcr p15, 0, r1, c8, c7, 0 @ flush TLB (v4) 82*1da177e4SLinus Torvalds mov pc, lr 83*1da177e4SLinus Torvalds 84*1da177e4SLinus Torvalds/* 85*1da177e4SLinus Torvalds * Function: arm720_set_pte(pte_t *ptep, pte_t pte) 86*1da177e4SLinus Torvalds * Params : r0 = Address to set 87*1da177e4SLinus Torvalds * : r1 = value to set 88*1da177e4SLinus Torvalds * Purpose : Set a PTE and flush it out of any WB cache 89*1da177e4SLinus Torvalds */ 90*1da177e4SLinus Torvalds .align 5 91*1da177e4SLinus TorvaldsENTRY(cpu_arm720_set_pte) 92*1da177e4SLinus Torvalds str r1, [r0], #-2048 @ linux version 93*1da177e4SLinus Torvalds 94*1da177e4SLinus Torvalds eor r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY 95*1da177e4SLinus Torvalds 96*1da177e4SLinus Torvalds bic r2, r1, #PTE_SMALL_AP_MASK 97*1da177e4SLinus Torvalds bic r2, r2, #PTE_TYPE_MASK 98*1da177e4SLinus Torvalds orr r2, r2, #PTE_TYPE_SMALL 99*1da177e4SLinus Torvalds 100*1da177e4SLinus Torvalds tst r1, #L_PTE_USER @ User? 101*1da177e4SLinus Torvalds orrne r2, r2, #PTE_SMALL_AP_URO_SRW 102*1da177e4SLinus Torvalds 103*1da177e4SLinus Torvalds tst r1, #L_PTE_WRITE | L_PTE_DIRTY @ Write and Dirty? 104*1da177e4SLinus Torvalds orreq r2, r2, #PTE_SMALL_AP_UNO_SRW 105*1da177e4SLinus Torvalds 106*1da177e4SLinus Torvalds tst r1, #L_PTE_PRESENT | L_PTE_YOUNG @ Present and Young 107*1da177e4SLinus Torvalds movne r2, #0 108*1da177e4SLinus Torvalds 109*1da177e4SLinus Torvalds str r2, [r0] @ hardware version 110*1da177e4SLinus Torvalds mov pc, lr 111*1da177e4SLinus Torvalds 112*1da177e4SLinus Torvalds/* 113*1da177e4SLinus Torvalds * Function: arm720_reset 114*1da177e4SLinus Torvalds * Params : r0 = address to jump to 115*1da177e4SLinus Torvalds * Notes : This sets up everything for a reset 116*1da177e4SLinus Torvalds */ 117*1da177e4SLinus TorvaldsENTRY(cpu_arm720_reset) 118*1da177e4SLinus Torvalds mov ip, #0 119*1da177e4SLinus Torvalds mcr p15, 0, ip, c7, c7, 0 @ invalidate cache 120*1da177e4SLinus Torvalds mcr p15, 0, ip, c8, c7, 0 @ flush TLB (v4) 121*1da177e4SLinus Torvalds mrc p15, 0, ip, c1, c0, 0 @ get ctrl register 122*1da177e4SLinus Torvalds bic ip, ip, #0x000f @ ............wcam 123*1da177e4SLinus Torvalds bic ip, ip, #0x2100 @ ..v....s........ 124*1da177e4SLinus Torvalds mcr p15, 0, ip, c1, c0, 0 @ ctrl register 125*1da177e4SLinus Torvalds mov pc, r0 126*1da177e4SLinus Torvalds 127*1da177e4SLinus Torvalds __INIT 128*1da177e4SLinus Torvalds 129*1da177e4SLinus Torvalds .type __arm710_setup, #function 130*1da177e4SLinus Torvalds__arm710_setup: 131*1da177e4SLinus Torvalds mov r0, #0 132*1da177e4SLinus Torvalds mcr p15, 0, r0, c7, c7, 0 @ invalidate caches 133*1da177e4SLinus Torvalds mcr p15, 0, r0, c8, c7, 0 @ flush TLB (v4) 134*1da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0 @ get control register 135*1da177e4SLinus Torvalds ldr r5, arm710_cr1_clear 136*1da177e4SLinus Torvalds bic r0, r0, r5 137*1da177e4SLinus Torvalds ldr r5, arm710_cr1_set 138*1da177e4SLinus Torvalds orr r0, r0, r5 139*1da177e4SLinus Torvalds mov pc, lr @ __ret (head.S) 140*1da177e4SLinus Torvalds .size __arm710_setup, . - __arm710_setup 141*1da177e4SLinus Torvalds 142*1da177e4SLinus Torvalds /* 143*1da177e4SLinus Torvalds * R 144*1da177e4SLinus Torvalds * .RVI ZFRS BLDP WCAM 145*1da177e4SLinus Torvalds * .... 0001 ..11 1101 146*1da177e4SLinus Torvalds * 147*1da177e4SLinus Torvalds */ 148*1da177e4SLinus Torvalds .type arm710_cr1_clear, #object 149*1da177e4SLinus Torvalds .type arm710_cr1_set, #object 150*1da177e4SLinus Torvaldsarm710_cr1_clear: 151*1da177e4SLinus Torvalds .word 0x0f3f 152*1da177e4SLinus Torvaldsarm710_cr1_set: 153*1da177e4SLinus Torvalds .word 0x013d 154*1da177e4SLinus Torvalds 155*1da177e4SLinus Torvalds .type __arm720_setup, #function 156*1da177e4SLinus Torvalds__arm720_setup: 157*1da177e4SLinus Torvalds mov r0, #0 158*1da177e4SLinus Torvalds mcr p15, 0, r0, c7, c7, 0 @ invalidate caches 159*1da177e4SLinus Torvalds mcr p15, 0, r0, c8, c7, 0 @ flush TLB (v4) 160*1da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0 @ get control register 161*1da177e4SLinus Torvalds ldr r5, arm720_cr1_clear 162*1da177e4SLinus Torvalds bic r0, r0, r5 163*1da177e4SLinus Torvalds ldr r5, arm720_cr1_set 164*1da177e4SLinus Torvalds orr r0, r0, r5 165*1da177e4SLinus Torvalds mov pc, lr @ __ret (head.S) 166*1da177e4SLinus Torvalds .size __arm720_setup, . - __arm720_setup 167*1da177e4SLinus Torvalds 168*1da177e4SLinus Torvalds /* 169*1da177e4SLinus Torvalds * R 170*1da177e4SLinus Torvalds * .RVI ZFRS BLDP WCAM 171*1da177e4SLinus Torvalds * ..1. 1001 ..11 1101 172*1da177e4SLinus Torvalds * 173*1da177e4SLinus Torvalds */ 174*1da177e4SLinus Torvalds .type arm720_cr1_clear, #object 175*1da177e4SLinus Torvalds .type arm720_cr1_set, #object 176*1da177e4SLinus Torvaldsarm720_cr1_clear: 177*1da177e4SLinus Torvalds .word 0x2f3f 178*1da177e4SLinus Torvaldsarm720_cr1_set: 179*1da177e4SLinus Torvalds .word 0x213d 180*1da177e4SLinus Torvalds 181*1da177e4SLinus Torvalds __INITDATA 182*1da177e4SLinus Torvalds 183*1da177e4SLinus Torvalds/* 184*1da177e4SLinus Torvalds * Purpose : Function pointers used to access above functions - all calls 185*1da177e4SLinus Torvalds * come through these 186*1da177e4SLinus Torvalds */ 187*1da177e4SLinus Torvalds .type arm720_processor_functions, #object 188*1da177e4SLinus TorvaldsENTRY(arm720_processor_functions) 189*1da177e4SLinus Torvalds .word v4t_late_abort 190*1da177e4SLinus Torvalds .word cpu_arm720_proc_init 191*1da177e4SLinus Torvalds .word cpu_arm720_proc_fin 192*1da177e4SLinus Torvalds .word cpu_arm720_reset 193*1da177e4SLinus Torvalds .word cpu_arm720_do_idle 194*1da177e4SLinus Torvalds .word cpu_arm720_dcache_clean_area 195*1da177e4SLinus Torvalds .word cpu_arm720_switch_mm 196*1da177e4SLinus Torvalds .word cpu_arm720_set_pte 197*1da177e4SLinus Torvalds .size arm720_processor_functions, . - arm720_processor_functions 198*1da177e4SLinus Torvalds 199*1da177e4SLinus Torvalds .section ".rodata" 200*1da177e4SLinus Torvalds 201*1da177e4SLinus Torvalds .type cpu_arch_name, #object 202*1da177e4SLinus Torvaldscpu_arch_name: .asciz "armv4t" 203*1da177e4SLinus Torvalds .size cpu_arch_name, . - cpu_arch_name 204*1da177e4SLinus Torvalds 205*1da177e4SLinus Torvalds .type cpu_elf_name, #object 206*1da177e4SLinus Torvaldscpu_elf_name: .asciz "v4" 207*1da177e4SLinus Torvalds .size cpu_elf_name, . - cpu_elf_name 208*1da177e4SLinus Torvalds 209*1da177e4SLinus Torvalds .type cpu_arm710_name, #object 210*1da177e4SLinus Torvaldscpu_arm710_name: 211*1da177e4SLinus Torvalds .asciz "ARM710T" 212*1da177e4SLinus Torvalds .size cpu_arm710_name, . - cpu_arm710_name 213*1da177e4SLinus Torvalds 214*1da177e4SLinus Torvalds .type cpu_arm720_name, #object 215*1da177e4SLinus Torvaldscpu_arm720_name: 216*1da177e4SLinus Torvalds .asciz "ARM720T" 217*1da177e4SLinus Torvalds .size cpu_arm720_name, . - cpu_arm720_name 218*1da177e4SLinus Torvalds 219*1da177e4SLinus Torvalds .align 220*1da177e4SLinus Torvalds 221*1da177e4SLinus Torvalds/* 222*1da177e4SLinus Torvalds * See linux/include/asm-arm/procinfo.h for a definition of this structure. 223*1da177e4SLinus Torvalds */ 224*1da177e4SLinus Torvalds 225*1da177e4SLinus Torvalds .section ".proc.info", #alloc, #execinstr 226*1da177e4SLinus Torvalds 227*1da177e4SLinus Torvalds .type __arm710_proc_info, #object 228*1da177e4SLinus Torvalds__arm710_proc_info: 229*1da177e4SLinus Torvalds .long 0x41807100 @ cpu_val 230*1da177e4SLinus Torvalds .long 0xffffff00 @ cpu_mask 231*1da177e4SLinus Torvalds .long PMD_TYPE_SECT | \ 232*1da177e4SLinus Torvalds PMD_SECT_BUFFERABLE | \ 233*1da177e4SLinus Torvalds PMD_SECT_CACHEABLE | \ 234*1da177e4SLinus Torvalds PMD_BIT4 | \ 235*1da177e4SLinus Torvalds PMD_SECT_AP_WRITE | \ 236*1da177e4SLinus Torvalds PMD_SECT_AP_READ 237*1da177e4SLinus Torvalds b __arm710_setup @ cpu_flush 238*1da177e4SLinus Torvalds .long cpu_arch_name @ arch_name 239*1da177e4SLinus Torvalds .long cpu_elf_name @ elf_name 240*1da177e4SLinus Torvalds .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB @ elf_hwcap 241*1da177e4SLinus Torvalds .long cpu_arm710_name @ name 242*1da177e4SLinus Torvalds .long arm720_processor_functions 243*1da177e4SLinus Torvalds .long v4_tlb_fns 244*1da177e4SLinus Torvalds .long v4wt_user_fns 245*1da177e4SLinus Torvalds .long v4_cache_fns 246*1da177e4SLinus Torvalds .size __arm710_proc_info, . - __arm710_proc_info 247*1da177e4SLinus Torvalds 248*1da177e4SLinus Torvalds .type __arm720_proc_info, #object 249*1da177e4SLinus Torvalds__arm720_proc_info: 250*1da177e4SLinus Torvalds .long 0x41807200 @ cpu_val 251*1da177e4SLinus Torvalds .long 0xffffff00 @ cpu_mask 252*1da177e4SLinus Torvalds .long PMD_TYPE_SECT | \ 253*1da177e4SLinus Torvalds PMD_SECT_BUFFERABLE | \ 254*1da177e4SLinus Torvalds PMD_SECT_CACHEABLE | \ 255*1da177e4SLinus Torvalds PMD_BIT4 | \ 256*1da177e4SLinus Torvalds PMD_SECT_AP_WRITE | \ 257*1da177e4SLinus Torvalds PMD_SECT_AP_READ 258*1da177e4SLinus Torvalds b __arm720_setup @ cpu_flush 259*1da177e4SLinus Torvalds .long cpu_arch_name @ arch_name 260*1da177e4SLinus Torvalds .long cpu_elf_name @ elf_name 261*1da177e4SLinus Torvalds .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB @ elf_hwcap 262*1da177e4SLinus Torvalds .long cpu_arm720_name @ name 263*1da177e4SLinus Torvalds .long arm720_processor_functions 264*1da177e4SLinus Torvalds .long v4_tlb_fns 265*1da177e4SLinus Torvalds .long v4wt_user_fns 266*1da177e4SLinus Torvalds .long v4_cache_fns 267*1da177e4SLinus Torvalds .size __arm720_proc_info, . - __arm720_proc_info 268