xref: /openbmc/linux/arch/arm/mm/proc-arm720.S (revision 02b7dd1244aab9267ae4078e1ad6a2fdaabeb6ed)
11da177e4SLinus Torvalds/*
21da177e4SLinus Torvalds *  linux/arch/arm/mm/proc-arm720.S: MMU functions for ARM720
31da177e4SLinus Torvalds *
41da177e4SLinus Torvalds *  Copyright (C) 2000 Steve Hill (sjhill@cotw.com)
51da177e4SLinus Torvalds *                     Rob Scott (rscott@mtrob.fdns.net)
61da177e4SLinus Torvalds *  Copyright (C) 2000 ARM Limited, Deep Blue Solutions Ltd.
71da177e4SLinus Torvalds *
81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify
91da177e4SLinus Torvalds * it under the terms of the GNU General Public License as published by
101da177e4SLinus Torvalds * the Free Software Foundation; either version 2 of the License, or
111da177e4SLinus Torvalds * (at your option) any later version.
121da177e4SLinus Torvalds *
131da177e4SLinus Torvalds * This program is distributed in the hope that it will be useful,
141da177e4SLinus Torvalds * but WITHOUT ANY WARRANTY; without even the implied warranty of
151da177e4SLinus Torvalds * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
161da177e4SLinus Torvalds * GNU General Public License for more details.
171da177e4SLinus Torvalds *
181da177e4SLinus Torvalds * You should have received a copy of the GNU General Public License
191da177e4SLinus Torvalds * along with this program; if not, write to the Free Software
201da177e4SLinus Torvalds * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
211da177e4SLinus Torvalds *
221da177e4SLinus Torvalds *
231da177e4SLinus Torvalds * These are the low level assembler for performing cache and TLB
241da177e4SLinus Torvalds * functions on the ARM720T.  The ARM720T has a writethrough IDC
251da177e4SLinus Torvalds * cache, so we don't need to clean it.
261da177e4SLinus Torvalds *
271da177e4SLinus Torvalds *  Changelog:
281da177e4SLinus Torvalds *   05-09-2000 SJH	Created by moving 720 specific functions
291da177e4SLinus Torvalds *			out of 'proc-arm6,7.S' per RMK discussion
301da177e4SLinus Torvalds *   07-25-2000 SJH	Added idle function.
311da177e4SLinus Torvalds *   08-25-2000	DBS	Updated for integration of ARM Ltd version.
321da177e4SLinus Torvalds */
331da177e4SLinus Torvalds#include <linux/linkage.h>
341da177e4SLinus Torvalds#include <linux/init.h>
351da177e4SLinus Torvalds#include <asm/assembler.h>
36e6ae744dSSam Ravnborg#include <asm/asm-offsets.h>
371da177e4SLinus Torvalds#include <asm/pgtable.h>
381da177e4SLinus Torvalds#include <asm/procinfo.h>
391da177e4SLinus Torvalds#include <asm/ptrace.h>
401da177e4SLinus Torvalds#include <asm/hardware.h>
411da177e4SLinus Torvalds
421da177e4SLinus Torvalds/*
431da177e4SLinus Torvalds * Function: arm720_proc_init (void)
441da177e4SLinus Torvalds *	   : arm720_proc_fin (void)
451da177e4SLinus Torvalds *
461da177e4SLinus Torvalds * Notes   : This processor does not require these
471da177e4SLinus Torvalds */
481da177e4SLinus TorvaldsENTRY(cpu_arm720_dcache_clean_area)
491da177e4SLinus TorvaldsENTRY(cpu_arm720_proc_init)
501da177e4SLinus Torvalds		mov	pc, lr
511da177e4SLinus Torvalds
521da177e4SLinus TorvaldsENTRY(cpu_arm720_proc_fin)
531da177e4SLinus Torvalds		stmfd	sp!, {lr}
541da177e4SLinus Torvalds		mov	ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
551da177e4SLinus Torvalds		msr	cpsr_c, ip
561da177e4SLinus Torvalds		mrc	p15, 0, r0, c1, c0, 0
571da177e4SLinus Torvalds		bic	r0, r0, #0x1000			@ ...i............
581da177e4SLinus Torvalds		bic	r0, r0, #0x000e			@ ............wca.
591da177e4SLinus Torvalds		mcr	p15, 0, r0, c1, c0, 0		@ disable caches
601da177e4SLinus Torvalds		mcr	p15, 0, r1, c7, c7, 0		@ invalidate cache
611da177e4SLinus Torvalds		ldmfd	sp!, {pc}
621da177e4SLinus Torvalds
631da177e4SLinus Torvalds/*
641da177e4SLinus Torvalds * Function: arm720_proc_do_idle(void)
651da177e4SLinus Torvalds * Params  : r0 = unused
661da177e4SLinus Torvalds * Purpose : put the processer in proper idle mode
671da177e4SLinus Torvalds */
681da177e4SLinus TorvaldsENTRY(cpu_arm720_do_idle)
691da177e4SLinus Torvalds		mov	pc, lr
701da177e4SLinus Torvalds
711da177e4SLinus Torvalds/*
721da177e4SLinus Torvalds * Function: arm720_switch_mm(unsigned long pgd_phys)
731da177e4SLinus Torvalds * Params  : pgd_phys	Physical address of page table
741da177e4SLinus Torvalds * Purpose : Perform a task switch, saving the old process' state and restoring
751da177e4SLinus Torvalds *	     the new.
761da177e4SLinus Torvalds */
771da177e4SLinus TorvaldsENTRY(cpu_arm720_switch_mm)
781da177e4SLinus Torvalds		mov	r1, #0
791da177e4SLinus Torvalds		mcr	p15, 0, r1, c7, c7, 0		@ invalidate cache
801da177e4SLinus Torvalds		mcr	p15, 0, r0, c2, c0, 0		@ update page table ptr
811da177e4SLinus Torvalds		mcr	p15, 0, r1, c8, c7, 0		@ flush TLB (v4)
821da177e4SLinus Torvalds		mov	pc, lr
831da177e4SLinus Torvalds
841da177e4SLinus Torvalds/*
851da177e4SLinus Torvalds * Function: arm720_set_pte(pte_t *ptep, pte_t pte)
861da177e4SLinus Torvalds * Params  : r0 = Address to set
871da177e4SLinus Torvalds *	   : r1 = value to set
881da177e4SLinus Torvalds * Purpose : Set a PTE and flush it out of any WB cache
891da177e4SLinus Torvalds */
901da177e4SLinus Torvalds		.align	5
911da177e4SLinus TorvaldsENTRY(cpu_arm720_set_pte)
921da177e4SLinus Torvalds		str	r1, [r0], #-2048		@ linux version
931da177e4SLinus Torvalds
941da177e4SLinus Torvalds		eor	r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY
951da177e4SLinus Torvalds
961da177e4SLinus Torvalds		bic	r2, r1, #PTE_SMALL_AP_MASK
971da177e4SLinus Torvalds		bic	r2, r2, #PTE_TYPE_MASK
981da177e4SLinus Torvalds		orr	r2, r2, #PTE_TYPE_SMALL
991da177e4SLinus Torvalds
1001da177e4SLinus Torvalds		tst	r1, #L_PTE_USER			@ User?
1011da177e4SLinus Torvalds		orrne	r2, r2, #PTE_SMALL_AP_URO_SRW
1021da177e4SLinus Torvalds
1031da177e4SLinus Torvalds		tst	r1, #L_PTE_WRITE | L_PTE_DIRTY	@ Write and Dirty?
1041da177e4SLinus Torvalds		orreq	r2, r2, #PTE_SMALL_AP_UNO_SRW
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvalds		tst	r1, #L_PTE_PRESENT | L_PTE_YOUNG	@ Present and Young
1071da177e4SLinus Torvalds		movne	r2, #0
1081da177e4SLinus Torvalds
1091da177e4SLinus Torvalds		str	r2, [r0]			@ hardware version
1101da177e4SLinus Torvalds		mov	pc, lr
1111da177e4SLinus Torvalds
1121da177e4SLinus Torvalds/*
1131da177e4SLinus Torvalds * Function: arm720_reset
1141da177e4SLinus Torvalds * Params  : r0 = address to jump to
1151da177e4SLinus Torvalds * Notes   : This sets up everything for a reset
1161da177e4SLinus Torvalds */
1171da177e4SLinus TorvaldsENTRY(cpu_arm720_reset)
1181da177e4SLinus Torvalds		mov	ip, #0
1191da177e4SLinus Torvalds		mcr	p15, 0, ip, c7, c7, 0		@ invalidate cache
1201da177e4SLinus Torvalds		mcr	p15, 0, ip, c8, c7, 0		@ flush TLB (v4)
1211da177e4SLinus Torvalds		mrc	p15, 0, ip, c1, c0, 0		@ get ctrl register
1221da177e4SLinus Torvalds		bic	ip, ip, #0x000f			@ ............wcam
1231da177e4SLinus Torvalds		bic	ip, ip, #0x2100			@ ..v....s........
1241da177e4SLinus Torvalds		mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
1251da177e4SLinus Torvalds		mov	pc, r0
1261da177e4SLinus Torvalds
1271da177e4SLinus Torvalds	__INIT
1281da177e4SLinus Torvalds
1291da177e4SLinus Torvalds	.type	__arm710_setup, #function
1301da177e4SLinus Torvalds__arm710_setup:
1311da177e4SLinus Torvalds	mov	r0, #0
1321da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c7, 0		@ invalidate caches
1331da177e4SLinus Torvalds	mcr	p15, 0, r0, c8, c7, 0		@ flush TLB (v4)
1341da177e4SLinus Torvalds	mrc	p15, 0, r0, c1, c0		@ get control register
1351da177e4SLinus Torvalds	ldr	r5, arm710_cr1_clear
1361da177e4SLinus Torvalds	bic	r0, r0, r5
1371da177e4SLinus Torvalds	ldr	r5, arm710_cr1_set
1381da177e4SLinus Torvalds	orr	r0, r0, r5
1391da177e4SLinus Torvalds	mov	pc, lr				@ __ret (head.S)
1401da177e4SLinus Torvalds	.size	__arm710_setup, . - __arm710_setup
1411da177e4SLinus Torvalds
1421da177e4SLinus Torvalds	/*
1431da177e4SLinus Torvalds	 *  R
1441da177e4SLinus Torvalds	 * .RVI ZFRS BLDP WCAM
1451da177e4SLinus Torvalds	 * .... 0001 ..11 1101
1461da177e4SLinus Torvalds	 *
1471da177e4SLinus Torvalds	 */
1481da177e4SLinus Torvalds	.type	arm710_cr1_clear, #object
1491da177e4SLinus Torvalds	.type	arm710_cr1_set, #object
1501da177e4SLinus Torvaldsarm710_cr1_clear:
1511da177e4SLinus Torvalds	.word	0x0f3f
1521da177e4SLinus Torvaldsarm710_cr1_set:
1531da177e4SLinus Torvalds	.word	0x013d
1541da177e4SLinus Torvalds
1551da177e4SLinus Torvalds	.type	__arm720_setup, #function
1561da177e4SLinus Torvalds__arm720_setup:
1571da177e4SLinus Torvalds	mov	r0, #0
1581da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c7, 0		@ invalidate caches
1591da177e4SLinus Torvalds	mcr	p15, 0, r0, c8, c7, 0		@ flush TLB (v4)
1601da177e4SLinus Torvalds	mrc	p15, 0, r0, c1, c0		@ get control register
1611da177e4SLinus Torvalds	ldr	r5, arm720_cr1_clear
1621da177e4SLinus Torvalds	bic	r0, r0, r5
1631da177e4SLinus Torvalds	ldr	r5, arm720_cr1_set
1641da177e4SLinus Torvalds	orr	r0, r0, r5
1651da177e4SLinus Torvalds	mov	pc, lr				@ __ret (head.S)
1661da177e4SLinus Torvalds	.size	__arm720_setup, . - __arm720_setup
1671da177e4SLinus Torvalds
1681da177e4SLinus Torvalds	/*
1691da177e4SLinus Torvalds	 *  R
1701da177e4SLinus Torvalds	 * .RVI ZFRS BLDP WCAM
1711da177e4SLinus Torvalds	 * ..1. 1001 ..11 1101
1721da177e4SLinus Torvalds	 *
1731da177e4SLinus Torvalds	 */
1741da177e4SLinus Torvalds	.type	arm720_cr1_clear, #object
1751da177e4SLinus Torvalds	.type	arm720_cr1_set, #object
1761da177e4SLinus Torvaldsarm720_cr1_clear:
1771da177e4SLinus Torvalds	.word	0x2f3f
1781da177e4SLinus Torvaldsarm720_cr1_set:
1791da177e4SLinus Torvalds	.word	0x213d
1801da177e4SLinus Torvalds
1811da177e4SLinus Torvalds		__INITDATA
1821da177e4SLinus Torvalds
1831da177e4SLinus Torvalds/*
1841da177e4SLinus Torvalds * Purpose : Function pointers used to access above functions - all calls
1851da177e4SLinus Torvalds *	     come through these
1861da177e4SLinus Torvalds */
1871da177e4SLinus Torvalds		.type	arm720_processor_functions, #object
1881da177e4SLinus TorvaldsENTRY(arm720_processor_functions)
1891da177e4SLinus Torvalds		.word	v4t_late_abort
1901da177e4SLinus Torvalds		.word	cpu_arm720_proc_init
1911da177e4SLinus Torvalds		.word	cpu_arm720_proc_fin
1921da177e4SLinus Torvalds		.word	cpu_arm720_reset
1931da177e4SLinus Torvalds		.word	cpu_arm720_do_idle
1941da177e4SLinus Torvalds		.word	cpu_arm720_dcache_clean_area
1951da177e4SLinus Torvalds		.word	cpu_arm720_switch_mm
1961da177e4SLinus Torvalds		.word	cpu_arm720_set_pte
1971da177e4SLinus Torvalds		.size	arm720_processor_functions, . - arm720_processor_functions
1981da177e4SLinus Torvalds
1991da177e4SLinus Torvalds		.section ".rodata"
2001da177e4SLinus Torvalds
2011da177e4SLinus Torvalds		.type	cpu_arch_name, #object
2021da177e4SLinus Torvaldscpu_arch_name:	.asciz	"armv4t"
2031da177e4SLinus Torvalds		.size	cpu_arch_name, . - cpu_arch_name
2041da177e4SLinus Torvalds
2051da177e4SLinus Torvalds		.type	cpu_elf_name, #object
2061da177e4SLinus Torvaldscpu_elf_name:	.asciz	"v4"
2071da177e4SLinus Torvalds		.size	cpu_elf_name, . - cpu_elf_name
2081da177e4SLinus Torvalds
2091da177e4SLinus Torvalds		.type	cpu_arm710_name, #object
2101da177e4SLinus Torvaldscpu_arm710_name:
2111da177e4SLinus Torvalds		.asciz	"ARM710T"
2121da177e4SLinus Torvalds		.size	cpu_arm710_name, . - cpu_arm710_name
2131da177e4SLinus Torvalds
2141da177e4SLinus Torvalds		.type	cpu_arm720_name, #object
2151da177e4SLinus Torvaldscpu_arm720_name:
2161da177e4SLinus Torvalds		.asciz	"ARM720T"
2171da177e4SLinus Torvalds		.size	cpu_arm720_name, . - cpu_arm720_name
2181da177e4SLinus Torvalds
2191da177e4SLinus Torvalds		.align
2201da177e4SLinus Torvalds
2211da177e4SLinus Torvalds/*
2221da177e4SLinus Torvalds * See linux/include/asm-arm/procinfo.h for a definition of this structure.
2231da177e4SLinus Torvalds */
2241da177e4SLinus Torvalds
225*02b7dd12SBen Dooks		.section ".proc.info.init", #alloc, #execinstr
2261da177e4SLinus Torvalds
2271da177e4SLinus Torvalds		.type	__arm710_proc_info, #object
2281da177e4SLinus Torvalds__arm710_proc_info:
2291da177e4SLinus Torvalds		.long	0x41807100				@ cpu_val
2301da177e4SLinus Torvalds		.long	0xffffff00				@ cpu_mask
2311da177e4SLinus Torvalds		.long   PMD_TYPE_SECT | \
2321da177e4SLinus Torvalds			PMD_SECT_BUFFERABLE | \
2331da177e4SLinus Torvalds			PMD_SECT_CACHEABLE | \
2341da177e4SLinus Torvalds			PMD_BIT4 | \
2351da177e4SLinus Torvalds			PMD_SECT_AP_WRITE | \
2361da177e4SLinus Torvalds			PMD_SECT_AP_READ
2371da177e4SLinus Torvalds		b	__arm710_setup				@ cpu_flush
2381da177e4SLinus Torvalds		.long	cpu_arch_name				@ arch_name
2391da177e4SLinus Torvalds		.long	cpu_elf_name				@ elf_name
2401da177e4SLinus Torvalds		.long	HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB	@ elf_hwcap
2411da177e4SLinus Torvalds		.long	cpu_arm710_name				@ name
2421da177e4SLinus Torvalds		.long	arm720_processor_functions
2431da177e4SLinus Torvalds		.long	v4_tlb_fns
2441da177e4SLinus Torvalds		.long	v4wt_user_fns
2451da177e4SLinus Torvalds		.long	v4_cache_fns
2461da177e4SLinus Torvalds		.size	__arm710_proc_info, . - __arm710_proc_info
2471da177e4SLinus Torvalds
2481da177e4SLinus Torvalds		.type	__arm720_proc_info, #object
2491da177e4SLinus Torvalds__arm720_proc_info:
2501da177e4SLinus Torvalds		.long	0x41807200				@ cpu_val
2511da177e4SLinus Torvalds		.long	0xffffff00				@ cpu_mask
2521da177e4SLinus Torvalds		.long   PMD_TYPE_SECT | \
2531da177e4SLinus Torvalds			PMD_SECT_BUFFERABLE | \
2541da177e4SLinus Torvalds			PMD_SECT_CACHEABLE | \
2551da177e4SLinus Torvalds			PMD_BIT4 | \
2561da177e4SLinus Torvalds			PMD_SECT_AP_WRITE | \
2571da177e4SLinus Torvalds			PMD_SECT_AP_READ
2581da177e4SLinus Torvalds		b	__arm720_setup				@ cpu_flush
2591da177e4SLinus Torvalds		.long	cpu_arch_name				@ arch_name
2601da177e4SLinus Torvalds		.long	cpu_elf_name				@ elf_name
2611da177e4SLinus Torvalds		.long	HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB	@ elf_hwcap
2621da177e4SLinus Torvalds		.long	cpu_arm720_name				@ name
2631da177e4SLinus Torvalds		.long	arm720_processor_functions
2641da177e4SLinus Torvalds		.long	v4_tlb_fns
2651da177e4SLinus Torvalds		.long	v4wt_user_fns
2661da177e4SLinus Torvalds		.long	v4_cache_fns
2671da177e4SLinus Torvalds		.size	__arm720_proc_info, . - __arm720_proc_info
268