12874c5fdSThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */ 21da177e4SLinus Torvalds/* 31da177e4SLinus Torvalds * linux/arch/arm/mm/proc-arm1026.S: MMU functions for ARM1026EJ-S 41da177e4SLinus Torvalds * 51da177e4SLinus Torvalds * Copyright (C) 2000 ARM Limited 61da177e4SLinus Torvalds * Copyright (C) 2000 Deep Blue Solutions Ltd. 7d090dddaSHyok S. Choi * hacked for non-paged-MM by Hyok S. Choi, 2003. 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * These are the low level assembler for performing cache and TLB 101da177e4SLinus Torvalds * functions on the ARM1026EJ-S. 111da177e4SLinus Torvalds */ 121da177e4SLinus Torvalds#include <linux/linkage.h> 131da177e4SLinus Torvalds#include <linux/init.h> 14*65fddcfcSMike Rapoport#include <linux/pgtable.h> 151da177e4SLinus Torvalds#include <asm/assembler.h> 16e6ae744dSSam Ravnborg#include <asm/asm-offsets.h> 175ec9407dSRussell King#include <asm/hwcap.h> 1874945c86SRussell King#include <asm/pgtable-hwdef.h> 191da177e4SLinus Torvalds#include <asm/ptrace.h> 201da177e4SLinus Torvalds 2100eb0f6bSRussell King#include "proc-macros.S" 2200eb0f6bSRussell King 231da177e4SLinus Torvalds/* 241da177e4SLinus Torvalds * This is the maximum size of an area which will be invalidated 251da177e4SLinus Torvalds * using the single invalidate entry instructions. Anything larger 261da177e4SLinus Torvalds * than this, and we go for the whole cache. 271da177e4SLinus Torvalds * 281da177e4SLinus Torvalds * This value should be chosen such that we choose the cheapest 291da177e4SLinus Torvalds * alternative. 301da177e4SLinus Torvalds */ 311da177e4SLinus Torvalds#define MAX_AREA_SIZE 32768 321da177e4SLinus Torvalds 331da177e4SLinus Torvalds/* 341da177e4SLinus Torvalds * The size of one data cache line. 351da177e4SLinus Torvalds */ 361da177e4SLinus Torvalds#define CACHE_DLINESIZE 32 371da177e4SLinus Torvalds 381da177e4SLinus Torvalds/* 391da177e4SLinus Torvalds * The number of data cache segments. 401da177e4SLinus Torvalds */ 411da177e4SLinus Torvalds#define CACHE_DSEGMENTS 16 421da177e4SLinus Torvalds 431da177e4SLinus Torvalds/* 441da177e4SLinus Torvalds * The number of lines in a cache segment. 451da177e4SLinus Torvalds */ 461da177e4SLinus Torvalds#define CACHE_DENTRIES 64 471da177e4SLinus Torvalds 481da177e4SLinus Torvalds/* 491da177e4SLinus Torvalds * This is the size at which it becomes more efficient to 501da177e4SLinus Torvalds * clean the whole cache, rather than using the individual 5125985edcSLucas De Marchi * cache line maintenance instructions. 521da177e4SLinus Torvalds */ 531da177e4SLinus Torvalds#define CACHE_DLIMIT 32768 541da177e4SLinus Torvalds 551da177e4SLinus Torvalds .text 561da177e4SLinus Torvalds/* 571da177e4SLinus Torvalds * cpu_arm1026_proc_init() 581da177e4SLinus Torvalds */ 591da177e4SLinus TorvaldsENTRY(cpu_arm1026_proc_init) 606ebbf2ceSRussell King ret lr 611da177e4SLinus Torvalds 621da177e4SLinus Torvalds/* 631da177e4SLinus Torvalds * cpu_arm1026_proc_fin() 641da177e4SLinus Torvalds */ 651da177e4SLinus TorvaldsENTRY(cpu_arm1026_proc_fin) 661da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0, 0 @ ctrl register 671da177e4SLinus Torvalds bic r0, r0, #0x1000 @ ...i............ 681da177e4SLinus Torvalds bic r0, r0, #0x000e @ ............wca. 691da177e4SLinus Torvalds mcr p15, 0, r0, c1, c0, 0 @ disable caches 706ebbf2ceSRussell King ret lr 711da177e4SLinus Torvalds 721da177e4SLinus Torvalds/* 731da177e4SLinus Torvalds * cpu_arm1026_reset(loc) 741da177e4SLinus Torvalds * 751da177e4SLinus Torvalds * Perform a soft reset of the system. Put the CPU into the 761da177e4SLinus Torvalds * same state as it would be if it had been reset, and branch 771da177e4SLinus Torvalds * to what would be the reset vector. 781da177e4SLinus Torvalds * 791da177e4SLinus Torvalds * loc: location to jump to for soft reset 801da177e4SLinus Torvalds */ 811da177e4SLinus Torvalds .align 5 821a4baafaSWill Deacon .pushsection .idmap.text, "ax" 831da177e4SLinus TorvaldsENTRY(cpu_arm1026_reset) 841da177e4SLinus Torvalds mov ip, #0 851da177e4SLinus Torvalds mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches 861da177e4SLinus Torvalds mcr p15, 0, ip, c7, c10, 4 @ drain WB 87d090dddaSHyok S. Choi#ifdef CONFIG_MMU 881da177e4SLinus Torvalds mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 89d090dddaSHyok S. Choi#endif 901da177e4SLinus Torvalds mrc p15, 0, ip, c1, c0, 0 @ ctrl register 911da177e4SLinus Torvalds bic ip, ip, #0x000f @ ............wcam 921da177e4SLinus Torvalds bic ip, ip, #0x1100 @ ...i...s........ 931da177e4SLinus Torvalds mcr p15, 0, ip, c1, c0, 0 @ ctrl register 946ebbf2ceSRussell King ret r0 951a4baafaSWill DeaconENDPROC(cpu_arm1026_reset) 961a4baafaSWill Deacon .popsection 971da177e4SLinus Torvalds 981da177e4SLinus Torvalds/* 991da177e4SLinus Torvalds * cpu_arm1026_do_idle() 1001da177e4SLinus Torvalds */ 1011da177e4SLinus Torvalds .align 5 1021da177e4SLinus TorvaldsENTRY(cpu_arm1026_do_idle) 1031da177e4SLinus Torvalds mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 1046ebbf2ceSRussell King ret lr 1051da177e4SLinus Torvalds 1061da177e4SLinus Torvalds/* ================================= CACHE ================================ */ 1071da177e4SLinus Torvalds 1081da177e4SLinus Torvalds .align 5 109c8c90860SMika Westerberg 110c8c90860SMika Westerberg/* 111c8c90860SMika Westerberg * flush_icache_all() 112c8c90860SMika Westerberg * 113c8c90860SMika Westerberg * Unconditionally clean and invalidate the entire icache. 114c8c90860SMika Westerberg */ 115c8c90860SMika WesterbergENTRY(arm1026_flush_icache_all) 116c8c90860SMika Westerberg#ifndef CONFIG_CPU_ICACHE_DISABLE 117c8c90860SMika Westerberg mov r0, #0 118c8c90860SMika Westerberg mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 119c8c90860SMika Westerberg#endif 1206ebbf2ceSRussell King ret lr 121c8c90860SMika WesterbergENDPROC(arm1026_flush_icache_all) 122c8c90860SMika Westerberg 1231da177e4SLinus Torvalds/* 1241da177e4SLinus Torvalds * flush_user_cache_all() 1251da177e4SLinus Torvalds * 1261da177e4SLinus Torvalds * Invalidate all cache entries in a particular address 1271da177e4SLinus Torvalds * space. 1281da177e4SLinus Torvalds */ 1291da177e4SLinus TorvaldsENTRY(arm1026_flush_user_cache_all) 1301da177e4SLinus Torvalds /* FALLTHROUGH */ 1311da177e4SLinus Torvalds/* 1321da177e4SLinus Torvalds * flush_kern_cache_all() 1331da177e4SLinus Torvalds * 1341da177e4SLinus Torvalds * Clean and invalidate the entire cache. 1351da177e4SLinus Torvalds */ 1361da177e4SLinus TorvaldsENTRY(arm1026_flush_kern_cache_all) 1371da177e4SLinus Torvalds mov r2, #VM_EXEC 1381da177e4SLinus Torvalds mov ip, #0 1391da177e4SLinus Torvalds__flush_whole_cache: 1401da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 1419f1984c6SStefan Agner1: mrc p15, 0, APSR_nzcv, c7, c14, 3 @ test, clean, invalidate 1421da177e4SLinus Torvalds bne 1b 1431da177e4SLinus Torvalds#endif 1441da177e4SLinus Torvalds tst r2, #VM_EXEC 1451da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE 1461da177e4SLinus Torvalds mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 1471da177e4SLinus Torvalds#endif 1481da177e4SLinus Torvalds mcrne p15, 0, ip, c7, c10, 4 @ drain WB 1496ebbf2ceSRussell King ret lr 1501da177e4SLinus Torvalds 1511da177e4SLinus Torvalds/* 1521da177e4SLinus Torvalds * flush_user_cache_range(start, end, flags) 1531da177e4SLinus Torvalds * 1541da177e4SLinus Torvalds * Invalidate a range of cache entries in the specified 1551da177e4SLinus Torvalds * address space. 1561da177e4SLinus Torvalds * 1571da177e4SLinus Torvalds * - start - start address (inclusive) 1581da177e4SLinus Torvalds * - end - end address (exclusive) 1591da177e4SLinus Torvalds * - flags - vm_flags for this space 1601da177e4SLinus Torvalds */ 1611da177e4SLinus TorvaldsENTRY(arm1026_flush_user_cache_range) 1621da177e4SLinus Torvalds mov ip, #0 1631da177e4SLinus Torvalds sub r3, r1, r0 @ calculate total size 1641da177e4SLinus Torvalds cmp r3, #CACHE_DLIMIT 1651da177e4SLinus Torvalds bhs __flush_whole_cache 1661da177e4SLinus Torvalds 1671da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 1681da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 1691da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 1701da177e4SLinus Torvalds cmp r0, r1 1711da177e4SLinus Torvalds blo 1b 1721da177e4SLinus Torvalds#endif 1731da177e4SLinus Torvalds tst r2, #VM_EXEC 1741da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE 1751da177e4SLinus Torvalds mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 1761da177e4SLinus Torvalds#endif 1771da177e4SLinus Torvalds mcrne p15, 0, ip, c7, c10, 4 @ drain WB 1786ebbf2ceSRussell King ret lr 1791da177e4SLinus Torvalds 1801da177e4SLinus Torvalds/* 1811da177e4SLinus Torvalds * coherent_kern_range(start, end) 1821da177e4SLinus Torvalds * 1831da177e4SLinus Torvalds * Ensure coherency between the Icache and the Dcache in the 1841da177e4SLinus Torvalds * region described by start. If you have non-snooping 1851da177e4SLinus Torvalds * Harvard caches, you need to implement this function. 1861da177e4SLinus Torvalds * 1871da177e4SLinus Torvalds * - start - virtual start address 1881da177e4SLinus Torvalds * - end - virtual end address 1891da177e4SLinus Torvalds */ 1901da177e4SLinus TorvaldsENTRY(arm1026_coherent_kern_range) 1911da177e4SLinus Torvalds /* FALLTHROUGH */ 1921da177e4SLinus Torvalds/* 1931da177e4SLinus Torvalds * coherent_user_range(start, end) 1941da177e4SLinus Torvalds * 1951da177e4SLinus Torvalds * Ensure coherency between the Icache and the Dcache in the 1961da177e4SLinus Torvalds * region described by start. If you have non-snooping 1971da177e4SLinus Torvalds * Harvard caches, you need to implement this function. 1981da177e4SLinus Torvalds * 1991da177e4SLinus Torvalds * - start - virtual start address 2001da177e4SLinus Torvalds * - end - virtual end address 2011da177e4SLinus Torvalds */ 2021da177e4SLinus TorvaldsENTRY(arm1026_coherent_user_range) 2031da177e4SLinus Torvalds mov ip, #0 2041da177e4SLinus Torvalds bic r0, r0, #CACHE_DLINESIZE - 1 2051da177e4SLinus Torvalds1: 2061da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 2071da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 1 @ clean D entry 2081da177e4SLinus Torvalds#endif 2091da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE 2101da177e4SLinus Torvalds mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry 2111da177e4SLinus Torvalds#endif 2121da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2131da177e4SLinus Torvalds cmp r0, r1 2141da177e4SLinus Torvalds blo 1b 2151da177e4SLinus Torvalds mcr p15, 0, ip, c7, c10, 4 @ drain WB 216c5102f59SWill Deacon mov r0, #0 2176ebbf2ceSRussell King ret lr 2181da177e4SLinus Torvalds 2191da177e4SLinus Torvalds/* 2202c9b9c84SRussell King * flush_kern_dcache_area(void *addr, size_t size) 2211da177e4SLinus Torvalds * 2221da177e4SLinus Torvalds * Ensure no D cache aliasing occurs, either with itself or 2231da177e4SLinus Torvalds * the I cache 2241da177e4SLinus Torvalds * 2252c9b9c84SRussell King * - addr - kernel address 2262c9b9c84SRussell King * - size - region size 2271da177e4SLinus Torvalds */ 2282c9b9c84SRussell KingENTRY(arm1026_flush_kern_dcache_area) 2291da177e4SLinus Torvalds mov ip, #0 2301da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 2312c9b9c84SRussell King add r1, r0, r1 2321da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 2331da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2341da177e4SLinus Torvalds cmp r0, r1 2351da177e4SLinus Torvalds blo 1b 2361da177e4SLinus Torvalds#endif 2371da177e4SLinus Torvalds mcr p15, 0, ip, c7, c10, 4 @ drain WB 2386ebbf2ceSRussell King ret lr 2391da177e4SLinus Torvalds 2401da177e4SLinus Torvalds/* 2411da177e4SLinus Torvalds * dma_inv_range(start, end) 2421da177e4SLinus Torvalds * 2431da177e4SLinus Torvalds * Invalidate (discard) the specified virtual address range. 2441da177e4SLinus Torvalds * May not write back any entries. If 'start' or 'end' 2451da177e4SLinus Torvalds * are not cache line aligned, those lines must be written 2461da177e4SLinus Torvalds * back. 2471da177e4SLinus Torvalds * 2481da177e4SLinus Torvalds * - start - virtual start address 2491da177e4SLinus Torvalds * - end - virtual end address 2501da177e4SLinus Torvalds * 2511da177e4SLinus Torvalds * (same as v4wb) 2521da177e4SLinus Torvalds */ 253702b94bfSRussell Kingarm1026_dma_inv_range: 2541da177e4SLinus Torvalds mov ip, #0 2551da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 2561da177e4SLinus Torvalds tst r0, #CACHE_DLINESIZE - 1 2571da177e4SLinus Torvalds bic r0, r0, #CACHE_DLINESIZE - 1 2581da177e4SLinus Torvalds mcrne p15, 0, r0, c7, c10, 1 @ clean D entry 2591da177e4SLinus Torvalds tst r1, #CACHE_DLINESIZE - 1 2601da177e4SLinus Torvalds mcrne p15, 0, r1, c7, c10, 1 @ clean D entry 2611da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 2621da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2631da177e4SLinus Torvalds cmp r0, r1 2641da177e4SLinus Torvalds blo 1b 2651da177e4SLinus Torvalds#endif 2661da177e4SLinus Torvalds mcr p15, 0, ip, c7, c10, 4 @ drain WB 2676ebbf2ceSRussell King ret lr 2681da177e4SLinus Torvalds 2691da177e4SLinus Torvalds/* 2701da177e4SLinus Torvalds * dma_clean_range(start, end) 2711da177e4SLinus Torvalds * 2721da177e4SLinus Torvalds * Clean the specified virtual address range. 2731da177e4SLinus Torvalds * 2741da177e4SLinus Torvalds * - start - virtual start address 2751da177e4SLinus Torvalds * - end - virtual end address 2761da177e4SLinus Torvalds * 2771da177e4SLinus Torvalds * (same as v4wb) 2781da177e4SLinus Torvalds */ 279702b94bfSRussell Kingarm1026_dma_clean_range: 2801da177e4SLinus Torvalds mov ip, #0 2811da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 2821da177e4SLinus Torvalds bic r0, r0, #CACHE_DLINESIZE - 1 2831da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 2841da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 2851da177e4SLinus Torvalds cmp r0, r1 2861da177e4SLinus Torvalds blo 1b 2871da177e4SLinus Torvalds#endif 2881da177e4SLinus Torvalds mcr p15, 0, ip, c7, c10, 4 @ drain WB 2896ebbf2ceSRussell King ret lr 2901da177e4SLinus Torvalds 2911da177e4SLinus Torvalds/* 2921da177e4SLinus Torvalds * dma_flush_range(start, end) 2931da177e4SLinus Torvalds * 2941da177e4SLinus Torvalds * Clean and invalidate the specified virtual address range. 2951da177e4SLinus Torvalds * 2961da177e4SLinus Torvalds * - start - virtual start address 2971da177e4SLinus Torvalds * - end - virtual end address 2981da177e4SLinus Torvalds */ 2991da177e4SLinus TorvaldsENTRY(arm1026_dma_flush_range) 3001da177e4SLinus Torvalds mov ip, #0 3011da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 3021da177e4SLinus Torvalds bic r0, r0, #CACHE_DLINESIZE - 1 3031da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 3041da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 3051da177e4SLinus Torvalds cmp r0, r1 3061da177e4SLinus Torvalds blo 1b 3071da177e4SLinus Torvalds#endif 3081da177e4SLinus Torvalds mcr p15, 0, ip, c7, c10, 4 @ drain WB 3096ebbf2ceSRussell King ret lr 3101da177e4SLinus Torvalds 311a9c9147eSRussell King/* 312a9c9147eSRussell King * dma_map_area(start, size, dir) 313a9c9147eSRussell King * - start - kernel virtual start address 314a9c9147eSRussell King * - size - size of region 315a9c9147eSRussell King * - dir - DMA direction 316a9c9147eSRussell King */ 317a9c9147eSRussell KingENTRY(arm1026_dma_map_area) 318a9c9147eSRussell King add r1, r1, r0 319a9c9147eSRussell King cmp r2, #DMA_TO_DEVICE 320a9c9147eSRussell King beq arm1026_dma_clean_range 321a9c9147eSRussell King bcs arm1026_dma_inv_range 322a9c9147eSRussell King b arm1026_dma_flush_range 323a9c9147eSRussell KingENDPROC(arm1026_dma_map_area) 324a9c9147eSRussell King 325a9c9147eSRussell King/* 326a9c9147eSRussell King * dma_unmap_area(start, size, dir) 327a9c9147eSRussell King * - start - kernel virtual start address 328a9c9147eSRussell King * - size - size of region 329a9c9147eSRussell King * - dir - DMA direction 330a9c9147eSRussell King */ 331a9c9147eSRussell KingENTRY(arm1026_dma_unmap_area) 3326ebbf2ceSRussell King ret lr 333a9c9147eSRussell KingENDPROC(arm1026_dma_unmap_area) 334a9c9147eSRussell King 335031bd879SLorenzo Pieralisi .globl arm1026_flush_kern_cache_louis 336031bd879SLorenzo Pieralisi .equ arm1026_flush_kern_cache_louis, arm1026_flush_kern_cache_all 337031bd879SLorenzo Pieralisi 3385c9369bcSDave Martin @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S) 3395c9369bcSDave Martin define_cache_functions arm1026 3401da177e4SLinus Torvalds 3411da177e4SLinus Torvalds .align 5 3421da177e4SLinus TorvaldsENTRY(cpu_arm1026_dcache_clean_area) 3431da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 3441da177e4SLinus Torvalds mov ip, #0 3451da177e4SLinus Torvalds1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 3461da177e4SLinus Torvalds add r0, r0, #CACHE_DLINESIZE 3471da177e4SLinus Torvalds subs r1, r1, #CACHE_DLINESIZE 3481da177e4SLinus Torvalds bhi 1b 3491da177e4SLinus Torvalds#endif 3506ebbf2ceSRussell King ret lr 3511da177e4SLinus Torvalds 3521da177e4SLinus Torvalds/* =============================== PageTable ============================== */ 3531da177e4SLinus Torvalds 3541da177e4SLinus Torvalds/* 3551da177e4SLinus Torvalds * cpu_arm1026_switch_mm(pgd) 3561da177e4SLinus Torvalds * 3571da177e4SLinus Torvalds * Set the translation base pointer to be as described by pgd. 3581da177e4SLinus Torvalds * 3591da177e4SLinus Torvalds * pgd: new page tables 3601da177e4SLinus Torvalds */ 3611da177e4SLinus Torvalds .align 5 3621da177e4SLinus TorvaldsENTRY(cpu_arm1026_switch_mm) 363d090dddaSHyok S. Choi#ifdef CONFIG_MMU 3641da177e4SLinus Torvalds mov r1, #0 3651da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 3669f1984c6SStefan Agner1: mrc p15, 0, APSR_nzcv, c7, c14, 3 @ test, clean, invalidate 3671da177e4SLinus Torvalds bne 1b 3681da177e4SLinus Torvalds#endif 3691da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE 3701da177e4SLinus Torvalds mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache 3711da177e4SLinus Torvalds#endif 3721da177e4SLinus Torvalds mcr p15, 0, r1, c7, c10, 4 @ drain WB 3731da177e4SLinus Torvalds mcr p15, 0, r0, c2, c0, 0 @ load page table pointer 3741da177e4SLinus Torvalds mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs 375d090dddaSHyok S. Choi#endif 3766ebbf2ceSRussell King ret lr 3771da177e4SLinus Torvalds 3781da177e4SLinus Torvalds/* 379ad1ae2feSRussell King * cpu_arm1026_set_pte_ext(ptep, pte, ext) 3801da177e4SLinus Torvalds * 3811da177e4SLinus Torvalds * Set a PTE and flush it out 3821da177e4SLinus Torvalds */ 3831da177e4SLinus Torvalds .align 5 384ad1ae2feSRussell KingENTRY(cpu_arm1026_set_pte_ext) 385d090dddaSHyok S. Choi#ifdef CONFIG_MMU 386da091653SRussell King armv3_set_pte_ext 3871da177e4SLinus Torvalds mov r0, r0 3881da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE 3891da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 1 @ clean D entry 3901da177e4SLinus Torvalds#endif 391d090dddaSHyok S. Choi#endif /* CONFIG_MMU */ 3926ebbf2ceSRussell King ret lr 3931da177e4SLinus Torvalds 3941da177e4SLinus Torvalds .type __arm1026_setup, #function 3951da177e4SLinus Torvalds__arm1026_setup: 3961da177e4SLinus Torvalds mov r0, #0 3971da177e4SLinus Torvalds mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4 3981da177e4SLinus Torvalds mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4 399d090dddaSHyok S. Choi#ifdef CONFIG_MMU 4001da177e4SLinus Torvalds mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4 4011da177e4SLinus Torvalds mcr p15, 0, r4, c2, c0 @ load page table pointer 402d090dddaSHyok S. Choi#endif 4031da177e4SLinus Torvalds#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH 4041da177e4SLinus Torvalds mov r0, #4 @ explicitly disable writeback 4051da177e4SLinus Torvalds mcr p15, 7, r0, c15, c0, 0 4061da177e4SLinus Torvalds#endif 40722b19086SRussell King adr r5, arm1026_crval 40822b19086SRussell King ldmia r5, {r5, r6} 4091da177e4SLinus Torvalds mrc p15, 0, r0, c1, c0 @ get control register v4 4101da177e4SLinus Torvalds bic r0, r0, r5 41122b19086SRussell King orr r0, r0, r6 4121da177e4SLinus Torvalds#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN 4131da177e4SLinus Torvalds orr r0, r0, #0x4000 @ .R.. .... .... .... 4141da177e4SLinus Torvalds#endif 4156ebbf2ceSRussell King ret lr 4161da177e4SLinus Torvalds .size __arm1026_setup, . - __arm1026_setup 4171da177e4SLinus Torvalds 4181da177e4SLinus Torvalds /* 4191da177e4SLinus Torvalds * R 4201da177e4SLinus Torvalds * .RVI ZFRS BLDP WCAM 4211da177e4SLinus Torvalds * .011 1001 ..11 0101 4221da177e4SLinus Torvalds * 4231da177e4SLinus Torvalds */ 42422b19086SRussell King .type arm1026_crval, #object 42522b19086SRussell Kingarm1026_crval: 42622b19086SRussell King crval clear=0x00007f3f, mmuset=0x00003935, ucset=0x00001934 4271da177e4SLinus Torvalds 4281da177e4SLinus Torvalds __INITDATA 4295c9369bcSDave Martin @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) 4305c9369bcSDave Martin define_processor_functions arm1026, dabort=v5t_early_abort, pabort=legacy_pabort 4311da177e4SLinus Torvalds 4321da177e4SLinus Torvalds .section .rodata 4331da177e4SLinus Torvalds 4345c9369bcSDave Martin string cpu_arch_name, "armv5tej" 4355c9369bcSDave Martin string cpu_elf_name, "v5" 4361da177e4SLinus Torvalds .align 4375c9369bcSDave Martin string cpu_arm1026_name, "ARM1026EJ-S" 4381da177e4SLinus Torvalds .align 4391da177e4SLinus Torvalds 440790756c7SNick Desaulniers .section ".proc.info.init", "a" 4411da177e4SLinus Torvalds 4421da177e4SLinus Torvalds .type __arm1026_proc_info,#object 4431da177e4SLinus Torvalds__arm1026_proc_info: 4441da177e4SLinus Torvalds .long 0x4106a260 @ ARM 1026EJ-S (v5TEJ) 4451da177e4SLinus Torvalds .long 0xff0ffff0 4461da177e4SLinus Torvalds .long PMD_TYPE_SECT | \ 4471da177e4SLinus Torvalds PMD_BIT4 | \ 4481da177e4SLinus Torvalds PMD_SECT_AP_WRITE | \ 4491da177e4SLinus Torvalds PMD_SECT_AP_READ 4508799ee9fSRussell King .long PMD_TYPE_SECT | \ 4518799ee9fSRussell King PMD_BIT4 | \ 4528799ee9fSRussell King PMD_SECT_AP_WRITE | \ 4538799ee9fSRussell King PMD_SECT_AP_READ 454bf35706fSArd Biesheuvel initfn __arm1026_setup, __arm1026_proc_info 4551da177e4SLinus Torvalds .long cpu_arch_name 4561da177e4SLinus Torvalds .long cpu_elf_name 4571da177e4SLinus Torvalds .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA 4581da177e4SLinus Torvalds .long cpu_arm1026_name 4591da177e4SLinus Torvalds .long arm1026_processor_functions 4601da177e4SLinus Torvalds .long v4wbi_tlb_fns 4611da177e4SLinus Torvalds .long v4wb_user_fns 4621da177e4SLinus Torvalds .long arm1026_cache_fns 4631da177e4SLinus Torvalds .size __arm1026_proc_info, . - __arm1026_proc_info 464