xref: /openbmc/linux/arch/arm/mm/proc-arm1020.S (revision 4b4193256c8d3bc3a5397b5cd9494c2ad386317d)
11a59d1b8SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */
21da177e4SLinus Torvalds/*
31da177e4SLinus Torvalds *  linux/arch/arm/mm/proc-arm1020.S: MMU functions for ARM1020
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds *  Copyright (C) 2000 ARM Limited
61da177e4SLinus Torvalds *  Copyright (C) 2000 Deep Blue Solutions Ltd.
7d090dddaSHyok S. Choi *  hacked for non-paged-MM by Hyok S. Choi, 2003.
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds * These are the low level assembler for performing cache and TLB
101da177e4SLinus Torvalds * functions on the arm1020.
111da177e4SLinus Torvalds */
121da177e4SLinus Torvalds#include <linux/linkage.h>
131da177e4SLinus Torvalds#include <linux/init.h>
14*65fddcfcSMike Rapoport#include <linux/pgtable.h>
151da177e4SLinus Torvalds#include <asm/assembler.h>
16e6ae744dSSam Ravnborg#include <asm/asm-offsets.h>
175ec9407dSRussell King#include <asm/hwcap.h>
1874945c86SRussell King#include <asm/pgtable-hwdef.h>
191da177e4SLinus Torvalds#include <asm/ptrace.h>
201da177e4SLinus Torvalds
2100eb0f6bSRussell King#include "proc-macros.S"
2200eb0f6bSRussell King
231da177e4SLinus Torvalds/*
241da177e4SLinus Torvalds * This is the maximum size of an area which will be invalidated
251da177e4SLinus Torvalds * using the single invalidate entry instructions.  Anything larger
261da177e4SLinus Torvalds * than this, and we go for the whole cache.
271da177e4SLinus Torvalds *
281da177e4SLinus Torvalds * This value should be chosen such that we choose the cheapest
291da177e4SLinus Torvalds * alternative.
301da177e4SLinus Torvalds */
311da177e4SLinus Torvalds#define MAX_AREA_SIZE	32768
321da177e4SLinus Torvalds
331da177e4SLinus Torvalds/*
341da177e4SLinus Torvalds * The size of one data cache line.
351da177e4SLinus Torvalds */
361da177e4SLinus Torvalds#define CACHE_DLINESIZE	32
371da177e4SLinus Torvalds
381da177e4SLinus Torvalds/*
391da177e4SLinus Torvalds * The number of data cache segments.
401da177e4SLinus Torvalds */
411da177e4SLinus Torvalds#define CACHE_DSEGMENTS	16
421da177e4SLinus Torvalds
431da177e4SLinus Torvalds/*
441da177e4SLinus Torvalds * The number of lines in a cache segment.
451da177e4SLinus Torvalds */
461da177e4SLinus Torvalds#define CACHE_DENTRIES	64
471da177e4SLinus Torvalds
481da177e4SLinus Torvalds/*
491da177e4SLinus Torvalds * This is the size at which it becomes more efficient to
501da177e4SLinus Torvalds * clean the whole cache, rather than using the individual
5125985edcSLucas De Marchi * cache line maintenance instructions.
521da177e4SLinus Torvalds */
531da177e4SLinus Torvalds#define CACHE_DLIMIT	32768
541da177e4SLinus Torvalds
551da177e4SLinus Torvalds	.text
561da177e4SLinus Torvalds/*
571da177e4SLinus Torvalds * cpu_arm1020_proc_init()
581da177e4SLinus Torvalds */
591da177e4SLinus TorvaldsENTRY(cpu_arm1020_proc_init)
606ebbf2ceSRussell King	ret	lr
611da177e4SLinus Torvalds
621da177e4SLinus Torvalds/*
631da177e4SLinus Torvalds * cpu_arm1020_proc_fin()
641da177e4SLinus Torvalds */
651da177e4SLinus TorvaldsENTRY(cpu_arm1020_proc_fin)
661da177e4SLinus Torvalds	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
671da177e4SLinus Torvalds	bic	r0, r0, #0x1000 		@ ...i............
681da177e4SLinus Torvalds	bic	r0, r0, #0x000e 		@ ............wca.
691da177e4SLinus Torvalds	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
706ebbf2ceSRussell King	ret	lr
711da177e4SLinus Torvalds
721da177e4SLinus Torvalds/*
731da177e4SLinus Torvalds * cpu_arm1020_reset(loc)
741da177e4SLinus Torvalds *
751da177e4SLinus Torvalds * Perform a soft reset of the system.	Put the CPU into the
761da177e4SLinus Torvalds * same state as it would be if it had been reset, and branch
771da177e4SLinus Torvalds * to what would be the reset vector.
781da177e4SLinus Torvalds *
791da177e4SLinus Torvalds * loc: location to jump to for soft reset
801da177e4SLinus Torvalds */
811da177e4SLinus Torvalds	.align	5
821a4baafaSWill Deacon	.pushsection	.idmap.text, "ax"
831da177e4SLinus TorvaldsENTRY(cpu_arm1020_reset)
841da177e4SLinus Torvalds	mov	ip, #0
851da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches
861da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
87d090dddaSHyok S. Choi#ifdef CONFIG_MMU
881da177e4SLinus Torvalds	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
89d090dddaSHyok S. Choi#endif
901da177e4SLinus Torvalds	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register
911da177e4SLinus Torvalds	bic	ip, ip, #0x000f 		@ ............wcam
921da177e4SLinus Torvalds	bic	ip, ip, #0x1100 		@ ...i...s........
931da177e4SLinus Torvalds	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
946ebbf2ceSRussell King	ret	r0
951a4baafaSWill DeaconENDPROC(cpu_arm1020_reset)
961a4baafaSWill Deacon	.popsection
971da177e4SLinus Torvalds
981da177e4SLinus Torvalds/*
991da177e4SLinus Torvalds * cpu_arm1020_do_idle()
1001da177e4SLinus Torvalds */
1011da177e4SLinus Torvalds	.align	5
1021da177e4SLinus TorvaldsENTRY(cpu_arm1020_do_idle)
1031da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c0, 4		@ Wait for interrupt
1046ebbf2ceSRussell King	ret	lr
1051da177e4SLinus Torvalds
1061da177e4SLinus Torvalds/* ================================= CACHE ================================ */
1071da177e4SLinus Torvalds
1081da177e4SLinus Torvalds	.align	5
109c8c90860SMika Westerberg
110c8c90860SMika Westerberg/*
111c8c90860SMika Westerberg *	flush_icache_all()
112c8c90860SMika Westerberg *
113c8c90860SMika Westerberg *	Unconditionally clean and invalidate the entire icache.
114c8c90860SMika Westerberg */
115c8c90860SMika WesterbergENTRY(arm1020_flush_icache_all)
116c8c90860SMika Westerberg#ifndef CONFIG_CPU_ICACHE_DISABLE
117c8c90860SMika Westerberg	mov	r0, #0
118c8c90860SMika Westerberg	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
119c8c90860SMika Westerberg#endif
1206ebbf2ceSRussell King	ret	lr
121c8c90860SMika WesterbergENDPROC(arm1020_flush_icache_all)
122c8c90860SMika Westerberg
1231da177e4SLinus Torvalds/*
1241da177e4SLinus Torvalds *	flush_user_cache_all()
1251da177e4SLinus Torvalds *
1261da177e4SLinus Torvalds *	Invalidate all cache entries in a particular address
1271da177e4SLinus Torvalds *	space.
1281da177e4SLinus Torvalds */
1291da177e4SLinus TorvaldsENTRY(arm1020_flush_user_cache_all)
1301da177e4SLinus Torvalds	/* FALLTHROUGH */
1311da177e4SLinus Torvalds/*
1321da177e4SLinus Torvalds *	flush_kern_cache_all()
1331da177e4SLinus Torvalds *
1341da177e4SLinus Torvalds *	Clean and invalidate the entire cache.
1351da177e4SLinus Torvalds */
1361da177e4SLinus TorvaldsENTRY(arm1020_flush_kern_cache_all)
1371da177e4SLinus Torvalds	mov	r2, #VM_EXEC
1381da177e4SLinus Torvalds	mov	ip, #0
1391da177e4SLinus Torvalds__flush_whole_cache:
1401da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
1411da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
1421da177e4SLinus Torvalds	mov	r1, #(CACHE_DSEGMENTS - 1) << 5	@ 16 segments
1431da177e4SLinus Torvalds1:	orr	r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
1441da177e4SLinus Torvalds2:	mcr	p15, 0, r3, c7, c14, 2		@ clean+invalidate D index
1451da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
1461da177e4SLinus Torvalds	subs	r3, r3, #1 << 26
1471da177e4SLinus Torvalds	bcs	2b				@ entries 63 to 0
1481da177e4SLinus Torvalds	subs	r1, r1, #1 << 5
1491da177e4SLinus Torvalds	bcs	1b				@ segments 15 to 0
1501da177e4SLinus Torvalds#endif
1511da177e4SLinus Torvalds	tst	r2, #VM_EXEC
1521da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE
1531da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache
1541da177e4SLinus Torvalds#endif
1551da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB
1566ebbf2ceSRussell King	ret	lr
1571da177e4SLinus Torvalds
1581da177e4SLinus Torvalds/*
1591da177e4SLinus Torvalds *	flush_user_cache_range(start, end, flags)
1601da177e4SLinus Torvalds *
1611da177e4SLinus Torvalds *	Invalidate a range of cache entries in the specified
1621da177e4SLinus Torvalds *	address space.
1631da177e4SLinus Torvalds *
1641da177e4SLinus Torvalds *	- start	- start address (inclusive)
1651da177e4SLinus Torvalds *	- end	- end address (exclusive)
1661da177e4SLinus Torvalds *	- flags	- vm_flags for this space
1671da177e4SLinus Torvalds */
1681da177e4SLinus TorvaldsENTRY(arm1020_flush_user_cache_range)
1691da177e4SLinus Torvalds	mov	ip, #0
1701da177e4SLinus Torvalds	sub	r3, r1, r0			@ calculate total size
1711da177e4SLinus Torvalds	cmp	r3, #CACHE_DLIMIT
1721da177e4SLinus Torvalds	bhs	__flush_whole_cache
1731da177e4SLinus Torvalds
1741da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
1751da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4
1761da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry
1771da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
1781da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
1791da177e4SLinus Torvalds	cmp	r0, r1
1801da177e4SLinus Torvalds	blo	1b
1811da177e4SLinus Torvalds#endif
1821da177e4SLinus Torvalds	tst	r2, #VM_EXEC
1831da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE
1841da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache
1851da177e4SLinus Torvalds#endif
1861da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB
1876ebbf2ceSRussell King	ret	lr
1881da177e4SLinus Torvalds
1891da177e4SLinus Torvalds/*
1901da177e4SLinus Torvalds *	coherent_kern_range(start, end)
1911da177e4SLinus Torvalds *
1921da177e4SLinus Torvalds *	Ensure coherency between the Icache and the Dcache in the
1931da177e4SLinus Torvalds *	region described by start.  If you have non-snooping
1941da177e4SLinus Torvalds *	Harvard caches, you need to implement this function.
1951da177e4SLinus Torvalds *
1961da177e4SLinus Torvalds *	- start	- virtual start address
1971da177e4SLinus Torvalds *	- end	- virtual end address
1981da177e4SLinus Torvalds */
1991da177e4SLinus TorvaldsENTRY(arm1020_coherent_kern_range)
2001da177e4SLinus Torvalds	/* FALLTRHOUGH */
2011da177e4SLinus Torvalds
2021da177e4SLinus Torvalds/*
2031da177e4SLinus Torvalds *	coherent_user_range(start, end)
2041da177e4SLinus Torvalds *
2051da177e4SLinus Torvalds *	Ensure coherency between the Icache and the Dcache in the
2061da177e4SLinus Torvalds *	region described by start.  If you have non-snooping
2071da177e4SLinus Torvalds *	Harvard caches, you need to implement this function.
2081da177e4SLinus Torvalds *
2091da177e4SLinus Torvalds *	- start	- virtual start address
2101da177e4SLinus Torvalds *	- end	- virtual end address
2111da177e4SLinus Torvalds */
2121da177e4SLinus TorvaldsENTRY(arm1020_coherent_user_range)
2131da177e4SLinus Torvalds	mov	ip, #0
2141da177e4SLinus Torvalds	bic	r0, r0, #CACHE_DLINESIZE - 1
2151da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4
2161da177e4SLinus Torvalds1:
2171da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
2181da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
2191da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
2201da177e4SLinus Torvalds#endif
2211da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE
2221da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c5, 1		@ invalidate I entry
2231da177e4SLinus Torvalds#endif
2241da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
2251da177e4SLinus Torvalds	cmp	r0, r1
2261da177e4SLinus Torvalds	blo	1b
2271da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
228c5102f59SWill Deacon	mov	r0, #0
2296ebbf2ceSRussell King	ret	lr
2301da177e4SLinus Torvalds
2311da177e4SLinus Torvalds/*
2322c9b9c84SRussell King *	flush_kern_dcache_area(void *addr, size_t size)
2331da177e4SLinus Torvalds *
2341da177e4SLinus Torvalds *	Ensure no D cache aliasing occurs, either with itself or
2351da177e4SLinus Torvalds *	the I cache
2361da177e4SLinus Torvalds *
2372c9b9c84SRussell King *	- addr	- kernel address
2382c9b9c84SRussell King *	- size	- region size
2391da177e4SLinus Torvalds */
2402c9b9c84SRussell KingENTRY(arm1020_flush_kern_dcache_area)
2411da177e4SLinus Torvalds	mov	ip, #0
2421da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
2432c9b9c84SRussell King	add	r1, r0, r1
2441da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry
2451da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
2461da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
2471da177e4SLinus Torvalds	cmp	r0, r1
2481da177e4SLinus Torvalds	blo	1b
2491da177e4SLinus Torvalds#endif
2501da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
2516ebbf2ceSRussell King	ret	lr
2521da177e4SLinus Torvalds
2531da177e4SLinus Torvalds/*
2541da177e4SLinus Torvalds *	dma_inv_range(start, end)
2551da177e4SLinus Torvalds *
2561da177e4SLinus Torvalds *	Invalidate (discard) the specified virtual address range.
2571da177e4SLinus Torvalds *	May not write back any entries.  If 'start' or 'end'
2581da177e4SLinus Torvalds *	are not cache line aligned, those lines must be written
2591da177e4SLinus Torvalds *	back.
2601da177e4SLinus Torvalds *
2611da177e4SLinus Torvalds *	- start	- virtual start address
2621da177e4SLinus Torvalds *	- end	- virtual end address
2631da177e4SLinus Torvalds *
2641da177e4SLinus Torvalds * (same as v4wb)
2651da177e4SLinus Torvalds */
266702b94bfSRussell Kingarm1020_dma_inv_range:
2671da177e4SLinus Torvalds	mov	ip, #0
2681da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
2691da177e4SLinus Torvalds	tst	r0, #CACHE_DLINESIZE - 1
2701da177e4SLinus Torvalds	bic	r0, r0, #CACHE_DLINESIZE - 1
2711da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c10, 4
2721da177e4SLinus Torvalds	mcrne	p15, 0, r0, c7, c10, 1		@ clean D entry
2731da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB
2741da177e4SLinus Torvalds	tst	r1, #CACHE_DLINESIZE - 1
2751da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c10, 4
2761da177e4SLinus Torvalds	mcrne	p15, 0, r1, c7, c10, 1		@ clean D entry
2771da177e4SLinus Torvalds	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB
2781da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry
2791da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
2801da177e4SLinus Torvalds	cmp	r0, r1
2811da177e4SLinus Torvalds	blo	1b
2821da177e4SLinus Torvalds#endif
2831da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
2846ebbf2ceSRussell King	ret	lr
2851da177e4SLinus Torvalds
2861da177e4SLinus Torvalds/*
2871da177e4SLinus Torvalds *	dma_clean_range(start, end)
2881da177e4SLinus Torvalds *
2891da177e4SLinus Torvalds *	Clean the specified virtual address range.
2901da177e4SLinus Torvalds *
2911da177e4SLinus Torvalds *	- start	- virtual start address
2921da177e4SLinus Torvalds *	- end	- virtual end address
2931da177e4SLinus Torvalds *
2941da177e4SLinus Torvalds * (same as v4wb)
2951da177e4SLinus Torvalds */
296702b94bfSRussell Kingarm1020_dma_clean_range:
2971da177e4SLinus Torvalds	mov	ip, #0
2981da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
2991da177e4SLinus Torvalds	bic	r0, r0, #CACHE_DLINESIZE - 1
3001da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
3011da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
3021da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
3031da177e4SLinus Torvalds	cmp	r0, r1
3041da177e4SLinus Torvalds	blo	1b
3051da177e4SLinus Torvalds#endif
3061da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
3076ebbf2ceSRussell King	ret	lr
3081da177e4SLinus Torvalds
3091da177e4SLinus Torvalds/*
3101da177e4SLinus Torvalds *	dma_flush_range(start, end)
3111da177e4SLinus Torvalds *
3121da177e4SLinus Torvalds *	Clean and invalidate the specified virtual address range.
3131da177e4SLinus Torvalds *
3141da177e4SLinus Torvalds *	- start	- virtual start address
3151da177e4SLinus Torvalds *	- end	- virtual end address
3161da177e4SLinus Torvalds */
3171da177e4SLinus TorvaldsENTRY(arm1020_dma_flush_range)
3181da177e4SLinus Torvalds	mov	ip, #0
3191da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
3201da177e4SLinus Torvalds	bic	r0, r0, #CACHE_DLINESIZE - 1
3211da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4
3221da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry
3231da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
3241da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
3251da177e4SLinus Torvalds	cmp	r0, r1
3261da177e4SLinus Torvalds	blo	1b
3271da177e4SLinus Torvalds#endif
3281da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
3296ebbf2ceSRussell King	ret	lr
3301da177e4SLinus Torvalds
331a9c9147eSRussell King/*
332a9c9147eSRussell King *	dma_map_area(start, size, dir)
333a9c9147eSRussell King *	- start	- kernel virtual start address
334a9c9147eSRussell King *	- size	- size of region
335a9c9147eSRussell King *	- dir	- DMA direction
336a9c9147eSRussell King */
337a9c9147eSRussell KingENTRY(arm1020_dma_map_area)
338a9c9147eSRussell King	add	r1, r1, r0
339a9c9147eSRussell King	cmp	r2, #DMA_TO_DEVICE
340a9c9147eSRussell King	beq	arm1020_dma_clean_range
341a9c9147eSRussell King	bcs	arm1020_dma_inv_range
342a9c9147eSRussell King	b	arm1020_dma_flush_range
343a9c9147eSRussell KingENDPROC(arm1020_dma_map_area)
344a9c9147eSRussell King
345a9c9147eSRussell King/*
346a9c9147eSRussell King *	dma_unmap_area(start, size, dir)
347a9c9147eSRussell King *	- start	- kernel virtual start address
348a9c9147eSRussell King *	- size	- size of region
349a9c9147eSRussell King *	- dir	- DMA direction
350a9c9147eSRussell King */
351a9c9147eSRussell KingENTRY(arm1020_dma_unmap_area)
3526ebbf2ceSRussell King	ret	lr
353a9c9147eSRussell KingENDPROC(arm1020_dma_unmap_area)
354a9c9147eSRussell King
355031bd879SLorenzo Pieralisi	.globl	arm1020_flush_kern_cache_louis
356031bd879SLorenzo Pieralisi	.equ	arm1020_flush_kern_cache_louis, arm1020_flush_kern_cache_all
357031bd879SLorenzo Pieralisi
35856d91650SDave Martin	@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
35956d91650SDave Martin	define_cache_functions arm1020
3601da177e4SLinus Torvalds
3611da177e4SLinus Torvalds	.align	5
3621da177e4SLinus TorvaldsENTRY(cpu_arm1020_dcache_clean_area)
3631da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
3641da177e4SLinus Torvalds	mov	ip, #0
3651da177e4SLinus Torvalds1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
3661da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
3671da177e4SLinus Torvalds	add	r0, r0, #CACHE_DLINESIZE
3681da177e4SLinus Torvalds	subs	r1, r1, #CACHE_DLINESIZE
3691da177e4SLinus Torvalds	bhi	1b
3701da177e4SLinus Torvalds#endif
3716ebbf2ceSRussell King	ret	lr
3721da177e4SLinus Torvalds
3731da177e4SLinus Torvalds/* =============================== PageTable ============================== */
3741da177e4SLinus Torvalds
3751da177e4SLinus Torvalds/*
3761da177e4SLinus Torvalds * cpu_arm1020_switch_mm(pgd)
3771da177e4SLinus Torvalds *
3781da177e4SLinus Torvalds * Set the translation base pointer to be as described by pgd.
3791da177e4SLinus Torvalds *
3801da177e4SLinus Torvalds * pgd: new page tables
3811da177e4SLinus Torvalds */
3821da177e4SLinus Torvalds	.align	5
3831da177e4SLinus TorvaldsENTRY(cpu_arm1020_switch_mm)
384d090dddaSHyok S. Choi#ifdef CONFIG_MMU
3851da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
3861da177e4SLinus Torvalds	mcr	p15, 0, r3, c7, c10, 4
3871da177e4SLinus Torvalds	mov	r1, #0xF			@ 16 segments
3881da177e4SLinus Torvalds1:	mov	r3, #0x3F			@ 64 entries
3891da177e4SLinus Torvalds2:	mov	ip, r3, LSL #26 		@ shift up entry
3901da177e4SLinus Torvalds	orr	ip, ip, r1, LSL #5		@ shift in/up index
3911da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c14, 2		@ Clean & Inval DCache entry
3921da177e4SLinus Torvalds	mov	ip, #0
3931da177e4SLinus Torvalds	mcr	p15, 0, ip, c7, c10, 4
3941da177e4SLinus Torvalds	subs	r3, r3, #1
3951da177e4SLinus Torvalds	cmp	r3, #0
3961da177e4SLinus Torvalds	bge	2b				@ entries 3F to 0
3971da177e4SLinus Torvalds	subs	r1, r1, #1
3981da177e4SLinus Torvalds	cmp	r1, #0
3991da177e4SLinus Torvalds	bge	1b				@ segments 15 to 0
4001da177e4SLinus Torvalds
4011da177e4SLinus Torvalds#endif
4021da177e4SLinus Torvalds	mov	r1, #0
4031da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE
4041da177e4SLinus Torvalds	mcr	p15, 0, r1, c7, c5, 0		@ invalidate I cache
4051da177e4SLinus Torvalds#endif
4061da177e4SLinus Torvalds	mcr	p15, 0, r1, c7, c10, 4		@ drain WB
4071da177e4SLinus Torvalds	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
4081da177e4SLinus Torvalds	mcr	p15, 0, r1, c8, c7, 0		@ invalidate I & D TLBs
409d090dddaSHyok S. Choi#endif /* CONFIG_MMU */
4106ebbf2ceSRussell King	ret	lr
4111da177e4SLinus Torvalds
4121da177e4SLinus Torvalds/*
4131da177e4SLinus Torvalds * cpu_arm1020_set_pte(ptep, pte)
4141da177e4SLinus Torvalds *
4151da177e4SLinus Torvalds * Set a PTE and flush it out
4161da177e4SLinus Torvalds */
4171da177e4SLinus Torvalds	.align	5
418ad1ae2feSRussell KingENTRY(cpu_arm1020_set_pte_ext)
419d090dddaSHyok S. Choi#ifdef CONFIG_MMU
420da091653SRussell King	armv3_set_pte_ext
4211da177e4SLinus Torvalds	mov	r0, r0
4221da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
4231da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4
4241da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
4251da177e4SLinus Torvalds#endif
4261da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
427d090dddaSHyok S. Choi#endif /* CONFIG_MMU */
4286ebbf2ceSRussell King	ret	lr
4291da177e4SLinus Torvalds
4301da177e4SLinus Torvalds	.type	__arm1020_setup, #function
4311da177e4SLinus Torvalds__arm1020_setup:
4321da177e4SLinus Torvalds	mov	r0, #0
4331da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c7		@ invalidate I,D caches on v4
4341da177e4SLinus Torvalds	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer on v4
435d090dddaSHyok S. Choi#ifdef CONFIG_MMU
4361da177e4SLinus Torvalds	mcr	p15, 0, r0, c8, c7		@ invalidate I,D TLBs on v4
437d090dddaSHyok S. Choi#endif
43822b19086SRussell King
43922b19086SRussell King	adr	r5, arm1020_crval
44022b19086SRussell King	ldmia	r5, {r5, r6}
4411da177e4SLinus Torvalds	mrc	p15, 0, r0, c1, c0		@ get control register v4
4421da177e4SLinus Torvalds	bic	r0, r0, r5
44322b19086SRussell King	orr	r0, r0, r6
4441da177e4SLinus Torvalds#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
4451da177e4SLinus Torvalds	orr	r0, r0, #0x4000 		@ .R.. .... .... ....
4461da177e4SLinus Torvalds#endif
4476ebbf2ceSRussell King	ret	lr
4481da177e4SLinus Torvalds	.size	__arm1020_setup, . - __arm1020_setup
4491da177e4SLinus Torvalds
4501da177e4SLinus Torvalds	/*
4511da177e4SLinus Torvalds	 *  R
4521da177e4SLinus Torvalds	 * .RVI ZFRS BLDP WCAM
453abaf48a0SCatalin Marinas	 * .011 1001 ..11 0101
4541da177e4SLinus Torvalds	 */
45522b19086SRussell King	.type	arm1020_crval, #object
45622b19086SRussell Kingarm1020_crval:
45722b19086SRussell King	crval	clear=0x0000593f, mmuset=0x00003935, ucset=0x00001930
4581da177e4SLinus Torvalds
4591da177e4SLinus Torvalds	__INITDATA
46056d91650SDave Martin	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
46156d91650SDave Martin	define_processor_functions arm1020, dabort=v4t_early_abort, pabort=legacy_pabort
4621da177e4SLinus Torvalds
4631da177e4SLinus Torvalds
4641da177e4SLinus Torvalds	.section ".rodata"
4651da177e4SLinus Torvalds
46656d91650SDave Martin	string	cpu_arch_name, "armv5t"
46756d91650SDave Martin	string	cpu_elf_name, "v5"
4681da177e4SLinus Torvalds
4691da177e4SLinus Torvalds	.type	cpu_arm1020_name, #object
4701da177e4SLinus Torvaldscpu_arm1020_name:
4711da177e4SLinus Torvalds	.ascii	"ARM1020"
4721da177e4SLinus Torvalds#ifndef CONFIG_CPU_ICACHE_DISABLE
4731da177e4SLinus Torvalds	.ascii	"i"
4741da177e4SLinus Torvalds#endif
4751da177e4SLinus Torvalds#ifndef CONFIG_CPU_DCACHE_DISABLE
4761da177e4SLinus Torvalds	.ascii	"d"
4771da177e4SLinus Torvalds#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
4781da177e4SLinus Torvalds	.ascii	"(wt)"
4791da177e4SLinus Torvalds#else
4801da177e4SLinus Torvalds	.ascii	"(wb)"
4811da177e4SLinus Torvalds#endif
4821da177e4SLinus Torvalds#endif
4831da177e4SLinus Torvalds#ifndef CONFIG_CPU_BPREDICT_DISABLE
4841da177e4SLinus Torvalds	.ascii	"B"
4851da177e4SLinus Torvalds#endif
4861da177e4SLinus Torvalds#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
4871da177e4SLinus Torvalds	.ascii	"RR"
4881da177e4SLinus Torvalds#endif
4891da177e4SLinus Torvalds	.ascii	"\0"
4901da177e4SLinus Torvalds	.size	cpu_arm1020_name, . - cpu_arm1020_name
4911da177e4SLinus Torvalds
4921da177e4SLinus Torvalds	.align
4931da177e4SLinus Torvalds
494790756c7SNick Desaulniers	.section ".proc.info.init", "a"
4951da177e4SLinus Torvalds
4961da177e4SLinus Torvalds	.type	__arm1020_proc_info,#object
4971da177e4SLinus Torvalds__arm1020_proc_info:
4981da177e4SLinus Torvalds	.long	0x4104a200			@ ARM 1020T (Architecture v5T)
4991da177e4SLinus Torvalds	.long	0xff0ffff0
5001da177e4SLinus Torvalds	.long   PMD_TYPE_SECT | \
5011da177e4SLinus Torvalds		PMD_SECT_AP_WRITE | \
5021da177e4SLinus Torvalds		PMD_SECT_AP_READ
5038799ee9fSRussell King	.long   PMD_TYPE_SECT | \
5048799ee9fSRussell King		PMD_SECT_AP_WRITE | \
5058799ee9fSRussell King		PMD_SECT_AP_READ
506bf35706fSArd Biesheuvel	initfn	__arm1020_setup, __arm1020_proc_info
5071da177e4SLinus Torvalds	.long	cpu_arch_name
5081da177e4SLinus Torvalds	.long	cpu_elf_name
5091da177e4SLinus Torvalds	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
5101da177e4SLinus Torvalds	.long	cpu_arm1020_name
5111da177e4SLinus Torvalds	.long	arm1020_processor_functions
5121da177e4SLinus Torvalds	.long	v4wbi_tlb_fns
5131da177e4SLinus Torvalds	.long	v4wb_user_fns
5141da177e4SLinus Torvalds	.long	arm1020_cache_fns
5151da177e4SLinus Torvalds	.size	__arm1020_proc_info, . - __arm1020_proc_info
516