xref: /openbmc/linux/arch/arm/mm/copypage-v4wt.c (revision b99afae1390140f5b0039e6b37a7380de31ae874)
1d73e60b7SRussell King /*
2d73e60b7SRussell King  *  linux/arch/arm/mm/copypage-v4wt.S
3d73e60b7SRussell King  *
4d73e60b7SRussell King  *  Copyright (C) 1995-1999 Russell King
5d73e60b7SRussell King  *
6d73e60b7SRussell King  * This program is free software; you can redistribute it and/or modify
7d73e60b7SRussell King  * it under the terms of the GNU General Public License version 2 as
8d73e60b7SRussell King  * published by the Free Software Foundation.
9d73e60b7SRussell King  *
10d73e60b7SRussell King  *  This is for CPUs with a writethrough cache and 'flush ID cache' is
11d73e60b7SRussell King  *  the only supported cache operation.
12d73e60b7SRussell King  */
13d73e60b7SRussell King #include <linux/init.h>
14063b0a42SRussell King #include <linux/highmem.h>
15d73e60b7SRussell King 
16d73e60b7SRussell King /*
17063b0a42SRussell King  * ARMv4 optimised copy_user_highpage
18d73e60b7SRussell King  *
19d73e60b7SRussell King  * Since we have writethrough caches, we don't have to worry about
20d73e60b7SRussell King  * dirty data in the cache.  However, we do have to ensure that
21d73e60b7SRussell King  * subsequent reads are up to date.
22d73e60b7SRussell King  */
23*b99afae1SNicolas Pitre static void v4wt_copy_user_page(void *kto, const void *kfrom)
24d73e60b7SRussell King {
25*b99afae1SNicolas Pitre 	int tmp;
26*b99afae1SNicolas Pitre 
27*b99afae1SNicolas Pitre 	asm volatile ("\
28*b99afae1SNicolas Pitre 	ldmia	%1!, {r3, r4, ip, lr}		@ 4\n\
29*b99afae1SNicolas Pitre 1:	stmia	%0!, {r3, r4, ip, lr}		@ 4\n\
30*b99afae1SNicolas Pitre 	ldmia	%1!, {r3, r4, ip, lr}		@ 4+1\n\
31*b99afae1SNicolas Pitre 	stmia	%0!, {r3, r4, ip, lr}		@ 4\n\
32*b99afae1SNicolas Pitre 	ldmia	%1!, {r3, r4, ip, lr}		@ 4\n\
33*b99afae1SNicolas Pitre 	stmia	%0!, {r3, r4, ip, lr}		@ 4\n\
34*b99afae1SNicolas Pitre 	ldmia	%1!, {r3, r4, ip, lr}		@ 4\n\
35*b99afae1SNicolas Pitre 	subs	%2, %2, #1			@ 1\n\
36*b99afae1SNicolas Pitre 	stmia	%0!, {r3, r4, ip, lr}		@ 4\n\
37*b99afae1SNicolas Pitre 	ldmneia	%1!, {r3, r4, ip, lr}		@ 4\n\
38d73e60b7SRussell King 	bne	1b				@ 1\n\
39*b99afae1SNicolas Pitre 	mcr	p15, 0, %2, c7, c7, 0		@ flush ID cache"
40*b99afae1SNicolas Pitre 	: "+&r" (kto), "+&r" (kfrom), "=&r" (tmp)
41*b99afae1SNicolas Pitre 	: "2" (PAGE_SIZE / 64)
42*b99afae1SNicolas Pitre 	: "r3", "r4", "ip", "lr");
43d73e60b7SRussell King }
44d73e60b7SRussell King 
45063b0a42SRussell King void v4wt_copy_user_highpage(struct page *to, struct page *from,
46f00a75c0SRussell King 	unsigned long vaddr, struct vm_area_struct *vma)
47063b0a42SRussell King {
48063b0a42SRussell King 	void *kto, *kfrom;
49063b0a42SRussell King 
505472e862SCong Wang 	kto = kmap_atomic(to);
515472e862SCong Wang 	kfrom = kmap_atomic(from);
52063b0a42SRussell King 	v4wt_copy_user_page(kto, kfrom);
535472e862SCong Wang 	kunmap_atomic(kfrom);
545472e862SCong Wang 	kunmap_atomic(kto);
55063b0a42SRussell King }
56063b0a42SRussell King 
57d73e60b7SRussell King /*
58d73e60b7SRussell King  * ARMv4 optimised clear_user_page
59d73e60b7SRussell King  *
60d73e60b7SRussell King  * Same story as above.
61d73e60b7SRussell King  */
62303c6443SRussell King void v4wt_clear_user_highpage(struct page *page, unsigned long vaddr)
63d73e60b7SRussell King {
645472e862SCong Wang 	void *ptr, *kaddr = kmap_atomic(page);
6543ae286bSNicolas Pitre 	asm volatile("\
6643ae286bSNicolas Pitre 	mov	r1, %2				@ 1\n\
67d73e60b7SRussell King 	mov	r2, #0				@ 1\n\
68d73e60b7SRussell King 	mov	r3, #0				@ 1\n\
69d73e60b7SRussell King 	mov	ip, #0				@ 1\n\
70d73e60b7SRussell King 	mov	lr, #0				@ 1\n\
71303c6443SRussell King 1:	stmia	%0!, {r2, r3, ip, lr}		@ 4\n\
72303c6443SRussell King 	stmia	%0!, {r2, r3, ip, lr}		@ 4\n\
73303c6443SRussell King 	stmia	%0!, {r2, r3, ip, lr}		@ 4\n\
74303c6443SRussell King 	stmia	%0!, {r2, r3, ip, lr}		@ 4\n\
75d73e60b7SRussell King 	subs	r1, r1, #1			@ 1\n\
76d73e60b7SRussell King 	bne	1b				@ 1\n\
77303c6443SRussell King 	mcr	p15, 0, r2, c7, c7, 0		@ flush ID cache"
7843ae286bSNicolas Pitre 	: "=r" (ptr)
7943ae286bSNicolas Pitre 	: "0" (kaddr), "I" (PAGE_SIZE / 64)
80303c6443SRussell King 	: "r1", "r2", "r3", "ip", "lr");
815472e862SCong Wang 	kunmap_atomic(kaddr);
82d73e60b7SRussell King }
83d73e60b7SRussell King 
84d73e60b7SRussell King struct cpu_user_fns v4wt_user_fns __initdata = {
85303c6443SRussell King 	.cpu_clear_user_highpage = v4wt_clear_user_highpage,
86063b0a42SRussell King 	.cpu_copy_user_highpage	= v4wt_copy_user_highpage,
87d73e60b7SRussell King };
88