xref: /openbmc/linux/arch/arm/mm/copypage-v4wb.c (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2d73e60b7SRussell King /*
3d73e60b7SRussell King  *  linux/arch/arm/mm/copypage-v4wb.c
4d73e60b7SRussell King  *
5d73e60b7SRussell King  *  Copyright (C) 1995-1999 Russell King
6d73e60b7SRussell King  */
7d73e60b7SRussell King #include <linux/init.h>
8063b0a42SRussell King #include <linux/highmem.h>
9d73e60b7SRussell King 
10d73e60b7SRussell King /*
11063b0a42SRussell King  * ARMv4 optimised copy_user_highpage
12d73e60b7SRussell King  *
13d73e60b7SRussell King  * We flush the destination cache lines just before we write the data into the
14d73e60b7SRussell King  * corresponding address.  Since the Dcache is read-allocate, this removes the
15d73e60b7SRussell King  * Dcache aliasing issue.  The writes will be forwarded to the write buffer,
16d73e60b7SRussell King  * and merged as appropriate.
17d73e60b7SRussell King  *
18d73e60b7SRussell King  * Note: We rely on all ARMv4 processors implementing the "invalidate D line"
19d73e60b7SRussell King  * instruction.  If your processor does not supply this, you have to write your
20063b0a42SRussell King  * own copy_user_highpage that does the right thing.
21d73e60b7SRussell King  */
v4wb_copy_user_page(void * kto,const void * kfrom)22b99afae1SNicolas Pitre static void v4wb_copy_user_page(void *kto, const void *kfrom)
23d73e60b7SRussell King {
24b99afae1SNicolas Pitre 	int tmp;
25b99afae1SNicolas Pitre 
26b99afae1SNicolas Pitre 	asm volatile ("\
27b7e8c939SStefan Agner 	.syntax unified\n\
28b99afae1SNicolas Pitre 	ldmia	%1!, {r3, r4, ip, lr}		@ 4\n\
29b99afae1SNicolas Pitre 1:	mcr	p15, 0, %0, c7, c6, 1		@ 1   invalidate D line\n\
30b99afae1SNicolas Pitre 	stmia	%0!, {r3, r4, ip, lr}		@ 4\n\
31b99afae1SNicolas Pitre 	ldmia	%1!, {r3, r4, ip, lr}		@ 4+1\n\
32b99afae1SNicolas Pitre 	stmia	%0!, {r3, r4, ip, lr}		@ 4\n\
33b99afae1SNicolas Pitre 	ldmia	%1!, {r3, r4, ip, lr}		@ 4\n\
34b99afae1SNicolas Pitre 	mcr	p15, 0, %0, c7, c6, 1		@ 1   invalidate D line\n\
35b99afae1SNicolas Pitre 	stmia	%0!, {r3, r4, ip, lr}		@ 4\n\
36b99afae1SNicolas Pitre 	ldmia	%1!, {r3, r4, ip, lr}		@ 4\n\
37b99afae1SNicolas Pitre 	subs	%2, %2, #1			@ 1\n\
38b99afae1SNicolas Pitre 	stmia	%0!, {r3, r4, ip, lr}		@ 4\n\
39b7e8c939SStefan Agner 	ldmiane	%1!, {r3, r4, ip, lr}		@ 4\n\
40d73e60b7SRussell King 	bne	1b				@ 1\n\
41b99afae1SNicolas Pitre 	mcr	p15, 0, %1, c7, c10, 4		@ 1   drain WB"
42b99afae1SNicolas Pitre 	: "+&r" (kto), "+&r" (kfrom), "=&r" (tmp)
43b99afae1SNicolas Pitre 	: "2" (PAGE_SIZE / 64)
44b99afae1SNicolas Pitre 	: "r3", "r4", "ip", "lr");
45d73e60b7SRussell King }
46d73e60b7SRussell King 
v4wb_copy_user_highpage(struct page * to,struct page * from,unsigned long vaddr,struct vm_area_struct * vma)47063b0a42SRussell King void v4wb_copy_user_highpage(struct page *to, struct page *from,
48f00a75c0SRussell King 	unsigned long vaddr, struct vm_area_struct *vma)
49063b0a42SRussell King {
50063b0a42SRussell King 	void *kto, *kfrom;
51063b0a42SRussell King 
525472e862SCong Wang 	kto = kmap_atomic(to);
535472e862SCong Wang 	kfrom = kmap_atomic(from);
542725898fSRussell King 	flush_cache_page(vma, vaddr, page_to_pfn(from));
55063b0a42SRussell King 	v4wb_copy_user_page(kto, kfrom);
565472e862SCong Wang 	kunmap_atomic(kfrom);
575472e862SCong Wang 	kunmap_atomic(kto);
58063b0a42SRussell King }
59063b0a42SRussell King 
60d73e60b7SRussell King /*
61d73e60b7SRussell King  * ARMv4 optimised clear_user_page
62d73e60b7SRussell King  *
63d73e60b7SRussell King  * Same story as above.
64d73e60b7SRussell King  */
v4wb_clear_user_highpage(struct page * page,unsigned long vaddr)65303c6443SRussell King void v4wb_clear_user_highpage(struct page *page, unsigned long vaddr)
66d73e60b7SRussell King {
675472e862SCong Wang 	void *ptr, *kaddr = kmap_atomic(page);
6843ae286bSNicolas Pitre 	asm volatile("\
6943ae286bSNicolas Pitre 	mov	r1, %2				@ 1\n\
70d73e60b7SRussell King 	mov	r2, #0				@ 1\n\
71d73e60b7SRussell King 	mov	r3, #0				@ 1\n\
72d73e60b7SRussell King 	mov	ip, #0				@ 1\n\
73d73e60b7SRussell King 	mov	lr, #0				@ 1\n\
74303c6443SRussell King 1:	mcr	p15, 0, %0, c7, c6, 1		@ 1   invalidate D line\n\
75303c6443SRussell King 	stmia	%0!, {r2, r3, ip, lr}		@ 4\n\
76303c6443SRussell King 	stmia	%0!, {r2, r3, ip, lr}		@ 4\n\
77303c6443SRussell King 	mcr	p15, 0, %0, c7, c6, 1		@ 1   invalidate D line\n\
78303c6443SRussell King 	stmia	%0!, {r2, r3, ip, lr}		@ 4\n\
79303c6443SRussell King 	stmia	%0!, {r2, r3, ip, lr}		@ 4\n\
80d73e60b7SRussell King 	subs	r1, r1, #1			@ 1\n\
81d73e60b7SRussell King 	bne	1b				@ 1\n\
82303c6443SRussell King 	mcr	p15, 0, r1, c7, c10, 4		@ 1   drain WB"
8343ae286bSNicolas Pitre 	: "=r" (ptr)
8443ae286bSNicolas Pitre 	: "0" (kaddr), "I" (PAGE_SIZE / 64)
85303c6443SRussell King 	: "r1", "r2", "r3", "ip", "lr");
865472e862SCong Wang 	kunmap_atomic(kaddr);
87d73e60b7SRussell King }
88d73e60b7SRussell King 
89d73e60b7SRussell King struct cpu_user_fns v4wb_user_fns __initdata = {
90303c6443SRussell King 	.cpu_clear_user_highpage = v4wb_clear_user_highpage,
91063b0a42SRussell King 	.cpu_copy_user_highpage	= v4wb_copy_user_highpage,
92d73e60b7SRussell King };
93