1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2d2bab05aSRussell King /*
3d2bab05aSRussell King * linux/arch/arm/lib/copypage-armv4mc.S
4d2bab05aSRussell King *
5d2bab05aSRussell King * Copyright (C) 1995-2005 Russell King
6d2bab05aSRussell King *
7d2bab05aSRussell King * This handles the mini data cache, as found on SA11x0 and XScale
8d2bab05aSRussell King * processors. When we copy a user page page, we map it in such a way
9d2bab05aSRussell King * that accesses to this page will not touch the main data cache, but
10d2bab05aSRussell King * will be cached in the mini data cache. This prevents us thrashing
11d2bab05aSRussell King * the main data cache on page faults.
12d2bab05aSRussell King */
13d2bab05aSRussell King #include <linux/init.h>
14d2bab05aSRussell King #include <linux/mm.h>
15063b0a42SRussell King #include <linux/highmem.h>
16842ca547SMatthew Wilcox (Oracle) #include <linux/pagemap.h>
17d2bab05aSRussell King
18d2bab05aSRussell King #include <asm/tlbflush.h>
191c9d3df5SRichard Purdie #include <asm/cacheflush.h>
20d2bab05aSRussell King
211b2e2b73SRussell King #include "mm.h"
221b2e2b73SRussell King
23d2bab05aSRussell King #define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
24bb30f36fSRussell King L_PTE_MT_MINICACHE)
25d2bab05aSRussell King
26bd31b859SThomas Gleixner static DEFINE_RAW_SPINLOCK(minicache_lock);
27d2bab05aSRussell King
28d2bab05aSRussell King /*
29063b0a42SRussell King * ARMv4 mini-dcache optimised copy_user_highpage
30d2bab05aSRussell King *
31d2bab05aSRussell King * We flush the destination cache lines just before we write the data into the
32d2bab05aSRussell King * corresponding address. Since the Dcache is read-allocate, this removes the
33d2bab05aSRussell King * Dcache aliasing issue. The writes will be forwarded to the write buffer,
34d2bab05aSRussell King * and merged as appropriate.
35d2bab05aSRussell King *
36d2bab05aSRussell King * Note: We rely on all ARMv4 processors implementing the "invalidate D line"
37d2bab05aSRussell King * instruction. If your processor does not supply this, you have to write your
38063b0a42SRussell King * own copy_user_highpage that does the right thing.
39d2bab05aSRussell King */
mc_copy_user_page(void * from,void * to)40b99afae1SNicolas Pitre static void mc_copy_user_page(void *from, void *to)
41d2bab05aSRussell King {
42b99afae1SNicolas Pitre int tmp;
43b99afae1SNicolas Pitre
44b99afae1SNicolas Pitre asm volatile ("\
45b7e8c939SStefan Agner .syntax unified\n\
46d2bab05aSRussell King ldmia %0!, {r2, r3, ip, lr} @ 4\n\
47d2bab05aSRussell King 1: mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
48d2bab05aSRussell King stmia %1!, {r2, r3, ip, lr} @ 4\n\
49d2bab05aSRussell King ldmia %0!, {r2, r3, ip, lr} @ 4+1\n\
50d2bab05aSRussell King stmia %1!, {r2, r3, ip, lr} @ 4\n\
51d2bab05aSRussell King ldmia %0!, {r2, r3, ip, lr} @ 4\n\
52d2bab05aSRussell King mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
53d2bab05aSRussell King stmia %1!, {r2, r3, ip, lr} @ 4\n\
54d2bab05aSRussell King ldmia %0!, {r2, r3, ip, lr} @ 4\n\
55b99afae1SNicolas Pitre subs %2, %2, #1 @ 1\n\
56d2bab05aSRussell King stmia %1!, {r2, r3, ip, lr} @ 4\n\
57b7e8c939SStefan Agner ldmiane %0!, {r2, r3, ip, lr} @ 4\n\
58b99afae1SNicolas Pitre bne 1b @ "
59b99afae1SNicolas Pitre : "+&r" (from), "+&r" (to), "=&r" (tmp)
60b99afae1SNicolas Pitre : "2" (PAGE_SIZE / 64)
61b99afae1SNicolas Pitre : "r2", "r3", "ip", "lr");
62d2bab05aSRussell King }
63d2bab05aSRussell King
v4_mc_copy_user_highpage(struct page * to,struct page * from,unsigned long vaddr,struct vm_area_struct * vma)647dd8c4f3SRussell King void v4_mc_copy_user_highpage(struct page *to, struct page *from,
65f00a75c0SRussell King unsigned long vaddr, struct vm_area_struct *vma)
66d2bab05aSRussell King {
67*8b5989f3SMatthew Wilcox (Oracle) struct folio *src = page_folio(from);
685472e862SCong Wang void *kto = kmap_atomic(to);
691c9d3df5SRichard Purdie
70*8b5989f3SMatthew Wilcox (Oracle) if (!test_and_set_bit(PG_dcache_clean, &src->flags))
71*8b5989f3SMatthew Wilcox (Oracle) __flush_dcache_folio(folio_flush_mapping(src), src);
721c9d3df5SRichard Purdie
73bd31b859SThomas Gleixner raw_spin_lock(&minicache_lock);
74d2bab05aSRussell King
7567ece144SRussell King set_top_pte(COPYPAGE_MINICACHE, mk_pte(from, minicache_pgprot));
76d2bab05aSRussell King
77de27c308SRussell King mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
78d2bab05aSRussell King
79bd31b859SThomas Gleixner raw_spin_unlock(&minicache_lock);
80063b0a42SRussell King
815472e862SCong Wang kunmap_atomic(kto);
82d2bab05aSRussell King }
83d2bab05aSRussell King
84d2bab05aSRussell King /*
85d2bab05aSRussell King * ARMv4 optimised clear_user_page
86d2bab05aSRussell King */
v4_mc_clear_user_highpage(struct page * page,unsigned long vaddr)87303c6443SRussell King void v4_mc_clear_user_highpage(struct page *page, unsigned long vaddr)
88d2bab05aSRussell King {
895472e862SCong Wang void *ptr, *kaddr = kmap_atomic(page);
90303c6443SRussell King asm volatile("\
9143ae286bSNicolas Pitre mov r1, %2 @ 1\n\
92d2bab05aSRussell King mov r2, #0 @ 1\n\
93d2bab05aSRussell King mov r3, #0 @ 1\n\
94d2bab05aSRussell King mov ip, #0 @ 1\n\
95d2bab05aSRussell King mov lr, #0 @ 1\n\
96303c6443SRussell King 1: mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
97303c6443SRussell King stmia %0!, {r2, r3, ip, lr} @ 4\n\
98303c6443SRussell King stmia %0!, {r2, r3, ip, lr} @ 4\n\
99303c6443SRussell King mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
100303c6443SRussell King stmia %0!, {r2, r3, ip, lr} @ 4\n\
101303c6443SRussell King stmia %0!, {r2, r3, ip, lr} @ 4\n\
102d2bab05aSRussell King subs r1, r1, #1 @ 1\n\
103303c6443SRussell King bne 1b @ 1"
10443ae286bSNicolas Pitre : "=r" (ptr)
10543ae286bSNicolas Pitre : "0" (kaddr), "I" (PAGE_SIZE / 64)
106303c6443SRussell King : "r1", "r2", "r3", "ip", "lr");
1075472e862SCong Wang kunmap_atomic(kaddr);
108d2bab05aSRussell King }
109d2bab05aSRussell King
110d2bab05aSRussell King struct cpu_user_fns v4_mc_user_fns __initdata = {
111303c6443SRussell King .cpu_clear_user_highpage = v4_mc_clear_user_highpage,
112063b0a42SRussell King .cpu_copy_user_highpage = v4_mc_copy_user_highpage,
113d2bab05aSRussell King };
114