xref: /openbmc/linux/arch/arm/mm/cache-tauros2.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
1*0fdebc5eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2573a652fSLennert Buytenhek /*
3573a652fSLennert Buytenhek  * arch/arm/mm/cache-tauros2.c - Tauros2 L2 cache controller support
4573a652fSLennert Buytenhek  *
5573a652fSLennert Buytenhek  * Copyright (C) 2008 Marvell Semiconductor
6573a652fSLennert Buytenhek  *
7573a652fSLennert Buytenhek  * References:
8573a652fSLennert Buytenhek  * - PJ1 CPU Core Datasheet,
9573a652fSLennert Buytenhek  *   Document ID MV-S104837-01, Rev 0.7, January 24 2008.
10573a652fSLennert Buytenhek  * - PJ4 CPU Core Datasheet,
11573a652fSLennert Buytenhek  *   Document ID MV-S105190-00, Rev 0.7, March 14 2008.
12573a652fSLennert Buytenhek  */
13573a652fSLennert Buytenhek 
14573a652fSLennert Buytenhek #include <linux/init.h>
15c2b7e05cSChao Xie #include <linux/of.h>
16c2b7e05cSChao Xie #include <linux/of_address.h>
17573a652fSLennert Buytenhek #include <asm/cacheflush.h>
1815d07dc9SRussell King #include <asm/cp15.h>
19fa79b8d6SChao Xie #include <asm/cputype.h>
20573a652fSLennert Buytenhek #include <asm/hardware/cache-tauros2.h>
21573a652fSLennert Buytenhek 
221d93ba2aSRussell King /* CP15 PJ4 Control configuration register */
231d93ba2aSRussell King #define CCR_L2C_PREFETCH_DISABLE	BIT(24)
241d93ba2aSRussell King #define CCR_L2C_ECC_ENABLE		BIT(23)
251d93ba2aSRussell King #define CCR_L2C_WAY7_4_DISABLE		BIT(21)
261d93ba2aSRussell King #define CCR_L2C_BURST8_ENABLE		BIT(20)
27573a652fSLennert Buytenhek 
28573a652fSLennert Buytenhek /*
29573a652fSLennert Buytenhek  * When Tauros2 is used on a CPU that supports the v7 hierarchical
30573a652fSLennert Buytenhek  * cache operations, the cache handling code in proc-v7.S takes care
31573a652fSLennert Buytenhek  * of everything, including handling DMA coherency.
32573a652fSLennert Buytenhek  *
33573a652fSLennert Buytenhek  * So, we only need to register outer cache operations here if we're
34573a652fSLennert Buytenhek  * being used on a pre-v7 CPU, and we only need to build support for
35573a652fSLennert Buytenhek  * outer cache operations into the kernel image if the kernel has been
36573a652fSLennert Buytenhek  * configured to support a pre-v7 CPU.
37573a652fSLennert Buytenhek  */
38027f3f96SArnd Bergmann #ifdef CONFIG_CPU_32v5
39573a652fSLennert Buytenhek /*
40573a652fSLennert Buytenhek  * Low-level cache maintenance operations.
41573a652fSLennert Buytenhek  */
tauros2_clean_pa(unsigned long addr)42573a652fSLennert Buytenhek static inline void tauros2_clean_pa(unsigned long addr)
43573a652fSLennert Buytenhek {
44573a652fSLennert Buytenhek 	__asm__("mcr p15, 1, %0, c7, c11, 3" : : "r" (addr));
45573a652fSLennert Buytenhek }
46573a652fSLennert Buytenhek 
tauros2_clean_inv_pa(unsigned long addr)47573a652fSLennert Buytenhek static inline void tauros2_clean_inv_pa(unsigned long addr)
48573a652fSLennert Buytenhek {
49573a652fSLennert Buytenhek 	__asm__("mcr p15, 1, %0, c7, c15, 3" : : "r" (addr));
50573a652fSLennert Buytenhek }
51573a652fSLennert Buytenhek 
tauros2_inv_pa(unsigned long addr)52573a652fSLennert Buytenhek static inline void tauros2_inv_pa(unsigned long addr)
53573a652fSLennert Buytenhek {
54573a652fSLennert Buytenhek 	__asm__("mcr p15, 1, %0, c7, c7, 3" : : "r" (addr));
55573a652fSLennert Buytenhek }
56573a652fSLennert Buytenhek 
57573a652fSLennert Buytenhek 
58573a652fSLennert Buytenhek /*
59573a652fSLennert Buytenhek  * Linux primitives.
60573a652fSLennert Buytenhek  *
61573a652fSLennert Buytenhek  * Note that the end addresses passed to Linux primitives are
62573a652fSLennert Buytenhek  * noninclusive.
63573a652fSLennert Buytenhek  */
64573a652fSLennert Buytenhek #define CACHE_LINE_SIZE		32
65573a652fSLennert Buytenhek 
tauros2_inv_range(unsigned long start,unsigned long end)66573a652fSLennert Buytenhek static void tauros2_inv_range(unsigned long start, unsigned long end)
67573a652fSLennert Buytenhek {
68573a652fSLennert Buytenhek 	/*
69573a652fSLennert Buytenhek 	 * Clean and invalidate partial first cache line.
70573a652fSLennert Buytenhek 	 */
71573a652fSLennert Buytenhek 	if (start & (CACHE_LINE_SIZE - 1)) {
72573a652fSLennert Buytenhek 		tauros2_clean_inv_pa(start & ~(CACHE_LINE_SIZE - 1));
73573a652fSLennert Buytenhek 		start = (start | (CACHE_LINE_SIZE - 1)) + 1;
74573a652fSLennert Buytenhek 	}
75573a652fSLennert Buytenhek 
76573a652fSLennert Buytenhek 	/*
77573a652fSLennert Buytenhek 	 * Clean and invalidate partial last cache line.
78573a652fSLennert Buytenhek 	 */
79573a652fSLennert Buytenhek 	if (end & (CACHE_LINE_SIZE - 1)) {
80573a652fSLennert Buytenhek 		tauros2_clean_inv_pa(end & ~(CACHE_LINE_SIZE - 1));
81573a652fSLennert Buytenhek 		end &= ~(CACHE_LINE_SIZE - 1);
82573a652fSLennert Buytenhek 	}
83573a652fSLennert Buytenhek 
84573a652fSLennert Buytenhek 	/*
85573a652fSLennert Buytenhek 	 * Invalidate all full cache lines between 'start' and 'end'.
86573a652fSLennert Buytenhek 	 */
87573a652fSLennert Buytenhek 	while (start < end) {
88573a652fSLennert Buytenhek 		tauros2_inv_pa(start);
89573a652fSLennert Buytenhek 		start += CACHE_LINE_SIZE;
90573a652fSLennert Buytenhek 	}
91573a652fSLennert Buytenhek 
92573a652fSLennert Buytenhek 	dsb();
93573a652fSLennert Buytenhek }
94573a652fSLennert Buytenhek 
tauros2_clean_range(unsigned long start,unsigned long end)95573a652fSLennert Buytenhek static void tauros2_clean_range(unsigned long start, unsigned long end)
96573a652fSLennert Buytenhek {
97573a652fSLennert Buytenhek 	start &= ~(CACHE_LINE_SIZE - 1);
98573a652fSLennert Buytenhek 	while (start < end) {
99573a652fSLennert Buytenhek 		tauros2_clean_pa(start);
100573a652fSLennert Buytenhek 		start += CACHE_LINE_SIZE;
101573a652fSLennert Buytenhek 	}
102573a652fSLennert Buytenhek 
103573a652fSLennert Buytenhek 	dsb();
104573a652fSLennert Buytenhek }
105573a652fSLennert Buytenhek 
tauros2_flush_range(unsigned long start,unsigned long end)106573a652fSLennert Buytenhek static void tauros2_flush_range(unsigned long start, unsigned long end)
107573a652fSLennert Buytenhek {
108573a652fSLennert Buytenhek 	start &= ~(CACHE_LINE_SIZE - 1);
109573a652fSLennert Buytenhek 	while (start < end) {
110573a652fSLennert Buytenhek 		tauros2_clean_inv_pa(start);
111573a652fSLennert Buytenhek 		start += CACHE_LINE_SIZE;
112573a652fSLennert Buytenhek 	}
113573a652fSLennert Buytenhek 
114573a652fSLennert Buytenhek 	dsb();
115573a652fSLennert Buytenhek }
11689326f76SChao Xie 
tauros2_disable(void)11789326f76SChao Xie static void tauros2_disable(void)
11889326f76SChao Xie {
11989326f76SChao Xie 	__asm__ __volatile__ (
12089326f76SChao Xie 	"mcr	p15, 1, %0, c7, c11, 0 @L2 Cache Clean All\n\t"
12189326f76SChao Xie 	"mrc	p15, 0, %0, c1, c0, 0\n\t"
12289326f76SChao Xie 	"bic	%0, %0, #(1 << 26)\n\t"
12389326f76SChao Xie 	"mcr	p15, 0, %0, c1, c0, 0  @Disable L2 Cache\n\t"
12489326f76SChao Xie 	: : "r" (0x0));
12589326f76SChao Xie }
12689326f76SChao Xie 
tauros2_resume(void)12789326f76SChao Xie static void tauros2_resume(void)
12889326f76SChao Xie {
12989326f76SChao Xie 	__asm__ __volatile__ (
13089326f76SChao Xie 	"mcr	p15, 1, %0, c7, c7, 0 @L2 Cache Invalidate All\n\t"
13189326f76SChao Xie 	"mrc	p15, 0, %0, c1, c0, 0\n\t"
13289326f76SChao Xie 	"orr	%0, %0, #(1 << 26)\n\t"
13389326f76SChao Xie 	"mcr	p15, 0, %0, c1, c0, 0 @Enable L2 Cache\n\t"
13489326f76SChao Xie 	: : "r" (0x0));
13589326f76SChao Xie }
136573a652fSLennert Buytenhek #endif
137573a652fSLennert Buytenhek 
read_extra_features(void)138573a652fSLennert Buytenhek static inline u32 __init read_extra_features(void)
139573a652fSLennert Buytenhek {
140573a652fSLennert Buytenhek 	u32 u;
141573a652fSLennert Buytenhek 
142573a652fSLennert Buytenhek 	__asm__("mrc p15, 1, %0, c15, c1, 0" : "=r" (u));
143573a652fSLennert Buytenhek 
144573a652fSLennert Buytenhek 	return u;
145573a652fSLennert Buytenhek }
146573a652fSLennert Buytenhek 
write_extra_features(u32 u)147573a652fSLennert Buytenhek static inline void __init write_extra_features(u32 u)
148573a652fSLennert Buytenhek {
149573a652fSLennert Buytenhek 	__asm__("mcr p15, 1, %0, c15, c1, 0" : : "r" (u));
150573a652fSLennert Buytenhek }
151573a652fSLennert Buytenhek 
cpuid_scheme(void)152573a652fSLennert Buytenhek static inline int __init cpuid_scheme(void)
153573a652fSLennert Buytenhek {
154573a652fSLennert Buytenhek 	return !!((processor_id & 0x000f0000) == 0x000f0000);
155573a652fSLennert Buytenhek }
156573a652fSLennert Buytenhek 
read_mmfr3(void)157573a652fSLennert Buytenhek static inline u32 __init read_mmfr3(void)
158573a652fSLennert Buytenhek {
159573a652fSLennert Buytenhek 	u32 mmfr3;
160573a652fSLennert Buytenhek 
161573a652fSLennert Buytenhek 	__asm__("mrc p15, 0, %0, c0, c1, 7\n" : "=r" (mmfr3));
162573a652fSLennert Buytenhek 
163573a652fSLennert Buytenhek 	return mmfr3;
164573a652fSLennert Buytenhek }
165573a652fSLennert Buytenhek 
read_actlr(void)166573a652fSLennert Buytenhek static inline u32 __init read_actlr(void)
167573a652fSLennert Buytenhek {
168573a652fSLennert Buytenhek 	u32 actlr;
169573a652fSLennert Buytenhek 
170573a652fSLennert Buytenhek 	__asm__("mrc p15, 0, %0, c1, c0, 1\n" : "=r" (actlr));
171573a652fSLennert Buytenhek 
172573a652fSLennert Buytenhek 	return actlr;
173573a652fSLennert Buytenhek }
174573a652fSLennert Buytenhek 
write_actlr(u32 actlr)175573a652fSLennert Buytenhek static inline void __init write_actlr(u32 actlr)
176573a652fSLennert Buytenhek {
177573a652fSLennert Buytenhek 	__asm__("mcr p15, 0, %0, c1, c0, 1\n" : : "r" (actlr));
178573a652fSLennert Buytenhek }
179573a652fSLennert Buytenhek 
enable_extra_feature(unsigned int features)18038f2e377SChao Xie static void enable_extra_feature(unsigned int features)
18138f2e377SChao Xie {
18238f2e377SChao Xie 	u32 u;
18338f2e377SChao Xie 
18438f2e377SChao Xie 	u = read_extra_features();
18538f2e377SChao Xie 
18638f2e377SChao Xie 	if (features & CACHE_TAUROS2_PREFETCH_ON)
1871d93ba2aSRussell King 		u &= ~CCR_L2C_PREFETCH_DISABLE;
18838f2e377SChao Xie 	else
1891d93ba2aSRussell King 		u |= CCR_L2C_PREFETCH_DISABLE;
1904ed89f22SRussell King 	pr_info("Tauros2: %s L2 prefetch.\n",
19138f2e377SChao Xie 			(features & CACHE_TAUROS2_PREFETCH_ON)
19238f2e377SChao Xie 			? "Enabling" : "Disabling");
19338f2e377SChao Xie 
19438f2e377SChao Xie 	if (features & CACHE_TAUROS2_LINEFILL_BURST8)
1951d93ba2aSRussell King 		u |= CCR_L2C_BURST8_ENABLE;
19638f2e377SChao Xie 	else
1971d93ba2aSRussell King 		u &= ~CCR_L2C_BURST8_ENABLE;
1981d93ba2aSRussell King 	pr_info("Tauros2: %s burst8 line fill.\n",
19938f2e377SChao Xie 			(features & CACHE_TAUROS2_LINEFILL_BURST8)
20038f2e377SChao Xie 			? "Enabling" : "Disabling");
20138f2e377SChao Xie 
20238f2e377SChao Xie 	write_extra_features(u);
20338f2e377SChao Xie }
20438f2e377SChao Xie 
tauros2_internal_init(unsigned int features)205c2b7e05cSChao Xie static void __init tauros2_internal_init(unsigned int features)
206573a652fSLennert Buytenhek {
2075967b546SChao Xie 	char *mode = NULL;
208573a652fSLennert Buytenhek 
20938f2e377SChao Xie 	enable_extra_feature(features);
210573a652fSLennert Buytenhek 
211573a652fSLennert Buytenhek #ifdef CONFIG_CPU_32v5
212573a652fSLennert Buytenhek 	if ((processor_id & 0xff0f0000) == 0x56050000) {
213573a652fSLennert Buytenhek 		u32 feat;
214573a652fSLennert Buytenhek 
215573a652fSLennert Buytenhek 		/*
216573a652fSLennert Buytenhek 		 * v5 CPUs with Tauros2 have the L2 cache enable bit
217573a652fSLennert Buytenhek 		 * located in the CPU Extra Features register.
218573a652fSLennert Buytenhek 		 */
219573a652fSLennert Buytenhek 		feat = read_extra_features();
220573a652fSLennert Buytenhek 		if (!(feat & 0x00400000)) {
2214ed89f22SRussell King 			pr_info("Tauros2: Enabling L2 cache.\n");
222573a652fSLennert Buytenhek 			write_extra_features(feat | 0x00400000);
223573a652fSLennert Buytenhek 		}
224573a652fSLennert Buytenhek 
225573a652fSLennert Buytenhek 		mode = "ARMv5";
226573a652fSLennert Buytenhek 		outer_cache.inv_range = tauros2_inv_range;
227573a652fSLennert Buytenhek 		outer_cache.clean_range = tauros2_clean_range;
228573a652fSLennert Buytenhek 		outer_cache.flush_range = tauros2_flush_range;
22989326f76SChao Xie 		outer_cache.disable = tauros2_disable;
23089326f76SChao Xie 		outer_cache.resume = tauros2_resume;
231573a652fSLennert Buytenhek 	}
232573a652fSLennert Buytenhek #endif
233573a652fSLennert Buytenhek 
234573a652fSLennert Buytenhek #ifdef CONFIG_CPU_32v7
235573a652fSLennert Buytenhek 	/*
236573a652fSLennert Buytenhek 	 * Check whether this CPU has support for the v7 hierarchical
237573a652fSLennert Buytenhek 	 * cache ops.  (PJ4 is in its v7 personality mode if the MMFR3
238573a652fSLennert Buytenhek 	 * register indicates support for the v7 hierarchical cache
239573a652fSLennert Buytenhek 	 * ops.)
240573a652fSLennert Buytenhek 	 *
241573a652fSLennert Buytenhek 	 * (Although strictly speaking there may exist CPUs that
242573a652fSLennert Buytenhek 	 * implement the v7 cache ops but are only ARMv6 CPUs (due to
243573a652fSLennert Buytenhek 	 * not complying with all of the other ARMv7 requirements),
244573a652fSLennert Buytenhek 	 * there are no real-life examples of Tauros2 being used on
245573a652fSLennert Buytenhek 	 * such CPUs as of yet.)
246573a652fSLennert Buytenhek 	 */
247573a652fSLennert Buytenhek 	if (cpuid_scheme() && (read_mmfr3() & 0xf) == 1) {
248573a652fSLennert Buytenhek 		u32 actlr;
249573a652fSLennert Buytenhek 
250573a652fSLennert Buytenhek 		/*
251573a652fSLennert Buytenhek 		 * When Tauros2 is used in an ARMv7 system, the L2
252573a652fSLennert Buytenhek 		 * enable bit is located in the Auxiliary System Control
253573a652fSLennert Buytenhek 		 * Register (which is the only register allowed by the
254573a652fSLennert Buytenhek 		 * ARMv7 spec to contain fine-grained cache control bits).
255573a652fSLennert Buytenhek 		 */
256573a652fSLennert Buytenhek 		actlr = read_actlr();
257573a652fSLennert Buytenhek 		if (!(actlr & 0x00000002)) {
2584ed89f22SRussell King 			pr_info("Tauros2: Enabling L2 cache.\n");
259573a652fSLennert Buytenhek 			write_actlr(actlr | 0x00000002);
260573a652fSLennert Buytenhek 		}
261573a652fSLennert Buytenhek 
262573a652fSLennert Buytenhek 		mode = "ARMv7";
263573a652fSLennert Buytenhek 	}
264573a652fSLennert Buytenhek #endif
265573a652fSLennert Buytenhek 
266573a652fSLennert Buytenhek 	if (mode == NULL) {
2674ed89f22SRussell King 		pr_crit("Tauros2: Unable to detect CPU mode.\n");
268573a652fSLennert Buytenhek 		return;
269573a652fSLennert Buytenhek 	}
270573a652fSLennert Buytenhek 
2714ed89f22SRussell King 	pr_info("Tauros2: L2 cache support initialised "
272573a652fSLennert Buytenhek 			 "in %s mode.\n", mode);
273573a652fSLennert Buytenhek }
274c2b7e05cSChao Xie 
275c2b7e05cSChao Xie #ifdef CONFIG_OF
276c2b7e05cSChao Xie static const struct of_device_id tauros2_ids[] __initconst = {
277c2b7e05cSChao Xie 	{ .compatible = "marvell,tauros2-cache"},
278c2b7e05cSChao Xie 	{}
279c2b7e05cSChao Xie };
280c2b7e05cSChao Xie #endif
281c2b7e05cSChao Xie 
tauros2_init(unsigned int features)282c2b7e05cSChao Xie void __init tauros2_init(unsigned int features)
283c2b7e05cSChao Xie {
284c2b7e05cSChao Xie #ifdef CONFIG_OF
285c2b7e05cSChao Xie 	struct device_node *node;
286c2b7e05cSChao Xie 	int ret;
287c2b7e05cSChao Xie 	unsigned int f;
288c2b7e05cSChao Xie 
289c2b7e05cSChao Xie 	node = of_find_matching_node(NULL, tauros2_ids);
290c2b7e05cSChao Xie 	if (!node) {
291c2b7e05cSChao Xie 		pr_info("Not found marvell,tauros2-cache, disable it\n");
292172f3fcbSRussell King 	} else {
293c2b7e05cSChao Xie 		ret = of_property_read_u32(node, "marvell,tauros2-cache-features", &f);
294c2b7e05cSChao Xie 		if (ret) {
295c2b7e05cSChao Xie 			pr_info("Not found marvell,tauros-cache-features property, "
296c2b7e05cSChao Xie 				"disable extra features\n");
297c2b7e05cSChao Xie 			features = 0;
298c2b7e05cSChao Xie 		} else
299c2b7e05cSChao Xie 			features = f;
300172f3fcbSRussell King 	}
301c2b7e05cSChao Xie #endif
302c2b7e05cSChao Xie 	tauros2_internal_init(features);
303c2b7e05cSChao Xie }
304