1*0fdebc5eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
299c6dc11SLennert Buytenhek /*
399c6dc11SLennert Buytenhek * arch/arm/mm/cache-feroceon-l2.c - Feroceon L2 cache controller support
499c6dc11SLennert Buytenhek *
599c6dc11SLennert Buytenhek * Copyright (C) 2008 Marvell Semiconductor
699c6dc11SLennert Buytenhek *
799c6dc11SLennert Buytenhek * References:
899c6dc11SLennert Buytenhek * - Unified Layer 2 Cache for Feroceon CPU Cores,
999c6dc11SLennert Buytenhek * Document ID MV-S104858-00, Rev. A, October 23 2007.
1099c6dc11SLennert Buytenhek */
1199c6dc11SLennert Buytenhek
1299c6dc11SLennert Buytenhek #include <linux/init.h>
134b8f7a11SAndrew Lunn #include <linux/of.h>
144b8f7a11SAndrew Lunn #include <linux/of_address.h>
156d3e6d36SNicolas Pitre #include <linux/highmem.h>
164b8f7a11SAndrew Lunn #include <linux/io.h>
1799c6dc11SLennert Buytenhek #include <asm/cacheflush.h>
1815d07dc9SRussell King #include <asm/cp15.h>
193c317d00SAndrew Lunn #include <asm/hardware/cache-feroceon-l2.h>
2099c6dc11SLennert Buytenhek
214b8f7a11SAndrew Lunn #define L2_WRITETHROUGH_KIRKWOOD BIT(4)
2299c6dc11SLennert Buytenhek
2399c6dc11SLennert Buytenhek /*
2499c6dc11SLennert Buytenhek * Low-level cache maintenance operations.
2599c6dc11SLennert Buytenhek *
2699c6dc11SLennert Buytenhek * As well as the regular 'clean/invalidate/flush L2 cache line by
2799c6dc11SLennert Buytenhek * MVA' instructions, the Feroceon L2 cache controller also features
2899c6dc11SLennert Buytenhek * 'clean/invalidate L2 range by MVA' operations.
2999c6dc11SLennert Buytenhek *
3099c6dc11SLennert Buytenhek * Cache range operations are initiated by writing the start and
3199c6dc11SLennert Buytenhek * end addresses to successive cp15 registers, and process every
3299c6dc11SLennert Buytenhek * cache line whose first byte address lies in the inclusive range
3399c6dc11SLennert Buytenhek * [start:end].
3499c6dc11SLennert Buytenhek *
3599c6dc11SLennert Buytenhek * The cache range operations stall the CPU pipeline until completion.
3699c6dc11SLennert Buytenhek *
3799c6dc11SLennert Buytenhek * The range operations require two successive cp15 writes, in
3899c6dc11SLennert Buytenhek * between which we don't want to be preempted.
3999c6dc11SLennert Buytenhek */
401bb77267SNicolas Pitre
l2_get_va(unsigned long paddr)416d3e6d36SNicolas Pitre static inline unsigned long l2_get_va(unsigned long paddr)
421bb77267SNicolas Pitre {
431bb77267SNicolas Pitre #ifdef CONFIG_HIGHMEM
441bb77267SNicolas Pitre /*
451bb77267SNicolas Pitre * Because range ops can't be done on physical addresses,
461bb77267SNicolas Pitre * we simply install a virtual mapping for it only for the
471bb77267SNicolas Pitre * TLB lookup to occur, hence no need to flush the untouched
486d3e6d36SNicolas Pitre * memory mapping afterwards (note: a cache flush may happen
496d3e6d36SNicolas Pitre * in some circumstances depending on the path taken in kunmap_atomic).
501bb77267SNicolas Pitre */
516d3e6d36SNicolas Pitre void *vaddr = kmap_atomic_pfn(paddr >> PAGE_SHIFT);
526d3e6d36SNicolas Pitre return (unsigned long)vaddr + (paddr & ~PAGE_MASK);
531bb77267SNicolas Pitre #else
541bb77267SNicolas Pitre return __phys_to_virt(paddr);
551bb77267SNicolas Pitre #endif
561bb77267SNicolas Pitre }
571bb77267SNicolas Pitre
l2_put_va(unsigned long vaddr)586d3e6d36SNicolas Pitre static inline void l2_put_va(unsigned long vaddr)
596d3e6d36SNicolas Pitre {
606d3e6d36SNicolas Pitre #ifdef CONFIG_HIGHMEM
616d3e6d36SNicolas Pitre kunmap_atomic((void *)vaddr);
626d3e6d36SNicolas Pitre #endif
636d3e6d36SNicolas Pitre }
646d3e6d36SNicolas Pitre
l2_clean_pa(unsigned long addr)6599c6dc11SLennert Buytenhek static inline void l2_clean_pa(unsigned long addr)
6699c6dc11SLennert Buytenhek {
6799c6dc11SLennert Buytenhek __asm__("mcr p15, 1, %0, c15, c9, 3" : : "r" (addr));
6899c6dc11SLennert Buytenhek }
6999c6dc11SLennert Buytenhek
l2_clean_pa_range(unsigned long start,unsigned long end)701bb77267SNicolas Pitre static inline void l2_clean_pa_range(unsigned long start, unsigned long end)
7199c6dc11SLennert Buytenhek {
721bb77267SNicolas Pitre unsigned long va_start, va_end, flags;
7399c6dc11SLennert Buytenhek
7499c6dc11SLennert Buytenhek /*
7599c6dc11SLennert Buytenhek * Make sure 'start' and 'end' reference the same page, as
7699c6dc11SLennert Buytenhek * L2 is PIPT and range operations only do a TLB lookup on
7799c6dc11SLennert Buytenhek * the start address.
7899c6dc11SLennert Buytenhek */
7999c6bb39SNicolas Pitre BUG_ON((start ^ end) >> PAGE_SHIFT);
8099c6dc11SLennert Buytenhek
816d3e6d36SNicolas Pitre va_start = l2_get_va(start);
821bb77267SNicolas Pitre va_end = va_start + (end - start);
836d3e6d36SNicolas Pitre raw_local_irq_save(flags);
8499c6bb39SNicolas Pitre __asm__("mcr p15, 1, %0, c15, c9, 4\n\t"
8599c6bb39SNicolas Pitre "mcr p15, 1, %1, c15, c9, 5"
861bb77267SNicolas Pitre : : "r" (va_start), "r" (va_end));
8799c6dc11SLennert Buytenhek raw_local_irq_restore(flags);
886d3e6d36SNicolas Pitre l2_put_va(va_start);
8999c6dc11SLennert Buytenhek }
9099c6dc11SLennert Buytenhek
l2_clean_inv_pa(unsigned long addr)9199c6dc11SLennert Buytenhek static inline void l2_clean_inv_pa(unsigned long addr)
9299c6dc11SLennert Buytenhek {
9399c6dc11SLennert Buytenhek __asm__("mcr p15, 1, %0, c15, c10, 3" : : "r" (addr));
9499c6dc11SLennert Buytenhek }
9599c6dc11SLennert Buytenhek
l2_inv_pa(unsigned long addr)9699c6dc11SLennert Buytenhek static inline void l2_inv_pa(unsigned long addr)
9799c6dc11SLennert Buytenhek {
9899c6dc11SLennert Buytenhek __asm__("mcr p15, 1, %0, c15, c11, 3" : : "r" (addr));
9999c6dc11SLennert Buytenhek }
10099c6dc11SLennert Buytenhek
l2_inv_pa_range(unsigned long start,unsigned long end)1011bb77267SNicolas Pitre static inline void l2_inv_pa_range(unsigned long start, unsigned long end)
10299c6dc11SLennert Buytenhek {
1031bb77267SNicolas Pitre unsigned long va_start, va_end, flags;
10499c6dc11SLennert Buytenhek
10599c6dc11SLennert Buytenhek /*
10699c6dc11SLennert Buytenhek * Make sure 'start' and 'end' reference the same page, as
10799c6dc11SLennert Buytenhek * L2 is PIPT and range operations only do a TLB lookup on
10899c6dc11SLennert Buytenhek * the start address.
10999c6dc11SLennert Buytenhek */
11099c6bb39SNicolas Pitre BUG_ON((start ^ end) >> PAGE_SHIFT);
11199c6dc11SLennert Buytenhek
1126d3e6d36SNicolas Pitre va_start = l2_get_va(start);
1131bb77267SNicolas Pitre va_end = va_start + (end - start);
1146d3e6d36SNicolas Pitre raw_local_irq_save(flags);
11599c6bb39SNicolas Pitre __asm__("mcr p15, 1, %0, c15, c11, 4\n\t"
11699c6bb39SNicolas Pitre "mcr p15, 1, %1, c15, c11, 5"
1171bb77267SNicolas Pitre : : "r" (va_start), "r" (va_end));
11899c6dc11SLennert Buytenhek raw_local_irq_restore(flags);
1196d3e6d36SNicolas Pitre l2_put_va(va_start);
12099c6dc11SLennert Buytenhek }
12199c6dc11SLennert Buytenhek
l2_inv_all(void)122d75de087SMaxime Bizon static inline void l2_inv_all(void)
123d75de087SMaxime Bizon {
124d75de087SMaxime Bizon __asm__("mcr p15, 1, %0, c15, c11, 0" : : "r" (0));
125d75de087SMaxime Bizon }
12699c6dc11SLennert Buytenhek
12799c6dc11SLennert Buytenhek /*
12899c6dc11SLennert Buytenhek * Linux primitives.
12999c6dc11SLennert Buytenhek *
13099c6dc11SLennert Buytenhek * Note that the end addresses passed to Linux primitives are
13199c6dc11SLennert Buytenhek * noninclusive, while the hardware cache range operations use
13299c6dc11SLennert Buytenhek * inclusive start and end addresses.
13399c6dc11SLennert Buytenhek */
13499c6dc11SLennert Buytenhek #define CACHE_LINE_SIZE 32
13599c6dc11SLennert Buytenhek #define MAX_RANGE_SIZE 1024
13699c6dc11SLennert Buytenhek
13799c6dc11SLennert Buytenhek static int l2_wt_override;
13899c6dc11SLennert Buytenhek
calc_range_end(unsigned long start,unsigned long end)13999c6dc11SLennert Buytenhek static unsigned long calc_range_end(unsigned long start, unsigned long end)
14099c6dc11SLennert Buytenhek {
14199c6dc11SLennert Buytenhek unsigned long range_end;
14299c6dc11SLennert Buytenhek
14399c6dc11SLennert Buytenhek BUG_ON(start & (CACHE_LINE_SIZE - 1));
14499c6dc11SLennert Buytenhek BUG_ON(end & (CACHE_LINE_SIZE - 1));
14599c6dc11SLennert Buytenhek
14699c6dc11SLennert Buytenhek /*
14799c6dc11SLennert Buytenhek * Try to process all cache lines between 'start' and 'end'.
14899c6dc11SLennert Buytenhek */
14999c6dc11SLennert Buytenhek range_end = end;
15099c6dc11SLennert Buytenhek
15199c6dc11SLennert Buytenhek /*
15299c6dc11SLennert Buytenhek * Limit the number of cache lines processed at once,
15399c6dc11SLennert Buytenhek * since cache range operations stall the CPU pipeline
15499c6dc11SLennert Buytenhek * until completion.
15599c6dc11SLennert Buytenhek */
15699c6dc11SLennert Buytenhek if (range_end > start + MAX_RANGE_SIZE)
15799c6dc11SLennert Buytenhek range_end = start + MAX_RANGE_SIZE;
15899c6dc11SLennert Buytenhek
15999c6dc11SLennert Buytenhek /*
16099c6dc11SLennert Buytenhek * Cache range operations can't straddle a page boundary.
16199c6dc11SLennert Buytenhek */
16299c6dc11SLennert Buytenhek if (range_end > (start | (PAGE_SIZE - 1)) + 1)
16399c6dc11SLennert Buytenhek range_end = (start | (PAGE_SIZE - 1)) + 1;
16499c6dc11SLennert Buytenhek
16599c6dc11SLennert Buytenhek return range_end;
16699c6dc11SLennert Buytenhek }
16799c6dc11SLennert Buytenhek
feroceon_l2_inv_range(unsigned long start,unsigned long end)16899c6dc11SLennert Buytenhek static void feroceon_l2_inv_range(unsigned long start, unsigned long end)
16999c6dc11SLennert Buytenhek {
17099c6dc11SLennert Buytenhek /*
17199c6dc11SLennert Buytenhek * Clean and invalidate partial first cache line.
17299c6dc11SLennert Buytenhek */
17399c6dc11SLennert Buytenhek if (start & (CACHE_LINE_SIZE - 1)) {
17499c6dc11SLennert Buytenhek l2_clean_inv_pa(start & ~(CACHE_LINE_SIZE - 1));
17599c6dc11SLennert Buytenhek start = (start | (CACHE_LINE_SIZE - 1)) + 1;
17699c6dc11SLennert Buytenhek }
17799c6dc11SLennert Buytenhek
17899c6dc11SLennert Buytenhek /*
17999c6dc11SLennert Buytenhek * Clean and invalidate partial last cache line.
18099c6dc11SLennert Buytenhek */
18172bc2b1aSNicolas Pitre if (start < end && end & (CACHE_LINE_SIZE - 1)) {
18299c6dc11SLennert Buytenhek l2_clean_inv_pa(end & ~(CACHE_LINE_SIZE - 1));
18399c6dc11SLennert Buytenhek end &= ~(CACHE_LINE_SIZE - 1);
18499c6dc11SLennert Buytenhek }
18599c6dc11SLennert Buytenhek
18699c6dc11SLennert Buytenhek /*
18799c6dc11SLennert Buytenhek * Invalidate all full cache lines between 'start' and 'end'.
18899c6dc11SLennert Buytenhek */
18972bc2b1aSNicolas Pitre while (start < end) {
19099c6dc11SLennert Buytenhek unsigned long range_end = calc_range_end(start, end);
19199c6dc11SLennert Buytenhek l2_inv_pa_range(start, range_end - CACHE_LINE_SIZE);
19299c6dc11SLennert Buytenhek start = range_end;
19399c6dc11SLennert Buytenhek }
19499c6dc11SLennert Buytenhek
19599c6dc11SLennert Buytenhek dsb();
19699c6dc11SLennert Buytenhek }
19799c6dc11SLennert Buytenhek
feroceon_l2_clean_range(unsigned long start,unsigned long end)19899c6dc11SLennert Buytenhek static void feroceon_l2_clean_range(unsigned long start, unsigned long end)
19999c6dc11SLennert Buytenhek {
20099c6dc11SLennert Buytenhek /*
20199c6dc11SLennert Buytenhek * If L2 is forced to WT, the L2 will always be clean and we
20299c6dc11SLennert Buytenhek * don't need to do anything here.
20399c6dc11SLennert Buytenhek */
20499c6dc11SLennert Buytenhek if (!l2_wt_override) {
20599c6dc11SLennert Buytenhek start &= ~(CACHE_LINE_SIZE - 1);
20699c6dc11SLennert Buytenhek end = (end + CACHE_LINE_SIZE - 1) & ~(CACHE_LINE_SIZE - 1);
20799c6dc11SLennert Buytenhek while (start != end) {
20899c6dc11SLennert Buytenhek unsigned long range_end = calc_range_end(start, end);
20999c6dc11SLennert Buytenhek l2_clean_pa_range(start, range_end - CACHE_LINE_SIZE);
21099c6dc11SLennert Buytenhek start = range_end;
21199c6dc11SLennert Buytenhek }
21299c6dc11SLennert Buytenhek }
21399c6dc11SLennert Buytenhek
21499c6dc11SLennert Buytenhek dsb();
21599c6dc11SLennert Buytenhek }
21699c6dc11SLennert Buytenhek
feroceon_l2_flush_range(unsigned long start,unsigned long end)21799c6dc11SLennert Buytenhek static void feroceon_l2_flush_range(unsigned long start, unsigned long end)
21899c6dc11SLennert Buytenhek {
21999c6dc11SLennert Buytenhek start &= ~(CACHE_LINE_SIZE - 1);
22099c6dc11SLennert Buytenhek end = (end + CACHE_LINE_SIZE - 1) & ~(CACHE_LINE_SIZE - 1);
22199c6dc11SLennert Buytenhek while (start != end) {
22299c6dc11SLennert Buytenhek unsigned long range_end = calc_range_end(start, end);
22399c6dc11SLennert Buytenhek if (!l2_wt_override)
22499c6dc11SLennert Buytenhek l2_clean_pa_range(start, range_end - CACHE_LINE_SIZE);
22599c6dc11SLennert Buytenhek l2_inv_pa_range(start, range_end - CACHE_LINE_SIZE);
22699c6dc11SLennert Buytenhek start = range_end;
22799c6dc11SLennert Buytenhek }
22899c6dc11SLennert Buytenhek
22999c6dc11SLennert Buytenhek dsb();
23099c6dc11SLennert Buytenhek }
23199c6dc11SLennert Buytenhek
23299c6dc11SLennert Buytenhek
23399c6dc11SLennert Buytenhek /*
23499c6dc11SLennert Buytenhek * Routines to disable and re-enable the D-cache and I-cache at run
23599c6dc11SLennert Buytenhek * time. These are necessary because the L2 cache can only be enabled
23699c6dc11SLennert Buytenhek * or disabled while the L1 Dcache and Icache are both disabled.
23799c6dc11SLennert Buytenhek */
flush_and_disable_dcache(void)23899c6bb39SNicolas Pitre static int __init flush_and_disable_dcache(void)
23999c6dc11SLennert Buytenhek {
24099c6dc11SLennert Buytenhek u32 cr;
24199c6dc11SLennert Buytenhek
24299c6dc11SLennert Buytenhek cr = get_cr();
24399c6dc11SLennert Buytenhek if (cr & CR_C) {
24499c6dc11SLennert Buytenhek unsigned long flags;
24599c6dc11SLennert Buytenhek
24699c6dc11SLennert Buytenhek raw_local_irq_save(flags);
24799c6dc11SLennert Buytenhek flush_cache_all();
24899c6dc11SLennert Buytenhek set_cr(cr & ~CR_C);
24999c6dc11SLennert Buytenhek raw_local_irq_restore(flags);
25099c6bb39SNicolas Pitre return 1;
25199c6dc11SLennert Buytenhek }
25299c6bb39SNicolas Pitre return 0;
25399c6dc11SLennert Buytenhek }
25499c6dc11SLennert Buytenhek
enable_dcache(void)25599c6dc11SLennert Buytenhek static void __init enable_dcache(void)
25699c6dc11SLennert Buytenhek {
25799c6dc11SLennert Buytenhek u32 cr;
25899c6dc11SLennert Buytenhek
25999c6dc11SLennert Buytenhek cr = get_cr();
26099c6dc11SLennert Buytenhek set_cr(cr | CR_C);
26199c6dc11SLennert Buytenhek }
26299c6dc11SLennert Buytenhek
__invalidate_icache(void)26399c6dc11SLennert Buytenhek static void __init __invalidate_icache(void)
26499c6dc11SLennert Buytenhek {
265f000328aSNicolas Pitre __asm__("mcr p15, 0, %0, c7, c5, 0" : : "r" (0));
26699c6dc11SLennert Buytenhek }
26799c6dc11SLennert Buytenhek
invalidate_and_disable_icache(void)26899c6bb39SNicolas Pitre static int __init invalidate_and_disable_icache(void)
26999c6dc11SLennert Buytenhek {
27099c6dc11SLennert Buytenhek u32 cr;
27199c6dc11SLennert Buytenhek
27299c6dc11SLennert Buytenhek cr = get_cr();
27399c6dc11SLennert Buytenhek if (cr & CR_I) {
27499c6dc11SLennert Buytenhek set_cr(cr & ~CR_I);
27599c6dc11SLennert Buytenhek __invalidate_icache();
27699c6bb39SNicolas Pitre return 1;
27799c6dc11SLennert Buytenhek }
27899c6bb39SNicolas Pitre return 0;
27999c6dc11SLennert Buytenhek }
28099c6dc11SLennert Buytenhek
enable_icache(void)28199c6dc11SLennert Buytenhek static void __init enable_icache(void)
28299c6dc11SLennert Buytenhek {
28399c6dc11SLennert Buytenhek u32 cr;
28499c6dc11SLennert Buytenhek
28599c6dc11SLennert Buytenhek cr = get_cr();
28699c6dc11SLennert Buytenhek set_cr(cr | CR_I);
28799c6dc11SLennert Buytenhek }
28899c6dc11SLennert Buytenhek
read_extra_features(void)28999c6dc11SLennert Buytenhek static inline u32 read_extra_features(void)
29099c6dc11SLennert Buytenhek {
29199c6dc11SLennert Buytenhek u32 u;
29299c6dc11SLennert Buytenhek
29399c6dc11SLennert Buytenhek __asm__("mrc p15, 1, %0, c15, c1, 0" : "=r" (u));
29499c6dc11SLennert Buytenhek
29599c6dc11SLennert Buytenhek return u;
29699c6dc11SLennert Buytenhek }
29799c6dc11SLennert Buytenhek
write_extra_features(u32 u)29899c6dc11SLennert Buytenhek static inline void write_extra_features(u32 u)
29999c6dc11SLennert Buytenhek {
30099c6dc11SLennert Buytenhek __asm__("mcr p15, 1, %0, c15, c1, 0" : : "r" (u));
30199c6dc11SLennert Buytenhek }
30299c6dc11SLennert Buytenhek
disable_l2_prefetch(void)30399c6dc11SLennert Buytenhek static void __init disable_l2_prefetch(void)
30499c6dc11SLennert Buytenhek {
30599c6dc11SLennert Buytenhek u32 u;
30699c6dc11SLennert Buytenhek
30799c6dc11SLennert Buytenhek /*
30899c6dc11SLennert Buytenhek * Read the CPU Extra Features register and verify that the
30999c6dc11SLennert Buytenhek * Disable L2 Prefetch bit is set.
31099c6dc11SLennert Buytenhek */
31199c6dc11SLennert Buytenhek u = read_extra_features();
31299c6dc11SLennert Buytenhek if (!(u & 0x01000000)) {
3134ed89f22SRussell King pr_info("Feroceon L2: Disabling L2 prefetch.\n");
31499c6dc11SLennert Buytenhek write_extra_features(u | 0x01000000);
31599c6dc11SLennert Buytenhek }
31699c6dc11SLennert Buytenhek }
31799c6dc11SLennert Buytenhek
enable_l2(void)31899c6dc11SLennert Buytenhek static void __init enable_l2(void)
31999c6dc11SLennert Buytenhek {
32099c6dc11SLennert Buytenhek u32 u;
32199c6dc11SLennert Buytenhek
32299c6dc11SLennert Buytenhek u = read_extra_features();
32399c6dc11SLennert Buytenhek if (!(u & 0x00400000)) {
32499c6bb39SNicolas Pitre int i, d;
32599c6bb39SNicolas Pitre
3264ed89f22SRussell King pr_info("Feroceon L2: Enabling L2\n");
32799c6dc11SLennert Buytenhek
32899c6bb39SNicolas Pitre d = flush_and_disable_dcache();
32999c6bb39SNicolas Pitre i = invalidate_and_disable_icache();
330d75de087SMaxime Bizon l2_inv_all();
33199c6dc11SLennert Buytenhek write_extra_features(u | 0x00400000);
33299c6bb39SNicolas Pitre if (i)
33399c6dc11SLennert Buytenhek enable_icache();
33499c6bb39SNicolas Pitre if (d)
33599c6dc11SLennert Buytenhek enable_dcache();
3360f054e3cSJason Gunthorpe } else
3370f054e3cSJason Gunthorpe pr_err(FW_BUG
3380f054e3cSJason Gunthorpe "Feroceon L2: bootloader left the L2 cache on!\n");
33999c6dc11SLennert Buytenhek }
34099c6dc11SLennert Buytenhek
feroceon_l2_init(int __l2_wt_override)34199c6dc11SLennert Buytenhek void __init feroceon_l2_init(int __l2_wt_override)
34299c6dc11SLennert Buytenhek {
34399c6dc11SLennert Buytenhek l2_wt_override = __l2_wt_override;
34499c6dc11SLennert Buytenhek
34599c6dc11SLennert Buytenhek disable_l2_prefetch();
34699c6dc11SLennert Buytenhek
34799c6dc11SLennert Buytenhek outer_cache.inv_range = feroceon_l2_inv_range;
34899c6dc11SLennert Buytenhek outer_cache.clean_range = feroceon_l2_clean_range;
34999c6dc11SLennert Buytenhek outer_cache.flush_range = feroceon_l2_flush_range;
35099c6dc11SLennert Buytenhek
35199c6dc11SLennert Buytenhek enable_l2();
35299c6dc11SLennert Buytenhek
3534ed89f22SRussell King pr_info("Feroceon L2: Cache support initialised%s.\n",
35499c6dc11SLennert Buytenhek l2_wt_override ? ", in WT override mode" : "");
35599c6dc11SLennert Buytenhek }
3564b8f7a11SAndrew Lunn #ifdef CONFIG_OF
3574b8f7a11SAndrew Lunn static const struct of_device_id feroceon_ids[] __initconst = {
3584b8f7a11SAndrew Lunn { .compatible = "marvell,kirkwood-cache"},
3594b8f7a11SAndrew Lunn { .compatible = "marvell,feroceon-cache"},
3604b8f7a11SAndrew Lunn {}
3614b8f7a11SAndrew Lunn };
3624b8f7a11SAndrew Lunn
feroceon_of_init(void)3634b8f7a11SAndrew Lunn int __init feroceon_of_init(void)
3644b8f7a11SAndrew Lunn {
3654b8f7a11SAndrew Lunn struct device_node *node;
3664b8f7a11SAndrew Lunn void __iomem *base;
3674b8f7a11SAndrew Lunn bool l2_wt_override = false;
3684b8f7a11SAndrew Lunn
3694b8f7a11SAndrew Lunn #if defined(CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH)
3704b8f7a11SAndrew Lunn l2_wt_override = true;
3714b8f7a11SAndrew Lunn #endif
3724b8f7a11SAndrew Lunn
3734b8f7a11SAndrew Lunn node = of_find_matching_node(NULL, feroceon_ids);
3744b8f7a11SAndrew Lunn if (node && of_device_is_compatible(node, "marvell,kirkwood-cache")) {
375da4f295bSMasahiro Yamada base = of_iomap(node, 0);
3764b8f7a11SAndrew Lunn if (!base)
3774b8f7a11SAndrew Lunn return -ENOMEM;
3784b8f7a11SAndrew Lunn
3794b8f7a11SAndrew Lunn if (l2_wt_override)
3804b8f7a11SAndrew Lunn writel(readl(base) | L2_WRITETHROUGH_KIRKWOOD, base);
3814b8f7a11SAndrew Lunn else
3824b8f7a11SAndrew Lunn writel(readl(base) & ~L2_WRITETHROUGH_KIRKWOOD, base);
3834b8f7a11SAndrew Lunn }
3844b8f7a11SAndrew Lunn
3854b8f7a11SAndrew Lunn feroceon_l2_init(l2_wt_override);
3864b8f7a11SAndrew Lunn
3874b8f7a11SAndrew Lunn return 0;
3884b8f7a11SAndrew Lunn }
3894b8f7a11SAndrew Lunn #endif
390