15ad36c5fSErik Gilling /* 25ad36c5fSErik Gilling * Copyright (C) 2010 Google, Inc. 35ad36c5fSErik Gilling * 45ad36c5fSErik Gilling * Author: 55ad36c5fSErik Gilling * Colin Cross <ccross@google.com> 65ad36c5fSErik Gilling * 7460907bcSGary King * Copyright (C) 2010, NVIDIA Corporation 8460907bcSGary King * 95ad36c5fSErik Gilling * This software is licensed under the terms of the GNU General Public 105ad36c5fSErik Gilling * License version 2, as published by the Free Software Foundation, and 115ad36c5fSErik Gilling * may be copied, distributed, and modified under those terms. 125ad36c5fSErik Gilling * 135ad36c5fSErik Gilling * This program is distributed in the hope that it will be useful, 145ad36c5fSErik Gilling * but WITHOUT ANY WARRANTY; without even the implied warranty of 155ad36c5fSErik Gilling * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 165ad36c5fSErik Gilling * GNU General Public License for more details. 175ad36c5fSErik Gilling * 185ad36c5fSErik Gilling */ 195ad36c5fSErik Gilling 205ad36c5fSErik Gilling #include <linux/kernel.h> 213524b70eSColin Cross #include <linux/delay.h> 225ad36c5fSErik Gilling #include <linux/init.h> 235ad36c5fSErik Gilling #include <linux/interrupt.h> 245ad36c5fSErik Gilling #include <linux/irq.h> 255ad36c5fSErik Gilling #include <linux/io.h> 265ad36c5fSErik Gilling 275ad36c5fSErik Gilling #include <asm/hardware/gic.h> 285ad36c5fSErik Gilling 295ad36c5fSErik Gilling #include <mach/iomap.h> 303524b70eSColin Cross #include <mach/legacy_irq.h> 312ea67fd1SColin Cross #include <mach/suspend.h> 325ad36c5fSErik Gilling 335ad36c5fSErik Gilling #include "board.h" 345ad36c5fSErik Gilling 353524b70eSColin Cross #define PMC_CTRL 0x0 363524b70eSColin Cross #define PMC_CTRL_LATCH_WAKEUPS (1 << 5) 373524b70eSColin Cross #define PMC_WAKE_MASK 0xc 383524b70eSColin Cross #define PMC_WAKE_LEVEL 0x10 393524b70eSColin Cross #define PMC_WAKE_STATUS 0x14 403524b70eSColin Cross #define PMC_SW_WAKE_STATUS 0x18 413524b70eSColin Cross #define PMC_DPD_SAMPLE 0x20 42460907bcSGary King 433524b70eSColin Cross static void __iomem *pmc = IO_ADDRESS(TEGRA_PMC_BASE); 44460907bcSGary King 453524b70eSColin Cross static u32 tegra_lp0_wake_enb; 463524b70eSColin Cross static u32 tegra_lp0_wake_level; 473524b70eSColin Cross static u32 tegra_lp0_wake_level_any; 48460907bcSGary King 49cc939754SColin Cross static void (*tegra_gic_mask_irq)(struct irq_data *d); 50cc939754SColin Cross static void (*tegra_gic_unmask_irq)(struct irq_data *d); 51*26d902c0SColin Cross static void (*tegra_gic_ack_irq)(struct irq_data *d); 52460907bcSGary King 533524b70eSColin Cross /* ensures that sufficient time is passed for a register write to 543524b70eSColin Cross * serialize into the 32KHz domain */ 553524b70eSColin Cross static void pmc_32kwritel(u32 val, unsigned long offs) 563524b70eSColin Cross { 573524b70eSColin Cross writel(val, pmc + offs); 583524b70eSColin Cross udelay(130); 593524b70eSColin Cross } 603524b70eSColin Cross 613524b70eSColin Cross int tegra_set_lp1_wake(int irq, int enable) 623524b70eSColin Cross { 633524b70eSColin Cross return tegra_legacy_irq_set_wake(irq, enable); 643524b70eSColin Cross } 653524b70eSColin Cross 663524b70eSColin Cross void tegra_set_lp0_wake_pads(u32 wake_enb, u32 wake_level, u32 wake_any) 673524b70eSColin Cross { 683524b70eSColin Cross u32 temp; 693524b70eSColin Cross u32 status; 703524b70eSColin Cross u32 lvl; 713524b70eSColin Cross 723524b70eSColin Cross wake_level &= wake_enb; 733524b70eSColin Cross wake_any &= wake_enb; 743524b70eSColin Cross 753524b70eSColin Cross wake_level |= (tegra_lp0_wake_level & tegra_lp0_wake_enb); 763524b70eSColin Cross wake_any |= (tegra_lp0_wake_level_any & tegra_lp0_wake_enb); 773524b70eSColin Cross 783524b70eSColin Cross wake_enb |= tegra_lp0_wake_enb; 793524b70eSColin Cross 803524b70eSColin Cross pmc_32kwritel(0, PMC_SW_WAKE_STATUS); 813524b70eSColin Cross temp = readl(pmc + PMC_CTRL); 823524b70eSColin Cross temp |= PMC_CTRL_LATCH_WAKEUPS; 833524b70eSColin Cross pmc_32kwritel(temp, PMC_CTRL); 843524b70eSColin Cross temp &= ~PMC_CTRL_LATCH_WAKEUPS; 853524b70eSColin Cross pmc_32kwritel(temp, PMC_CTRL); 863524b70eSColin Cross status = readl(pmc + PMC_SW_WAKE_STATUS); 873524b70eSColin Cross lvl = readl(pmc + PMC_WAKE_LEVEL); 883524b70eSColin Cross 893524b70eSColin Cross /* flip the wakeup trigger for any-edge triggered pads 903524b70eSColin Cross * which are currently asserting as wakeups */ 913524b70eSColin Cross lvl ^= status; 923524b70eSColin Cross lvl &= wake_any; 933524b70eSColin Cross 943524b70eSColin Cross wake_level |= lvl; 953524b70eSColin Cross 963524b70eSColin Cross writel(wake_level, pmc + PMC_WAKE_LEVEL); 973524b70eSColin Cross /* Enable DPD sample to trigger sampling pads data and direction 983524b70eSColin Cross * in which pad will be driven during lp0 mode*/ 993524b70eSColin Cross writel(0x1, pmc + PMC_DPD_SAMPLE); 1003524b70eSColin Cross 1013524b70eSColin Cross writel(wake_enb, pmc + PMC_WAKE_MASK); 1023524b70eSColin Cross } 103460907bcSGary King 10437337a8dSLennert Buytenhek static void tegra_mask(struct irq_data *d) 105460907bcSGary King { 106cc939754SColin Cross tegra_gic_mask_irq(d); 1073524b70eSColin Cross tegra_legacy_mask_irq(d->irq); 108460907bcSGary King } 109460907bcSGary King 11037337a8dSLennert Buytenhek static void tegra_unmask(struct irq_data *d) 111460907bcSGary King { 112cc939754SColin Cross tegra_gic_unmask_irq(d); 1133524b70eSColin Cross tegra_legacy_unmask_irq(d->irq); 114460907bcSGary King } 115460907bcSGary King 116*26d902c0SColin Cross static void tegra_ack(struct irq_data *d) 117*26d902c0SColin Cross { 118*26d902c0SColin Cross tegra_legacy_force_irq_clr(d->irq); 119*26d902c0SColin Cross tegra_gic_ack_irq(d); 120*26d902c0SColin Cross } 121*26d902c0SColin Cross 122*26d902c0SColin Cross static int tegra_retrigger(struct irq_data *d) 123*26d902c0SColin Cross { 124*26d902c0SColin Cross tegra_legacy_force_irq_set(d->irq); 125*26d902c0SColin Cross return 1; 126*26d902c0SColin Cross } 127*26d902c0SColin Cross 128460907bcSGary King static struct irq_chip tegra_irq = { 129460907bcSGary King .name = "PPI", 130*26d902c0SColin Cross .irq_ack = tegra_ack, 13137337a8dSLennert Buytenhek .irq_mask = tegra_mask, 13237337a8dSLennert Buytenhek .irq_unmask = tegra_unmask, 133*26d902c0SColin Cross .irq_retrigger = tegra_retrigger, 134460907bcSGary King }; 135460907bcSGary King 1365ad36c5fSErik Gilling void __init tegra_init_irq(void) 1375ad36c5fSErik Gilling { 138460907bcSGary King struct irq_chip *gic; 139460907bcSGary King unsigned int i; 1403524b70eSColin Cross int irq; 141460907bcSGary King 1423524b70eSColin Cross tegra_init_legacy_irq(); 143460907bcSGary King 144b580b899SRussell King gic_init(0, 29, IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE), 145b580b899SRussell King IO_ADDRESS(TEGRA_ARM_PERIF_BASE + 0x100)); 146460907bcSGary King 147460907bcSGary King gic = get_irq_chip(29); 148cc939754SColin Cross tegra_gic_unmask_irq = gic->irq_unmask; 149cc939754SColin Cross tegra_gic_mask_irq = gic->irq_mask; 150*26d902c0SColin Cross tegra_gic_ack_irq = gic->irq_ack; 151460907bcSGary King #ifdef CONFIG_SMP 15237337a8dSLennert Buytenhek tegra_irq.irq_set_affinity = gic->irq_set_affinity; 153460907bcSGary King #endif 154460907bcSGary King 1553524b70eSColin Cross for (i = 0; i < INT_MAIN_NR; i++) { 1563524b70eSColin Cross irq = INT_PRI_BASE + i; 1573524b70eSColin Cross set_irq_chip(irq, &tegra_irq); 1583524b70eSColin Cross set_irq_handler(irq, handle_level_irq); 1593524b70eSColin Cross set_irq_flags(irq, IRQF_VALID); 1605ad36c5fSErik Gilling } 161460907bcSGary King } 162