15ad36c5fSErik Gilling /* 2938fa349SColin Cross * Copyright (C) 2011 Google, Inc. 35ad36c5fSErik Gilling * 45ad36c5fSErik Gilling * Author: 5938fa349SColin Cross * Colin Cross <ccross@android.com> 65ad36c5fSErik Gilling * 7460907bcSGary King * Copyright (C) 2010, NVIDIA Corporation 8460907bcSGary King * 95ad36c5fSErik Gilling * This software is licensed under the terms of the GNU General Public 105ad36c5fSErik Gilling * License version 2, as published by the Free Software Foundation, and 115ad36c5fSErik Gilling * may be copied, distributed, and modified under those terms. 125ad36c5fSErik Gilling * 135ad36c5fSErik Gilling * This program is distributed in the hope that it will be useful, 145ad36c5fSErik Gilling * but WITHOUT ANY WARRANTY; without even the implied warranty of 155ad36c5fSErik Gilling * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 165ad36c5fSErik Gilling * GNU General Public License for more details. 175ad36c5fSErik Gilling * 185ad36c5fSErik Gilling */ 195ad36c5fSErik Gilling 205ad36c5fSErik Gilling #include <linux/kernel.h> 215ad36c5fSErik Gilling #include <linux/interrupt.h> 225ad36c5fSErik Gilling #include <linux/irq.h> 235ad36c5fSErik Gilling #include <linux/io.h> 24*0d4f7479Spdeschrijver@nvidia.com #include <linux/of.h> 255ad36c5fSErik Gilling 265ad36c5fSErik Gilling #include <asm/hardware/gic.h> 275ad36c5fSErik Gilling 285ad36c5fSErik Gilling #include <mach/iomap.h> 295ad36c5fSErik Gilling 305ad36c5fSErik Gilling #include "board.h" 315ad36c5fSErik Gilling 32d1d8c666SColin Cross #define INT_SYS_NR (INT_GPIO_BASE - INT_PRI_BASE) 33d1d8c666SColin Cross #define INT_SYS_SZ (INT_SEC_BASE - INT_PRI_BASE) 34d1d8c666SColin Cross #define PPI_NR ((INT_SYS_NR+INT_SYS_SZ-1)/INT_SYS_SZ) 35d1d8c666SColin Cross 36d1d8c666SColin Cross #define ICTLR_CPU_IEP_VFIQ 0x08 37d1d8c666SColin Cross #define ICTLR_CPU_IEP_FIR 0x14 38d1d8c666SColin Cross #define ICTLR_CPU_IEP_FIR_SET 0x18 39d1d8c666SColin Cross #define ICTLR_CPU_IEP_FIR_CLR 0x1c 40d1d8c666SColin Cross 41d1d8c666SColin Cross #define ICTLR_CPU_IER 0x20 42d1d8c666SColin Cross #define ICTLR_CPU_IER_SET 0x24 43d1d8c666SColin Cross #define ICTLR_CPU_IER_CLR 0x28 44d1d8c666SColin Cross #define ICTLR_CPU_IEP_CLASS 0x2C 45d1d8c666SColin Cross 46d1d8c666SColin Cross #define ICTLR_COP_IER 0x30 47d1d8c666SColin Cross #define ICTLR_COP_IER_SET 0x34 48d1d8c666SColin Cross #define ICTLR_COP_IER_CLR 0x38 49d1d8c666SColin Cross #define ICTLR_COP_IEP_CLASS 0x3c 50d1d8c666SColin Cross 51d1d8c666SColin Cross #define NUM_ICTLRS 4 52d1d8c666SColin Cross #define FIRST_LEGACY_IRQ 32 53d1d8c666SColin Cross 54d1d8c666SColin Cross static void __iomem *ictlr_reg_base[] = { 55d1d8c666SColin Cross IO_ADDRESS(TEGRA_PRIMARY_ICTLR_BASE), 56d1d8c666SColin Cross IO_ADDRESS(TEGRA_SECONDARY_ICTLR_BASE), 57d1d8c666SColin Cross IO_ADDRESS(TEGRA_TERTIARY_ICTLR_BASE), 58d1d8c666SColin Cross IO_ADDRESS(TEGRA_QUATERNARY_ICTLR_BASE), 59d1d8c666SColin Cross }; 60d1d8c666SColin Cross 61d1d8c666SColin Cross static inline void tegra_irq_write_mask(unsigned int irq, unsigned long reg) 62d1d8c666SColin Cross { 63d1d8c666SColin Cross void __iomem *base; 64d1d8c666SColin Cross u32 mask; 65d1d8c666SColin Cross 66d1d8c666SColin Cross BUG_ON(irq < FIRST_LEGACY_IRQ || 67d1d8c666SColin Cross irq >= FIRST_LEGACY_IRQ + NUM_ICTLRS * 32); 68d1d8c666SColin Cross 69d1d8c666SColin Cross base = ictlr_reg_base[(irq - FIRST_LEGACY_IRQ) / 32]; 70d1d8c666SColin Cross mask = BIT((irq - FIRST_LEGACY_IRQ) % 32); 71d1d8c666SColin Cross 72d1d8c666SColin Cross __raw_writel(mask, base + reg); 73d1d8c666SColin Cross } 74d1d8c666SColin Cross 7537337a8dSLennert Buytenhek static void tegra_mask(struct irq_data *d) 76460907bcSGary King { 77d1d8c666SColin Cross if (d->irq < FIRST_LEGACY_IRQ) 78d1d8c666SColin Cross return; 79d1d8c666SColin Cross 80d1d8c666SColin Cross tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_CLR); 81460907bcSGary King } 82460907bcSGary King 8337337a8dSLennert Buytenhek static void tegra_unmask(struct irq_data *d) 84460907bcSGary King { 85d1d8c666SColin Cross if (d->irq < FIRST_LEGACY_IRQ) 86d1d8c666SColin Cross return; 87d1d8c666SColin Cross 88d1d8c666SColin Cross tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_SET); 89460907bcSGary King } 90460907bcSGary King 9126d902c0SColin Cross static void tegra_ack(struct irq_data *d) 9226d902c0SColin Cross { 93d1d8c666SColin Cross if (d->irq < FIRST_LEGACY_IRQ) 94d1d8c666SColin Cross return; 95d1d8c666SColin Cross 96d1d8c666SColin Cross tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR); 9726d902c0SColin Cross } 9826d902c0SColin Cross 994bd66cfdSColin Cross static void tegra_eoi(struct irq_data *d) 1004bd66cfdSColin Cross { 1014bd66cfdSColin Cross if (d->irq < FIRST_LEGACY_IRQ) 1024bd66cfdSColin Cross return; 1034bd66cfdSColin Cross 1044bd66cfdSColin Cross tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR); 1054bd66cfdSColin Cross } 1064bd66cfdSColin Cross 10726d902c0SColin Cross static int tegra_retrigger(struct irq_data *d) 10826d902c0SColin Cross { 109d1d8c666SColin Cross if (d->irq < FIRST_LEGACY_IRQ) 110938fa349SColin Cross return 0; 111938fa349SColin Cross 112d1d8c666SColin Cross tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_SET); 113d1d8c666SColin Cross 11426d902c0SColin Cross return 1; 11526d902c0SColin Cross } 11626d902c0SColin Cross 1175ad36c5fSErik Gilling void __init tegra_init_irq(void) 1185ad36c5fSErik Gilling { 119d1d8c666SColin Cross int i; 120d1d8c666SColin Cross 121d1d8c666SColin Cross for (i = 0; i < NUM_ICTLRS; i++) { 122d1d8c666SColin Cross void __iomem *ictlr = ictlr_reg_base[i]; 123d1d8c666SColin Cross writel(~0, ictlr + ICTLR_CPU_IER_CLR); 124d1d8c666SColin Cross writel(0, ictlr + ICTLR_CPU_IEP_CLASS); 125d1d8c666SColin Cross } 126460907bcSGary King 127938fa349SColin Cross gic_arch_extn.irq_ack = tegra_ack; 1284bd66cfdSColin Cross gic_arch_extn.irq_eoi = tegra_eoi; 129938fa349SColin Cross gic_arch_extn.irq_mask = tegra_mask; 130938fa349SColin Cross gic_arch_extn.irq_unmask = tegra_unmask; 131938fa349SColin Cross gic_arch_extn.irq_retrigger = tegra_retrigger; 132938fa349SColin Cross 133*0d4f7479Spdeschrijver@nvidia.com /* 134*0d4f7479Spdeschrijver@nvidia.com * Check if there is a devicetree present, since the GIC will be 135*0d4f7479Spdeschrijver@nvidia.com * initialized elsewhere under DT. 136*0d4f7479Spdeschrijver@nvidia.com */ 137*0d4f7479Spdeschrijver@nvidia.com if (!of_have_populated_dt()) 138b580b899SRussell King gic_init(0, 29, IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE), 139b580b899SRussell King IO_ADDRESS(TEGRA_ARM_PERIF_BASE + 0x100)); 140460907bcSGary King } 141