xref: /openbmc/linux/arch/arm/mach-sti/platsmp.c (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
265ebcc11SSrinivas Kandagatla /*
365ebcc11SSrinivas Kandagatla  *  arch/arm/mach-sti/platsmp.c
465ebcc11SSrinivas Kandagatla  *
565ebcc11SSrinivas Kandagatla  * Copyright (C) 2013 STMicroelectronics (R&D) Limited.
665ebcc11SSrinivas Kandagatla  *		http://www.st.com
765ebcc11SSrinivas Kandagatla  *
865ebcc11SSrinivas Kandagatla  * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
965ebcc11SSrinivas Kandagatla  *
1065ebcc11SSrinivas Kandagatla  *  Copyright (C) 2002 ARM Ltd.
1165ebcc11SSrinivas Kandagatla  *  All Rights Reserved
1265ebcc11SSrinivas Kandagatla  */
1365ebcc11SSrinivas Kandagatla #include <linux/init.h>
1465ebcc11SSrinivas Kandagatla #include <linux/errno.h>
1565ebcc11SSrinivas Kandagatla #include <linux/delay.h>
1665ebcc11SSrinivas Kandagatla #include <linux/smp.h>
1765ebcc11SSrinivas Kandagatla #include <linux/io.h>
1865ebcc11SSrinivas Kandagatla #include <linux/of.h>
1965ebcc11SSrinivas Kandagatla #include <linux/of_address.h>
2094a8cfceSPeter Griffin #include <linux/memblock.h>
2165ebcc11SSrinivas Kandagatla 
2265ebcc11SSrinivas Kandagatla #include <asm/cacheflush.h>
2365ebcc11SSrinivas Kandagatla #include <asm/smp_plat.h>
2465ebcc11SSrinivas Kandagatla #include <asm/smp_scu.h>
2565ebcc11SSrinivas Kandagatla 
2665ebcc11SSrinivas Kandagatla #include "smp.h"
2765ebcc11SSrinivas Kandagatla 
28704cfd7fSPatrice Chotard static u32 __iomem *cpu_strt_ptr;
2965ebcc11SSrinivas Kandagatla 
sti_boot_secondary(unsigned int cpu,struct task_struct * idle)307e4588e8SSachin Kamat static int sti_boot_secondary(unsigned int cpu, struct task_struct *idle)
3165ebcc11SSrinivas Kandagatla {
32704cfd7fSPatrice Chotard 	unsigned long entry_pa = __pa_symbol(secondary_startup);
3365ebcc11SSrinivas Kandagatla 
3465ebcc11SSrinivas Kandagatla 	/*
35704cfd7fSPatrice Chotard 	 * Secondary CPU is initialised and started by a U-BOOTROM firmware.
36704cfd7fSPatrice Chotard 	 * Secondary CPU is spinning and waiting for a write at cpu_strt_ptr.
37704cfd7fSPatrice Chotard 	 * Writing secondary_startup address at cpu_strt_ptr makes it to
38704cfd7fSPatrice Chotard 	 * jump directly to secondary_startup().
3965ebcc11SSrinivas Kandagatla 	 */
40704cfd7fSPatrice Chotard 	__raw_writel(entry_pa, cpu_strt_ptr);
4165ebcc11SSrinivas Kandagatla 
42704cfd7fSPatrice Chotard 	/* wmb so that data is actually written before cache flush is done */
43704cfd7fSPatrice Chotard 	smp_wmb();
44704cfd7fSPatrice Chotard 	sync_cache_w(cpu_strt_ptr);
4565ebcc11SSrinivas Kandagatla 
46704cfd7fSPatrice Chotard 	return 0;
4765ebcc11SSrinivas Kandagatla }
4865ebcc11SSrinivas Kandagatla 
sti_smp_prepare_cpus(unsigned int max_cpus)497e4588e8SSachin Kamat static void __init sti_smp_prepare_cpus(unsigned int max_cpus)
5065ebcc11SSrinivas Kandagatla {
5194a8cfceSPeter Griffin 	struct device_node *np;
5294a8cfceSPeter Griffin 	void __iomem *scu_base;
5394a8cfceSPeter Griffin 	u32 release_phys;
5494a8cfceSPeter Griffin 	int cpu;
5594a8cfceSPeter Griffin 
5694a8cfceSPeter Griffin 	np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-scu");
5794a8cfceSPeter Griffin 
5865ebcc11SSrinivas Kandagatla 	if (np) {
5965ebcc11SSrinivas Kandagatla 		scu_base = of_iomap(np, 0);
6065ebcc11SSrinivas Kandagatla 		scu_enable(scu_base);
6165ebcc11SSrinivas Kandagatla 		of_node_put(np);
6265ebcc11SSrinivas Kandagatla 	}
6394a8cfceSPeter Griffin 
6494a8cfceSPeter Griffin 	if (max_cpus <= 1)
6594a8cfceSPeter Griffin 		return;
6694a8cfceSPeter Griffin 
6794a8cfceSPeter Griffin 	for_each_possible_cpu(cpu) {
6894a8cfceSPeter Griffin 
6994a8cfceSPeter Griffin 		np = of_get_cpu_node(cpu, NULL);
7094a8cfceSPeter Griffin 
7194a8cfceSPeter Griffin 		if (!np)
7294a8cfceSPeter Griffin 			continue;
7394a8cfceSPeter Griffin 
7494a8cfceSPeter Griffin 		if (of_property_read_u32(np, "cpu-release-addr",
7594a8cfceSPeter Griffin 						&release_phys)) {
7694a8cfceSPeter Griffin 			pr_err("CPU %d: missing or invalid cpu-release-addr "
7794a8cfceSPeter Griffin 				"property\n", cpu);
7894a8cfceSPeter Griffin 			continue;
7994a8cfceSPeter Griffin 		}
8094a8cfceSPeter Griffin 
8194a8cfceSPeter Griffin 		/*
82704cfd7fSPatrice Chotard 		 * cpu-release-addr is usually configured in SBC DMEM but can
83704cfd7fSPatrice Chotard 		 * also be in RAM.
8494a8cfceSPeter Griffin 		 */
8594a8cfceSPeter Griffin 
8694a8cfceSPeter Griffin 		if (!memblock_is_memory(release_phys))
8794a8cfceSPeter Griffin 			cpu_strt_ptr =
8894a8cfceSPeter Griffin 				ioremap(release_phys, sizeof(release_phys));
8994a8cfceSPeter Griffin 		else
9094a8cfceSPeter Griffin 			cpu_strt_ptr =
9194a8cfceSPeter Griffin 				(u32 __iomem *)phys_to_virt(release_phys);
9294a8cfceSPeter Griffin 
93704cfd7fSPatrice Chotard 		set_cpu_possible(cpu, true);
9494a8cfceSPeter Griffin 	}
9565ebcc11SSrinivas Kandagatla }
9665ebcc11SSrinivas Kandagatla 
9775305275SMasahiro Yamada const struct smp_operations sti_smp_ops __initconst = {
9865ebcc11SSrinivas Kandagatla 	.smp_prepare_cpus	= sti_smp_prepare_cpus,
9965ebcc11SSrinivas Kandagatla 	.smp_boot_secondary	= sti_boot_secondary,
10065ebcc11SSrinivas Kandagatla };
101