11da177e4SLinus Torvalds/* 21da177e4SLinus Torvalds * SA11x0 Assembler Sleep/WakeUp Management Routines 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com> 51da177e4SLinus Torvalds * 61da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or 71da177e4SLinus Torvalds * modify it under the terms of the GNU General Public License. 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * History: 101da177e4SLinus Torvalds * 111da177e4SLinus Torvalds * 2001-02-06: Cliff Brake Initial code 121da177e4SLinus Torvalds * 131da177e4SLinus Torvalds * 2001-08-29: Nicolas Pitre Simplified. 141da177e4SLinus Torvalds * 151da177e4SLinus Torvalds * 2002-05-27: Nicolas Pitre Revisited, more cleanup and simplification. 161da177e4SLinus Torvalds * Storage is on the stack now. 171da177e4SLinus Torvalds */ 181da177e4SLinus Torvalds 191da177e4SLinus Torvalds#include <linux/linkage.h> 201da177e4SLinus Torvalds#include <asm/assembler.h> 21a09e64fbSRussell King#include <mach/hardware.h> 221da177e4SLinus Torvalds 231da177e4SLinus Torvalds .text 241da177e4SLinus Torvalds/* 2534c79de6SRussell King * sa1100_finish_suspend() 261da177e4SLinus Torvalds * 271da177e4SLinus Torvalds * Causes sa11x0 to enter sleep state 281da177e4SLinus Torvalds * 29f3bb3d74SRussell King * Must be aligned to a cacheline. 301da177e4SLinus Torvalds */ 31f3bb3d74SRussell King .balign 32 3234c79de6SRussell KingENTRY(sa1100_finish_suspend) 331da177e4SLinus Torvalds @ disable clock switching 341da177e4SLinus Torvalds mcr p15, 0, r1, c15, c2, 2 351da177e4SLinus Torvalds 36f3bb3d74SRussell King ldr r6, =MDREFR 37f3bb3d74SRussell King ldr r4, [r6] 38f3bb3d74SRussell King orr r4, r4, #MDREFR_K1DB2 39f3bb3d74SRussell King ldr r5, =PPCR 40f3bb3d74SRussell King 41*d0a533b1SWill Deacon @ Pre-load __loop_udelay into the I-cache 42f3bb3d74SRussell King mov r0, #1 43*d0a533b1SWill Deacon bl __loop_udelay 44f3bb3d74SRussell King mov r0, r0 45f3bb3d74SRussell King 46f3bb3d74SRussell King @ The following must all exist in a single cache line to 47f3bb3d74SRussell King @ avoid accessing memory until this sequence is complete, 48f3bb3d74SRussell King @ otherwise we occasionally hang. 49f3bb3d74SRussell King 501da177e4SLinus Torvalds @ Adjust memory timing before lowering CPU clock 51f3bb3d74SRussell King str r4, [r6] 521da177e4SLinus Torvalds 531da177e4SLinus Torvalds @ delay 90us and set CPU PLL to lowest speed 541da177e4SLinus Torvalds @ fixes resume problem on high speed SA1110 551da177e4SLinus Torvalds mov r0, #90 56*d0a533b1SWill Deacon bl __loop_udelay 571da177e4SLinus Torvalds mov r1, #0 58f3bb3d74SRussell King str r1, [r5] 591da177e4SLinus Torvalds mov r0, #90 60*d0a533b1SWill Deacon bl __loop_udelay 611da177e4SLinus Torvalds 621da177e4SLinus Torvalds /* 631da177e4SLinus Torvalds * SA1110 SDRAM controller workaround. register values: 641da177e4SLinus Torvalds * 651da177e4SLinus Torvalds * r0 = &MSC0 661da177e4SLinus Torvalds * r1 = &MSC1 671da177e4SLinus Torvalds * r2 = &MSC2 681da177e4SLinus Torvalds * r3 = MSC0 value 691da177e4SLinus Torvalds * r4 = MSC1 value 701da177e4SLinus Torvalds * r5 = MSC2 value 711da177e4SLinus Torvalds * r6 = &MDREFR 721da177e4SLinus Torvalds * r7 = first MDREFR value 731da177e4SLinus Torvalds * r8 = second MDREFR value 741da177e4SLinus Torvalds * r9 = &MDCNFG 751da177e4SLinus Torvalds * r10 = MDCNFG value 761da177e4SLinus Torvalds * r11 = third MDREFR value 771da177e4SLinus Torvalds * r12 = &PMCR 781da177e4SLinus Torvalds * r13 = PMCR value (1) 791da177e4SLinus Torvalds */ 801da177e4SLinus Torvalds 811da177e4SLinus Torvalds ldr r0, =MSC0 821da177e4SLinus Torvalds ldr r1, =MSC1 831da177e4SLinus Torvalds ldr r2, =MSC2 841da177e4SLinus Torvalds 851da177e4SLinus Torvalds ldr r3, [r0] 861da177e4SLinus Torvalds bic r3, r3, #FMsk(MSC_RT) 871da177e4SLinus Torvalds bic r3, r3, #FMsk(MSC_RT)<<16 881da177e4SLinus Torvalds 891da177e4SLinus Torvalds ldr r4, [r1] 901da177e4SLinus Torvalds bic r4, r4, #FMsk(MSC_RT) 911da177e4SLinus Torvalds bic r4, r4, #FMsk(MSC_RT)<<16 921da177e4SLinus Torvalds 931da177e4SLinus Torvalds ldr r5, [r2] 941da177e4SLinus Torvalds bic r5, r5, #FMsk(MSC_RT) 951da177e4SLinus Torvalds bic r5, r5, #FMsk(MSC_RT)<<16 961da177e4SLinus Torvalds 971da177e4SLinus Torvalds ldr r7, [r6] 981da177e4SLinus Torvalds bic r7, r7, #0x0000FF00 991da177e4SLinus Torvalds bic r7, r7, #0x000000F0 1001da177e4SLinus Torvalds orr r8, r7, #MDREFR_SLFRSH 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds ldr r9, =MDCNFG 1031da177e4SLinus Torvalds ldr r10, [r9] 1041da177e4SLinus Torvalds bic r10, r10, #(MDCNFG_DE0+MDCNFG_DE1) 1051da177e4SLinus Torvalds bic r10, r10, #(MDCNFG_DE2+MDCNFG_DE3) 1061da177e4SLinus Torvalds 1071da177e4SLinus Torvalds bic r11, r8, #MDREFR_SLFRSH 1081da177e4SLinus Torvalds bic r11, r11, #MDREFR_E1PIN 1091da177e4SLinus Torvalds 1101da177e4SLinus Torvalds ldr r12, =PMCR 1111da177e4SLinus Torvalds 1121da177e4SLinus Torvalds mov r13, #PMCR_SF 1131da177e4SLinus Torvalds 1141da177e4SLinus Torvalds b sa1110_sdram_controller_fix 1151da177e4SLinus Torvalds 1161da177e4SLinus Torvalds .align 5 1171da177e4SLinus Torvaldssa1110_sdram_controller_fix: 1181da177e4SLinus Torvalds 1191da177e4SLinus Torvalds @ Step 1 clear RT field of all MSCx registers 1201da177e4SLinus Torvalds str r3, [r0] 1211da177e4SLinus Torvalds str r4, [r1] 1221da177e4SLinus Torvalds str r5, [r2] 1231da177e4SLinus Torvalds 1241da177e4SLinus Torvalds @ Step 2 clear DRI field in MDREFR 1251da177e4SLinus Torvalds str r7, [r6] 1261da177e4SLinus Torvalds 1271da177e4SLinus Torvalds @ Step 3 set SLFRSH bit in MDREFR 1281da177e4SLinus Torvalds str r8, [r6] 1291da177e4SLinus Torvalds 1301da177e4SLinus Torvalds @ Step 4 clear DE bis in MDCNFG 1311da177e4SLinus Torvalds str r10, [r9] 1321da177e4SLinus Torvalds 1331da177e4SLinus Torvalds @ Step 5 clear DRAM refresh control register 1341da177e4SLinus Torvalds str r11, [r6] 1351da177e4SLinus Torvalds 1361da177e4SLinus Torvalds @ Wow, now the hardware suspend request pins can be used, that makes them functional for 1371da177e4SLinus Torvalds @ about 7 ns out of the entire time that the CPU is running! 1381da177e4SLinus Torvalds 1391da177e4SLinus Torvalds @ Step 6 set force sleep bit in PMCR 1401da177e4SLinus Torvalds 1411da177e4SLinus Torvalds str r13, [r12] 1421da177e4SLinus Torvalds 1431da177e4SLinus Torvalds20: b 20b @ loop waiting for sleep 144