xref: /openbmc/linux/arch/arm/mach-omap2/timer.c (revision 0583fe478a7d93be2c814b7e50d6e81c287edfe8)
1 /*
2  * linux/arch/arm/mach-omap2/timer.c
3  *
4  * OMAP2 GP timer support.
5  *
6  * Copyright (C) 2009 Nokia Corporation
7  *
8  * Update to use new clocksource/clockevent layers
9  * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10  * Copyright (C) 2007 MontaVista Software, Inc.
11  *
12  * Original driver:
13  * Copyright (C) 2005 Nokia Corporation
14  * Author: Paul Mundt <paul.mundt@nokia.com>
15  *         Juha Yrjölä <juha.yrjola@nokia.com>
16  * OMAP Dual-mode timer framework support by Timo Teras
17  *
18  * Some parts based off of TI's 24xx code:
19  *
20  * Copyright (C) 2004-2009 Texas Instruments, Inc.
21  *
22  * Roughly modelled after the OMAP1 MPU timer code.
23  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
24  *
25  * This file is subject to the terms and conditions of the GNU General Public
26  * License. See the file "COPYING" in the main directory of this archive
27  * for more details.
28  */
29 #include <linux/init.h>
30 #include <linux/time.h>
31 #include <linux/interrupt.h>
32 #include <linux/err.h>
33 #include <linux/clk.h>
34 #include <linux/delay.h>
35 #include <linux/irq.h>
36 #include <linux/clocksource.h>
37 #include <linux/clockchips.h>
38 #include <linux/slab.h>
39 #include <linux/of.h>
40 #include <linux/of_address.h>
41 #include <linux/of_irq.h>
42 #include <linux/platform_device.h>
43 #include <linux/platform_data/dmtimer-omap.h>
44 
45 #include <asm/mach/time.h>
46 #include <asm/smp_twd.h>
47 #include <asm/sched_clock.h>
48 
49 #include "omap_hwmod.h"
50 #include "omap_device.h"
51 #include <plat/counter-32k.h>
52 #include <plat/dmtimer.h>
53 #include "omap-pm.h"
54 
55 #include "soc.h"
56 #include "common.h"
57 #include "powerdomain.h"
58 
59 /* Parent clocks, eventually these will come from the clock framework */
60 
61 #define OMAP2_MPU_SOURCE	"sys_ck"
62 #define OMAP3_MPU_SOURCE	OMAP2_MPU_SOURCE
63 #define OMAP4_MPU_SOURCE	"sys_clkin_ck"
64 #define OMAP2_32K_SOURCE	"func_32k_ck"
65 #define OMAP3_32K_SOURCE	"omap_32k_fck"
66 #define OMAP4_32K_SOURCE	"sys_32k_ck"
67 
68 #define REALTIME_COUNTER_BASE				0x48243200
69 #define INCREMENTER_NUMERATOR_OFFSET			0x10
70 #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET		0x14
71 #define NUMERATOR_DENUMERATOR_MASK			0xfffff000
72 
73 /* Clockevent code */
74 
75 static struct omap_dm_timer clkev;
76 static struct clock_event_device clockevent_gpt;
77 
78 static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
79 {
80 	struct clock_event_device *evt = &clockevent_gpt;
81 
82 	__omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
83 
84 	evt->event_handler(evt);
85 	return IRQ_HANDLED;
86 }
87 
88 static struct irqaction omap2_gp_timer_irq = {
89 	.name		= "gp_timer",
90 	.flags		= IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
91 	.handler	= omap2_gp_timer_interrupt,
92 };
93 
94 static int omap2_gp_timer_set_next_event(unsigned long cycles,
95 					 struct clock_event_device *evt)
96 {
97 	__omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
98 				   0xffffffff - cycles, OMAP_TIMER_POSTED);
99 
100 	return 0;
101 }
102 
103 static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
104 				    struct clock_event_device *evt)
105 {
106 	u32 period;
107 
108 	__omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
109 
110 	switch (mode) {
111 	case CLOCK_EVT_MODE_PERIODIC:
112 		period = clkev.rate / HZ;
113 		period -= 1;
114 		/* Looks like we need to first set the load value separately */
115 		__omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
116 				      0xffffffff - period, OMAP_TIMER_POSTED);
117 		__omap_dm_timer_load_start(&clkev,
118 					OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
119 					0xffffffff - period, OMAP_TIMER_POSTED);
120 		break;
121 	case CLOCK_EVT_MODE_ONESHOT:
122 		break;
123 	case CLOCK_EVT_MODE_UNUSED:
124 	case CLOCK_EVT_MODE_SHUTDOWN:
125 	case CLOCK_EVT_MODE_RESUME:
126 		break;
127 	}
128 }
129 
130 static struct clock_event_device clockevent_gpt = {
131 	.name		= "gp_timer",
132 	.features       = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
133 	.rating		= 300,
134 	.set_next_event	= omap2_gp_timer_set_next_event,
135 	.set_mode	= omap2_gp_timer_set_mode,
136 };
137 
138 static struct property device_disabled = {
139 	.name = "status",
140 	.length = sizeof("disabled"),
141 	.value = "disabled",
142 };
143 
144 static struct of_device_id omap_timer_match[] __initdata = {
145 	{ .compatible = "ti,omap2-timer", },
146 	{ }
147 };
148 
149 /**
150  * omap_get_timer_dt - get a timer using device-tree
151  * @match	- device-tree match structure for matching a device type
152  * @property	- optional timer property to match
153  *
154  * Helper function to get a timer during early boot using device-tree for use
155  * as kernel system timer. Optionally, the property argument can be used to
156  * select a timer with a specific property. Once a timer is found then mark
157  * the timer node in device-tree as disabled, to prevent the kernel from
158  * registering this timer as a platform device and so no one else can use it.
159  */
160 static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
161 						     const char *property)
162 {
163 	struct device_node *np;
164 
165 	for_each_matching_node(np, match) {
166 		if (!of_device_is_available(np))
167 			continue;
168 
169 		if (property && !of_get_property(np, property, NULL))
170 			continue;
171 
172 		of_add_property(np, &device_disabled);
173 		return np;
174 	}
175 
176 	return NULL;
177 }
178 
179 /**
180  * omap_dmtimer_init - initialisation function when device tree is used
181  *
182  * For secure OMAP3 devices, timers with device type "timer-secure" cannot
183  * be used by the kernel as they are reserved. Therefore, to prevent the
184  * kernel registering these devices remove them dynamically from the device
185  * tree on boot.
186  */
187 static void __init omap_dmtimer_init(void)
188 {
189 	struct device_node *np;
190 
191 	if (!cpu_is_omap34xx())
192 		return;
193 
194 	/* If we are a secure device, remove any secure timer nodes */
195 	if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
196 		np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
197 		if (np)
198 			of_node_put(np);
199 	}
200 }
201 
202 /**
203  * omap_dm_timer_get_errata - get errata flags for a timer
204  *
205  * Get the timer errata flags that are specific to the OMAP device being used.
206  */
207 static u32 __init omap_dm_timer_get_errata(void)
208 {
209 	if (cpu_is_omap24xx())
210 		return 0;
211 
212 	return OMAP_TIMER_ERRATA_I103_I767;
213 }
214 
215 static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
216 						int gptimer_id,
217 						const char *fck_source,
218 						const char *property,
219 						int posted)
220 {
221 	char name[10]; /* 10 = sizeof("gptXX_Xck0") */
222 	const char *oh_name;
223 	struct device_node *np;
224 	struct omap_hwmod *oh;
225 	struct resource irq, mem;
226 	int r = 0;
227 
228 	if (of_have_populated_dt()) {
229 		np = omap_get_timer_dt(omap_timer_match, property);
230 		if (!np)
231 			return -ENODEV;
232 
233 		of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
234 		if (!oh_name)
235 			return -ENODEV;
236 
237 		timer->irq = irq_of_parse_and_map(np, 0);
238 		if (!timer->irq)
239 			return -ENXIO;
240 
241 		timer->io_base = of_iomap(np, 0);
242 
243 		of_node_put(np);
244 	} else {
245 		if (omap_dm_timer_reserve_systimer(gptimer_id))
246 			return -ENODEV;
247 
248 		sprintf(name, "timer%d", gptimer_id);
249 		oh_name = name;
250 	}
251 
252 	oh = omap_hwmod_lookup(oh_name);
253 	if (!oh)
254 		return -ENODEV;
255 
256 	if (!of_have_populated_dt()) {
257 		r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
258 						   &irq);
259 		if (r)
260 			return -ENXIO;
261 		timer->irq = irq.start;
262 
263 		r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
264 						   &mem);
265 		if (r)
266 			return -ENXIO;
267 
268 		/* Static mapping, never released */
269 		timer->io_base = ioremap(mem.start, mem.end - mem.start);
270 	}
271 
272 	if (!timer->io_base)
273 		return -ENXIO;
274 
275 	/* After the dmtimer is using hwmod these clocks won't be needed */
276 	timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
277 	if (IS_ERR(timer->fclk))
278 		return -ENODEV;
279 
280 	/* FIXME: Need to remove hard-coded test on timer ID */
281 	if (gptimer_id != 12) {
282 		struct clk *src;
283 
284 		src = clk_get(NULL, fck_source);
285 		if (IS_ERR(src)) {
286 			r = -EINVAL;
287 		} else {
288 			r = clk_set_parent(timer->fclk, src);
289 			if (IS_ERR_VALUE(r))
290 				pr_warn("%s: %s cannot set source\n",
291 					__func__, oh->name);
292 			clk_put(src);
293 		}
294 	}
295 
296 	omap_hwmod_setup_one(oh_name);
297 	omap_hwmod_enable(oh);
298 	__omap_dm_timer_init_regs(timer);
299 
300 	if (posted)
301 		__omap_dm_timer_enable_posted(timer);
302 
303 	/* Check that the intended posted configuration matches the actual */
304 	if (posted != timer->posted)
305 		return -EINVAL;
306 
307 	timer->rate = clk_get_rate(timer->fclk);
308 	timer->reserved = 1;
309 
310 	return r;
311 }
312 
313 static void __init omap2_gp_clockevent_init(int gptimer_id,
314 						const char *fck_source,
315 						const char *property)
316 {
317 	int res;
318 
319 	clkev.errata = omap_dm_timer_get_errata();
320 
321 	/*
322 	 * For clock-event timers we never read the timer counter and
323 	 * so we are not impacted by errata i103 and i767. Therefore,
324 	 * we can safely ignore this errata for clock-event timers.
325 	 */
326 	__omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
327 
328 	res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
329 				     OMAP_TIMER_POSTED);
330 	BUG_ON(res);
331 
332 	omap2_gp_timer_irq.dev_id = &clkev;
333 	setup_irq(clkev.irq, &omap2_gp_timer_irq);
334 
335 	__omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
336 
337 	clockevent_gpt.cpumask = cpu_possible_mask;
338 	clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
339 	clockevents_config_and_register(&clockevent_gpt, clkev.rate,
340 					3, /* Timer internal resynch latency */
341 					0xffffffff);
342 
343 	pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
344 		gptimer_id, clkev.rate);
345 }
346 
347 /* Clocksource code */
348 static struct omap_dm_timer clksrc;
349 static bool use_gptimer_clksrc;
350 
351 /*
352  * clocksource
353  */
354 static cycle_t clocksource_read_cycles(struct clocksource *cs)
355 {
356 	return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
357 						     OMAP_TIMER_NONPOSTED);
358 }
359 
360 static struct clocksource clocksource_gpt = {
361 	.name		= "gp_timer",
362 	.rating		= 300,
363 	.read		= clocksource_read_cycles,
364 	.mask		= CLOCKSOURCE_MASK(32),
365 	.flags		= CLOCK_SOURCE_IS_CONTINUOUS,
366 };
367 
368 static u32 notrace dmtimer_read_sched_clock(void)
369 {
370 	if (clksrc.reserved)
371 		return __omap_dm_timer_read_counter(&clksrc,
372 						    OMAP_TIMER_NONPOSTED);
373 
374 	return 0;
375 }
376 
377 static struct of_device_id omap_counter_match[] __initdata = {
378 	{ .compatible = "ti,omap-counter32k", },
379 	{ }
380 };
381 
382 /* Setup free-running counter for clocksource */
383 static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
384 {
385 	int ret;
386 	struct device_node *np = NULL;
387 	struct omap_hwmod *oh;
388 	void __iomem *vbase;
389 	const char *oh_name = "counter_32k";
390 
391 	/*
392 	 * If device-tree is present, then search the DT blob
393 	 * to see if the 32kHz counter is supported.
394 	 */
395 	if (of_have_populated_dt()) {
396 		np = omap_get_timer_dt(omap_counter_match, NULL);
397 		if (!np)
398 			return -ENODEV;
399 
400 		of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
401 		if (!oh_name)
402 			return -ENODEV;
403 	}
404 
405 	/*
406 	 * First check hwmod data is available for sync32k counter
407 	 */
408 	oh = omap_hwmod_lookup(oh_name);
409 	if (!oh || oh->slaves_cnt == 0)
410 		return -ENODEV;
411 
412 	omap_hwmod_setup_one(oh_name);
413 
414 	if (np) {
415 		vbase = of_iomap(np, 0);
416 		of_node_put(np);
417 	} else {
418 		vbase = omap_hwmod_get_mpu_rt_va(oh);
419 	}
420 
421 	if (!vbase) {
422 		pr_warn("%s: failed to get counter_32k resource\n", __func__);
423 		return -ENXIO;
424 	}
425 
426 	ret = omap_hwmod_enable(oh);
427 	if (ret) {
428 		pr_warn("%s: failed to enable counter_32k module (%d)\n",
429 							__func__, ret);
430 		return ret;
431 	}
432 
433 	ret = omap_init_clocksource_32k(vbase);
434 	if (ret) {
435 		pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
436 							__func__, ret);
437 		omap_hwmod_idle(oh);
438 	}
439 
440 	return ret;
441 }
442 
443 static void __init omap2_gptimer_clocksource_init(int gptimer_id,
444 						const char *fck_source)
445 {
446 	int res;
447 
448 	clksrc.errata = omap_dm_timer_get_errata();
449 
450 	res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
451 				     OMAP_TIMER_NONPOSTED);
452 	BUG_ON(res);
453 
454 	__omap_dm_timer_load_start(&clksrc,
455 				   OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
456 				   OMAP_TIMER_NONPOSTED);
457 	setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
458 
459 	if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
460 		pr_err("Could not register clocksource %s\n",
461 			clocksource_gpt.name);
462 	else
463 		pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
464 			gptimer_id, clksrc.rate);
465 }
466 
467 #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
468 /*
469  * The realtime counter also called master counter, is a free-running
470  * counter, which is related to real time. It produces the count used
471  * by the CPU local timer peripherals in the MPU cluster. The timer counts
472  * at a rate of 6.144 MHz. Because the device operates on different clocks
473  * in different power modes, the master counter shifts operation between
474  * clocks, adjusting the increment per clock in hardware accordingly to
475  * maintain a constant count rate.
476  */
477 static void __init realtime_counter_init(void)
478 {
479 	void __iomem *base;
480 	static struct clk *sys_clk;
481 	unsigned long rate;
482 	unsigned int reg, num, den;
483 
484 	base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
485 	if (!base) {
486 		pr_err("%s: ioremap failed\n", __func__);
487 		return;
488 	}
489 	sys_clk = clk_get(NULL, "sys_clkin_ck");
490 	if (IS_ERR(sys_clk)) {
491 		pr_err("%s: failed to get system clock handle\n", __func__);
492 		iounmap(base);
493 		return;
494 	}
495 
496 	rate = clk_get_rate(sys_clk);
497 	/* Numerator/denumerator values refer TRM Realtime Counter section */
498 	switch (rate) {
499 	case 1200000:
500 		num = 64;
501 		den = 125;
502 		break;
503 	case 1300000:
504 		num = 768;
505 		den = 1625;
506 		break;
507 	case 19200000:
508 		num = 8;
509 		den = 25;
510 		break;
511 	case 2600000:
512 		num = 384;
513 		den = 1625;
514 		break;
515 	case 2700000:
516 		num = 256;
517 		den = 1125;
518 		break;
519 	case 38400000:
520 	default:
521 		/* Program it for 38.4 MHz */
522 		num = 4;
523 		den = 25;
524 		break;
525 	}
526 
527 	/* Program numerator and denumerator registers */
528 	reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
529 			NUMERATOR_DENUMERATOR_MASK;
530 	reg |= num;
531 	__raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
532 
533 	reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
534 			NUMERATOR_DENUMERATOR_MASK;
535 	reg |= den;
536 	__raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
537 
538 	iounmap(base);
539 }
540 #else
541 static inline void __init realtime_counter_init(void)
542 {}
543 #endif
544 
545 #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop,	\
546 			       clksrc_nr, clksrc_src)			\
547 void __init omap##name##_gptimer_timer_init(void)			\
548 {									\
549 	omap_dmtimer_init();						\
550 	omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop);	\
551 	omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);	\
552 }
553 
554 #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop,	\
555 				clksrc_nr, clksrc_src)			\
556 void __init omap##name##_sync32k_timer_init(void)		\
557 {									\
558 	omap_dmtimer_init();						\
559 	omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop);	\
560 	/* Enable the use of clocksource="gp_timer" kernel parameter */	\
561 	if (use_gptimer_clksrc)						\
562 		omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
563 	else								\
564 		omap2_sync32k_clocksource_init();			\
565 }
566 
567 #ifdef CONFIG_ARCH_OMAP2
568 OMAP_SYS_32K_TIMER_INIT(2, 1, OMAP2_32K_SOURCE, "ti,timer-alwon",
569 			2, OMAP2_MPU_SOURCE);
570 #endif /* CONFIG_ARCH_OMAP2 */
571 
572 #ifdef CONFIG_ARCH_OMAP3
573 OMAP_SYS_32K_TIMER_INIT(3, 1, OMAP3_32K_SOURCE, "ti,timer-alwon",
574 			2, OMAP3_MPU_SOURCE);
575 OMAP_SYS_32K_TIMER_INIT(3_secure, 12, OMAP3_32K_SOURCE, "ti,timer-secure",
576 			2, OMAP3_MPU_SOURCE);
577 OMAP_SYS_GP_TIMER_INIT(3_gp, 1, OMAP3_MPU_SOURCE, "ti,timer-alwon",
578 		       2, OMAP3_MPU_SOURCE);
579 #endif /* CONFIG_ARCH_OMAP3 */
580 
581 #ifdef CONFIG_SOC_AM33XX
582 OMAP_SYS_GP_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
583 		       2, OMAP4_MPU_SOURCE);
584 #endif /* CONFIG_SOC_AM33XX */
585 
586 #ifdef CONFIG_ARCH_OMAP4
587 OMAP_SYS_32K_TIMER_INIT(4, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
588 			2, OMAP4_MPU_SOURCE);
589 #ifdef CONFIG_LOCAL_TIMERS
590 static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
591 void __init omap4_local_timer_init(void)
592 {
593 	omap4_sync32k_timer_init();
594 	/* Local timers are not supprted on OMAP4430 ES1.0 */
595 	if (omap_rev() != OMAP4430_REV_ES1_0) {
596 		int err;
597 
598 		if (of_have_populated_dt()) {
599 			clocksource_of_init();
600 			return;
601 		}
602 
603 		err = twd_local_timer_register(&twd_local_timer);
604 		if (err)
605 			pr_err("twd_local_timer_register failed %d\n", err);
606 	}
607 }
608 #else /* CONFIG_LOCAL_TIMERS */
609 void __init omap4_local_timer_init(void)
610 {
611 	omap4_sync32k_timer_init();
612 }
613 #endif /* CONFIG_LOCAL_TIMERS */
614 #endif /* CONFIG_ARCH_OMAP4 */
615 
616 #ifdef CONFIG_SOC_OMAP5
617 OMAP_SYS_32K_TIMER_INIT(5, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
618 			2, OMAP4_MPU_SOURCE);
619 void __init omap5_realtime_timer_init(void)
620 {
621 	int err;
622 
623 	omap5_sync32k_timer_init();
624 	realtime_counter_init();
625 
626         clocksource_of_init();
627 }
628 #endif /* CONFIG_SOC_OMAP5 */
629 
630 /**
631  * omap_timer_init - build and register timer device with an
632  * associated timer hwmod
633  * @oh:	timer hwmod pointer to be used to build timer device
634  * @user:	parameter that can be passed from calling hwmod API
635  *
636  * Called by omap_hwmod_for_each_by_class to register each of the timer
637  * devices present in the system. The number of timer devices is known
638  * by parsing through the hwmod database for a given class name. At the
639  * end of function call memory is allocated for timer device and it is
640  * registered to the framework ready to be proved by the driver.
641  */
642 static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
643 {
644 	int id;
645 	int ret = 0;
646 	char *name = "omap_timer";
647 	struct dmtimer_platform_data *pdata;
648 	struct platform_device *pdev;
649 	struct omap_timer_capability_dev_attr *timer_dev_attr;
650 
651 	pr_debug("%s: %s\n", __func__, oh->name);
652 
653 	/* on secure device, do not register secure timer */
654 	timer_dev_attr = oh->dev_attr;
655 	if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
656 		if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
657 			return ret;
658 
659 	pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
660 	if (!pdata) {
661 		pr_err("%s: No memory for [%s]\n", __func__, oh->name);
662 		return -ENOMEM;
663 	}
664 
665 	/*
666 	 * Extract the IDs from name field in hwmod database
667 	 * and use the same for constructing ids' for the
668 	 * timer devices. In a way, we are avoiding usage of
669 	 * static variable witin the function to do the same.
670 	 * CAUTION: We have to be careful and make sure the
671 	 * name in hwmod database does not change in which case
672 	 * we might either make corresponding change here or
673 	 * switch back static variable mechanism.
674 	 */
675 	sscanf(oh->name, "timer%2d", &id);
676 
677 	if (timer_dev_attr)
678 		pdata->timer_capability = timer_dev_attr->timer_capability;
679 
680 	pdata->timer_errata = omap_dm_timer_get_errata();
681 	pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
682 
683 	pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
684 
685 	if (IS_ERR(pdev)) {
686 		pr_err("%s: Can't build omap_device for %s: %s.\n",
687 			__func__, name, oh->name);
688 		ret = -EINVAL;
689 	}
690 
691 	kfree(pdata);
692 
693 	return ret;
694 }
695 
696 /**
697  * omap2_dm_timer_init - top level regular device initialization
698  *
699  * Uses dedicated hwmod api to parse through hwmod database for
700  * given class name and then build and register the timer device.
701  */
702 static int __init omap2_dm_timer_init(void)
703 {
704 	int ret;
705 
706 	/* If dtb is there, the devices will be created dynamically */
707 	if (of_have_populated_dt())
708 		return -ENODEV;
709 
710 	ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
711 	if (unlikely(ret)) {
712 		pr_err("%s: device registration failed.\n", __func__);
713 		return -EINVAL;
714 	}
715 
716 	return 0;
717 }
718 omap_arch_initcall(omap2_dm_timer_init);
719 
720 /**
721  * omap2_override_clocksource - clocksource override with user configuration
722  *
723  * Allows user to override default clocksource, using kernel parameter
724  *   clocksource="gp_timer"	(For all OMAP2PLUS architectures)
725  *
726  * Note that, here we are using same standard kernel parameter "clocksource=",
727  * and not introducing any OMAP specific interface.
728  */
729 static int __init omap2_override_clocksource(char *str)
730 {
731 	if (!str)
732 		return 0;
733 	/*
734 	 * For OMAP architecture, we only have two options
735 	 *    - sync_32k (default)
736 	 *    - gp_timer (sys_clk based)
737 	 */
738 	if (!strcmp(str, "gp_timer"))
739 		use_gptimer_clksrc = true;
740 
741 	return 0;
742 }
743 early_param("clocksource", omap2_override_clocksource);
744