1*d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
269d88a00SPaul Walmsley #ifndef __ARCH_ARM_MACH_OMAP2_SDRC_H
369d88a00SPaul Walmsley #define __ARCH_ARM_MACH_OMAP2_SDRC_H
469d88a00SPaul Walmsley
569d88a00SPaul Walmsley /*
63e6ece13SPaul Walmsley * OMAP2/3 SDRC/SMS macros and prototypes
769d88a00SPaul Walmsley *
83e6ece13SPaul Walmsley * Copyright (C) 2007-2008, 2012 Texas Instruments, Inc.
93e6ece13SPaul Walmsley * Copyright (C) 2007-2008 Nokia Corporation
1069d88a00SPaul Walmsley *
113e6ece13SPaul Walmsley * Paul Walmsley
123e6ece13SPaul Walmsley * Tony Lindgren
133e6ece13SPaul Walmsley * Richard Woodruff
1469d88a00SPaul Walmsley */
1569d88a00SPaul Walmsley #undef DEBUG
1669d88a00SPaul Walmsley
1769d88a00SPaul Walmsley #ifndef __ASSEMBLER__
18d8a94458SPaul Walmsley
19d8a94458SPaul Walmsley #include <linux/io.h>
20d8a94458SPaul Walmsley
21a58caad1STony Lindgren extern void __iomem *omap2_sdrc_base;
22a58caad1STony Lindgren extern void __iomem *omap2_sms_base;
2369d88a00SPaul Walmsley
24a58caad1STony Lindgren #define OMAP_SDRC_REGADDR(reg) (omap2_sdrc_base + (reg))
25a58caad1STony Lindgren #define OMAP_SMS_REGADDR(reg) (omap2_sms_base + (reg))
2669d88a00SPaul Walmsley
2769d88a00SPaul Walmsley /* SDRC global register get/set */
2869d88a00SPaul Walmsley
sdrc_write_reg(u32 val,u16 reg)2969d88a00SPaul Walmsley static inline void sdrc_write_reg(u32 val, u16 reg)
3069d88a00SPaul Walmsley {
31edfaf05cSVictor Kamensky writel_relaxed(val, OMAP_SDRC_REGADDR(reg));
3269d88a00SPaul Walmsley }
3369d88a00SPaul Walmsley
sdrc_read_reg(u16 reg)3469d88a00SPaul Walmsley static inline u32 sdrc_read_reg(u16 reg)
3569d88a00SPaul Walmsley {
36edfaf05cSVictor Kamensky return readl_relaxed(OMAP_SDRC_REGADDR(reg));
3769d88a00SPaul Walmsley }
3869d88a00SPaul Walmsley
3969d88a00SPaul Walmsley /* SMS global register get/set */
4069d88a00SPaul Walmsley
sms_write_reg(u32 val,u16 reg)4169d88a00SPaul Walmsley static inline void sms_write_reg(u32 val, u16 reg)
4269d88a00SPaul Walmsley {
43edfaf05cSVictor Kamensky writel_relaxed(val, OMAP_SMS_REGADDR(reg));
4469d88a00SPaul Walmsley }
4569d88a00SPaul Walmsley
sms_read_reg(u16 reg)4669d88a00SPaul Walmsley static inline u32 sms_read_reg(u16 reg)
4769d88a00SPaul Walmsley {
48edfaf05cSVictor Kamensky return readl_relaxed(OMAP_SMS_REGADDR(reg));
4969d88a00SPaul Walmsley }
503e6ece13SPaul Walmsley
51b6a4226cSPaul Walmsley extern void omap2_set_globals_sdrc(void __iomem *sdrc, void __iomem *sms);
52b6a4226cSPaul Walmsley
533e6ece13SPaul Walmsley
543e6ece13SPaul Walmsley /**
553e6ece13SPaul Walmsley * struct omap_sdrc_params - SDRC parameters for a given SDRC clock rate
563e6ece13SPaul Walmsley * @rate: SDRC clock rate (in Hz)
573e6ece13SPaul Walmsley * @actim_ctrla: Value to program to SDRC_ACTIM_CTRLA for this rate
583e6ece13SPaul Walmsley * @actim_ctrlb: Value to program to SDRC_ACTIM_CTRLB for this rate
593e6ece13SPaul Walmsley * @rfr_ctrl: Value to program to SDRC_RFR_CTRL for this rate
603e6ece13SPaul Walmsley * @mr: Value to program to SDRC_MR for this rate
613e6ece13SPaul Walmsley *
623e6ece13SPaul Walmsley * This structure holds a pre-computed set of register values for the
633e6ece13SPaul Walmsley * SDRC for a given SDRC clock rate and SDRAM chip. These are
643e6ece13SPaul Walmsley * intended to be pre-computed and specified in an array in the board-*.c
653e6ece13SPaul Walmsley * files. The structure is keyed off the 'rate' field.
663e6ece13SPaul Walmsley */
673e6ece13SPaul Walmsley struct omap_sdrc_params {
683e6ece13SPaul Walmsley unsigned long rate;
693e6ece13SPaul Walmsley u32 actim_ctrla;
703e6ece13SPaul Walmsley u32 actim_ctrlb;
713e6ece13SPaul Walmsley u32 rfr_ctrl;
723e6ece13SPaul Walmsley u32 mr;
733e6ece13SPaul Walmsley };
743e6ece13SPaul Walmsley
753e6ece13SPaul Walmsley #ifdef CONFIG_SOC_HAS_OMAP2_SDRC
763e6ece13SPaul Walmsley void omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
773e6ece13SPaul Walmsley struct omap_sdrc_params *sdrc_cs1);
783e6ece13SPaul Walmsley #else
omap2_sdrc_init(struct omap_sdrc_params * sdrc_cs0,struct omap_sdrc_params * sdrc_cs1)793e6ece13SPaul Walmsley static inline void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
803e6ece13SPaul Walmsley struct omap_sdrc_params *sdrc_cs1) {};
813e6ece13SPaul Walmsley #endif
823e6ece13SPaul Walmsley
833e6ece13SPaul Walmsley void omap2_sms_restore_context(void);
843e6ece13SPaul Walmsley
853e6ece13SPaul Walmsley struct memory_timings {
863e6ece13SPaul Walmsley u32 m_type; /* ddr = 1, sdr = 0 */
873e6ece13SPaul Walmsley u32 dll_mode; /* use lock mode = 1, unlock mode = 0 */
883e6ece13SPaul Walmsley u32 slow_dll_ctrl; /* unlock mode, dll value for slow speed */
893e6ece13SPaul Walmsley u32 fast_dll_ctrl; /* unlock mode, dll value for fast speed */
903e6ece13SPaul Walmsley u32 base_cs; /* base chip select to use for calculations */
913e6ece13SPaul Walmsley };
923e6ece13SPaul Walmsley
933e6ece13SPaul Walmsley extern void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode);
943e6ece13SPaul Walmsley
953e6ece13SPaul Walmsley u32 omap2xxx_sdrc_dll_is_unlocked(void);
963e6ece13SPaul Walmsley u32 omap2xxx_sdrc_reprogram(u32 level, u32 force);
973e6ece13SPaul Walmsley
983e6ece13SPaul Walmsley
9969d88a00SPaul Walmsley #else
100233fd64eSSantosh Shilimkar #define OMAP242X_SDRC_REGADDR(reg) \
101233fd64eSSantosh Shilimkar OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE + (reg))
102233fd64eSSantosh Shilimkar #define OMAP243X_SDRC_REGADDR(reg) \
103233fd64eSSantosh Shilimkar OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE + (reg))
104233fd64eSSantosh Shilimkar #define OMAP34XX_SDRC_REGADDR(reg) \
105233fd64eSSantosh Shilimkar OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE + (reg))
1063e6ece13SPaul Walmsley
10769d88a00SPaul Walmsley #endif /* __ASSEMBLER__ */
10869d88a00SPaul Walmsley
10955d8a653SPaul Walmsley /* Minimum frequency that the SDRC DLL can lock at */
11055d8a653SPaul Walmsley #define MIN_SDRC_DLL_LOCK_FREQ 83000000
11155d8a653SPaul Walmsley
11255d8a653SPaul Walmsley /* Scale factor for fixed-point arith in omap3_core_dpll_m2_set_rate() */
11355d8a653SPaul Walmsley #define SDRC_MPURATE_SCALE 8
11455d8a653SPaul Walmsley
11555d8a653SPaul Walmsley /* 2^SDRC_MPURATE_BASE_SHIFT: MPU MHz that SDRC_MPURATE_LOOPS is defined for */
11655d8a653SPaul Walmsley #define SDRC_MPURATE_BASE_SHIFT 9
11755d8a653SPaul Walmsley
11855d8a653SPaul Walmsley /*
11955d8a653SPaul Walmsley * SDRC_MPURATE_LOOPS: Number of MPU loops to execute at
12055d8a653SPaul Walmsley * 2^MPURATE_BASE_SHIFT MHz for SDRC to stabilize
12155d8a653SPaul Walmsley */
12255d8a653SPaul Walmsley #define SDRC_MPURATE_LOOPS 96
12355d8a653SPaul Walmsley
1243e6ece13SPaul Walmsley /* SDRC register offsets - read/write with sdrc_{read,write}_reg() */
1253e6ece13SPaul Walmsley
1263e6ece13SPaul Walmsley #define SDRC_SYSCONFIG 0x010
1273e6ece13SPaul Walmsley #define SDRC_CS_CFG 0x040
1283e6ece13SPaul Walmsley #define SDRC_SHARING 0x044
1293e6ece13SPaul Walmsley #define SDRC_ERR_TYPE 0x04C
1303e6ece13SPaul Walmsley #define SDRC_DLLA_CTRL 0x060
1313e6ece13SPaul Walmsley #define SDRC_DLLA_STATUS 0x064
1323e6ece13SPaul Walmsley #define SDRC_DLLB_CTRL 0x068
1333e6ece13SPaul Walmsley #define SDRC_DLLB_STATUS 0x06C
1343e6ece13SPaul Walmsley #define SDRC_POWER 0x070
1353e6ece13SPaul Walmsley #define SDRC_MCFG_0 0x080
1363e6ece13SPaul Walmsley #define SDRC_MR_0 0x084
1373e6ece13SPaul Walmsley #define SDRC_EMR2_0 0x08c
1383e6ece13SPaul Walmsley #define SDRC_ACTIM_CTRL_A_0 0x09c
1393e6ece13SPaul Walmsley #define SDRC_ACTIM_CTRL_B_0 0x0a0
1403e6ece13SPaul Walmsley #define SDRC_RFR_CTRL_0 0x0a4
1413e6ece13SPaul Walmsley #define SDRC_MANUAL_0 0x0a8
1423e6ece13SPaul Walmsley #define SDRC_MCFG_1 0x0B0
1433e6ece13SPaul Walmsley #define SDRC_MR_1 0x0B4
1443e6ece13SPaul Walmsley #define SDRC_EMR2_1 0x0BC
1453e6ece13SPaul Walmsley #define SDRC_ACTIM_CTRL_A_1 0x0C4
1463e6ece13SPaul Walmsley #define SDRC_ACTIM_CTRL_B_1 0x0C8
1473e6ece13SPaul Walmsley #define SDRC_RFR_CTRL_1 0x0D4
1483e6ece13SPaul Walmsley #define SDRC_MANUAL_1 0x0D8
1493e6ece13SPaul Walmsley
1503e6ece13SPaul Walmsley #define SDRC_POWER_AUTOCOUNT_SHIFT 8
1513e6ece13SPaul Walmsley #define SDRC_POWER_AUTOCOUNT_MASK (0xffff << SDRC_POWER_AUTOCOUNT_SHIFT)
1523e6ece13SPaul Walmsley #define SDRC_POWER_CLKCTRL_SHIFT 4
1533e6ece13SPaul Walmsley #define SDRC_POWER_CLKCTRL_MASK (0x3 << SDRC_POWER_CLKCTRL_SHIFT)
1543e6ece13SPaul Walmsley #define SDRC_SELF_REFRESH_ON_AUTOCOUNT (0x2 << SDRC_POWER_CLKCTRL_SHIFT)
1553e6ece13SPaul Walmsley
1563e6ece13SPaul Walmsley /*
1573e6ece13SPaul Walmsley * These values represent the number of memory clock cycles between
1583e6ece13SPaul Walmsley * autorefresh initiation. They assume 1 refresh per 64 ms (JEDEC), 8192
1593e6ece13SPaul Walmsley * rows per device, and include a subtraction of a 50 cycle window in the
1603e6ece13SPaul Walmsley * event that the autorefresh command is delayed due to other SDRC activity.
1613e6ece13SPaul Walmsley * The '| 1' sets the ARE field to send one autorefresh when the autorefresh
1623e6ece13SPaul Walmsley * counter reaches 0.
1633e6ece13SPaul Walmsley *
1643e6ece13SPaul Walmsley * These represent optimal values for common parts, it won't work for all.
1653e6ece13SPaul Walmsley * As long as you scale down, most parameters are still work, they just
1663e6ece13SPaul Walmsley * become sub-optimal. The RFR value goes in the opposite direction. If you
1673e6ece13SPaul Walmsley * don't adjust it down as your clock period increases the refresh interval
1683e6ece13SPaul Walmsley * will not be met. Setting all parameters for complete worst case may work,
1693e6ece13SPaul Walmsley * but may cut memory performance by 2x. Due to errata the DLLs need to be
1703e6ece13SPaul Walmsley * unlocked and their value needs run time calibration. A dynamic call is
171078508f8SAndrea Gelmini * need for that as no single right value exists across production samples.
1723e6ece13SPaul Walmsley *
1733e6ece13SPaul Walmsley * Only the FULL speed values are given. Current code is such that rate
1743e6ece13SPaul Walmsley * changes must be made at DPLLoutx2. The actual value adjustment for low
1753e6ece13SPaul Walmsley * frequency operation will be handled by omap_set_performance()
1763e6ece13SPaul Walmsley *
1773e6ece13SPaul Walmsley * By having the boot loader boot up in the fastest L4 speed available likely
1783e6ece13SPaul Walmsley * will result in something which you can switch between.
1793e6ece13SPaul Walmsley */
1803e6ece13SPaul Walmsley #define SDRC_RFR_CTRL_165MHz (0x00044c00 | 1)
1813e6ece13SPaul Walmsley #define SDRC_RFR_CTRL_133MHz (0x0003de00 | 1)
1823e6ece13SPaul Walmsley #define SDRC_RFR_CTRL_100MHz (0x0002da01 | 1)
1833e6ece13SPaul Walmsley #define SDRC_RFR_CTRL_110MHz (0x0002da01 | 1) /* Need to calc */
1843e6ece13SPaul Walmsley #define SDRC_RFR_CTRL_BYPASS (0x00005000 | 1) /* Need to calc */
1853e6ece13SPaul Walmsley
1863e6ece13SPaul Walmsley
1873e6ece13SPaul Walmsley /*
1883e6ece13SPaul Walmsley * SMS register access
1893e6ece13SPaul Walmsley */
1903e6ece13SPaul Walmsley
1913e6ece13SPaul Walmsley #define OMAP242X_SMS_REGADDR(reg) \
1923e6ece13SPaul Walmsley (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE + reg)
1933e6ece13SPaul Walmsley #define OMAP243X_SMS_REGADDR(reg) \
1943e6ece13SPaul Walmsley (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE + reg)
1953e6ece13SPaul Walmsley #define OMAP343X_SMS_REGADDR(reg) \
1963e6ece13SPaul Walmsley (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE + reg)
1973e6ece13SPaul Walmsley
1983e6ece13SPaul Walmsley /* SMS register offsets - read/write with sms_{read,write}_reg() */
1993e6ece13SPaul Walmsley
2003e6ece13SPaul Walmsley #define SMS_SYSCONFIG 0x010
2013e6ece13SPaul Walmsley /* REVISIT: fill in other SMS registers here */
2023e6ece13SPaul Walmsley
2033e6ece13SPaul Walmsley
2043e6ece13SPaul Walmsley
20569d88a00SPaul Walmsley #endif
206