xref: /openbmc/linux/arch/arm/mach-omap2/prm3xxx.c (revision 9a87ffc99ec8eb8d35eed7c4f816d75f5cc9662e)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2139563adSPaul Walmsley /*
3139563adSPaul Walmsley  * OMAP3xxx PRM module functions
4139563adSPaul Walmsley  *
5139563adSPaul Walmsley  * Copyright (C) 2010-2012 Texas Instruments, Inc.
6139563adSPaul Walmsley  * Copyright (C) 2010 Nokia Corporation
7139563adSPaul Walmsley  * Benoît Cousson
8139563adSPaul Walmsley  * Paul Walmsley
949815399SPaul Walmsley  * Rajendra Nayak <rnayak@ti.com>
10139563adSPaul Walmsley  */
11139563adSPaul Walmsley 
12139563adSPaul Walmsley #include <linux/kernel.h>
13139563adSPaul Walmsley #include <linux/errno.h>
14139563adSPaul Walmsley #include <linux/err.h>
15139563adSPaul Walmsley #include <linux/io.h>
16139563adSPaul Walmsley #include <linux/irq.h>
171e037794SNishanth Menon #include <linux/of_irq.h>
18139563adSPaul Walmsley 
19e8d3d47aSTony Lindgren #include "soc.h"
20139563adSPaul Walmsley #include "common.h"
21139563adSPaul Walmsley #include "vp.h"
2249815399SPaul Walmsley #include "powerdomain.h"
23139563adSPaul Walmsley #include "prm3xxx.h"
2449815399SPaul Walmsley #include "prm2xxx_3xxx.h"
25139563adSPaul Walmsley #include "cm2xxx_3xxx.h"
26139563adSPaul Walmsley #include "prm-regbits-34xx.h"
270efc0f6eSTero Kristo #include "cm3xxx.h"
280efc0f6eSTero Kristo #include "cm-regbits-34xx.h"
29ae521d4dSTero Kristo #include "clock.h"
30139563adSPaul Walmsley 
31c8e069d7STero Kristo static void omap3xxx_prm_read_pending_irqs(unsigned long *events);
32c8e069d7STero Kristo static void omap3xxx_prm_ocp_barrier(void);
33c8e069d7STero Kristo static void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask);
34c8e069d7STero Kristo static void omap3xxx_prm_restore_irqen(u32 *saved_mask);
35*6aeb51c1SArnd Bergmann static void omap3xxx_prm_iva_idle(void);
36c8e069d7STero Kristo 
37139563adSPaul Walmsley static const struct omap_prcm_irq omap3_prcm_irqs[] = {
38139563adSPaul Walmsley 	OMAP_PRCM_IRQ("wkup",	0,	0),
39139563adSPaul Walmsley 	OMAP_PRCM_IRQ("io",	9,	1),
40139563adSPaul Walmsley };
41139563adSPaul Walmsley 
42139563adSPaul Walmsley static struct omap_prcm_irq_setup omap3_prcm_irq_setup = {
43139563adSPaul Walmsley 	.ack			= OMAP3_PRM_IRQSTATUS_MPU_OFFSET,
44139563adSPaul Walmsley 	.mask			= OMAP3_PRM_IRQENABLE_MPU_OFFSET,
45139563adSPaul Walmsley 	.nr_regs		= 1,
46139563adSPaul Walmsley 	.irqs			= omap3_prcm_irqs,
47139563adSPaul Walmsley 	.nr_irqs		= ARRAY_SIZE(omap3_prcm_irqs),
48139563adSPaul Walmsley 	.irq			= 11 + OMAP_INTC_START,
49139563adSPaul Walmsley 	.read_pending_irqs	= &omap3xxx_prm_read_pending_irqs,
50139563adSPaul Walmsley 	.ocp_barrier		= &omap3xxx_prm_ocp_barrier,
51139563adSPaul Walmsley 	.save_and_clear_irqen	= &omap3xxx_prm_save_and_clear_irqen,
52139563adSPaul Walmsley 	.restore_irqen		= &omap3xxx_prm_restore_irqen,
537db143b8STony Lindgren 	.reconfigure_io_chain	= NULL,
54139563adSPaul Walmsley };
55139563adSPaul Walmsley 
562bb2a5d3SPaul Walmsley /*
572bb2a5d3SPaul Walmsley  * omap3_prm_reset_src_map - map from bits in the PRM_RSTST hardware
582bb2a5d3SPaul Walmsley  *   register (which are specific to OMAP3xxx SoCs) to reset source ID
592bb2a5d3SPaul Walmsley  *   bit shifts (which is an OMAP SoC-independent enumeration)
602bb2a5d3SPaul Walmsley  */
612bb2a5d3SPaul Walmsley static struct prm_reset_src_map omap3xxx_prm_reset_src_map[] = {
622bb2a5d3SPaul Walmsley 	{ OMAP3430_GLOBAL_COLD_RST_SHIFT, OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
632bb2a5d3SPaul Walmsley 	{ OMAP3430_GLOBAL_SW_RST_SHIFT, OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
642bb2a5d3SPaul Walmsley 	{ OMAP3430_SECURITY_VIOL_RST_SHIFT, OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
652bb2a5d3SPaul Walmsley 	{ OMAP3430_MPU_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
662bb2a5d3SPaul Walmsley 	{ OMAP3430_SECURE_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
672bb2a5d3SPaul Walmsley 	{ OMAP3430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
682bb2a5d3SPaul Walmsley 	{ OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT,
692bb2a5d3SPaul Walmsley 	  OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
702bb2a5d3SPaul Walmsley 	{ OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT,
712bb2a5d3SPaul Walmsley 	  OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
722bb2a5d3SPaul Walmsley 	{ OMAP3430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
732bb2a5d3SPaul Walmsley 	{ OMAP3430_ICECRUSHER_RST_SHIFT, OMAP_ICECRUSHER_RST_SRC_ID_SHIFT },
742bb2a5d3SPaul Walmsley 	{ -1, -1 },
752bb2a5d3SPaul Walmsley };
762bb2a5d3SPaul Walmsley 
77139563adSPaul Walmsley /* PRM VP */
78139563adSPaul Walmsley 
79139563adSPaul Walmsley /*
80139563adSPaul Walmsley  * struct omap3_vp - OMAP3 VP register access description.
81139563adSPaul Walmsley  * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
82139563adSPaul Walmsley  */
83139563adSPaul Walmsley struct omap3_vp {
84139563adSPaul Walmsley 	u32 tranxdone_status;
85139563adSPaul Walmsley };
86139563adSPaul Walmsley 
87139563adSPaul Walmsley static struct omap3_vp omap3_vp[] = {
88139563adSPaul Walmsley 	[OMAP3_VP_VDD_MPU_ID] = {
89139563adSPaul Walmsley 		.tranxdone_status = OMAP3430_VP1_TRANXDONE_ST_MASK,
90139563adSPaul Walmsley 	},
91139563adSPaul Walmsley 	[OMAP3_VP_VDD_CORE_ID] = {
92139563adSPaul Walmsley 		.tranxdone_status = OMAP3430_VP2_TRANXDONE_ST_MASK,
93139563adSPaul Walmsley 	},
94139563adSPaul Walmsley };
95139563adSPaul Walmsley 
96139563adSPaul Walmsley #define MAX_VP_ID ARRAY_SIZE(omap3_vp);
97139563adSPaul Walmsley 
omap3_prm_vp_check_txdone(u8 vp_id)98e9f1ddcdSTero Kristo static u32 omap3_prm_vp_check_txdone(u8 vp_id)
99139563adSPaul Walmsley {
100139563adSPaul Walmsley 	struct omap3_vp *vp = &omap3_vp[vp_id];
101139563adSPaul Walmsley 	u32 irqstatus;
102139563adSPaul Walmsley 
103139563adSPaul Walmsley 	irqstatus = omap2_prm_read_mod_reg(OCP_MOD,
104139563adSPaul Walmsley 					   OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
105139563adSPaul Walmsley 	return irqstatus & vp->tranxdone_status;
106139563adSPaul Walmsley }
107139563adSPaul Walmsley 
omap3_prm_vp_clear_txdone(u8 vp_id)108e9f1ddcdSTero Kristo static void omap3_prm_vp_clear_txdone(u8 vp_id)
109139563adSPaul Walmsley {
110139563adSPaul Walmsley 	struct omap3_vp *vp = &omap3_vp[vp_id];
111139563adSPaul Walmsley 
112139563adSPaul Walmsley 	omap2_prm_write_mod_reg(vp->tranxdone_status,
113139563adSPaul Walmsley 				OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
114139563adSPaul Walmsley }
115139563adSPaul Walmsley 
omap3_prm_vcvp_read(u8 offset)116139563adSPaul Walmsley u32 omap3_prm_vcvp_read(u8 offset)
117139563adSPaul Walmsley {
118139563adSPaul Walmsley 	return omap2_prm_read_mod_reg(OMAP3430_GR_MOD, offset);
119139563adSPaul Walmsley }
120139563adSPaul Walmsley 
omap3_prm_vcvp_write(u32 val,u8 offset)121139563adSPaul Walmsley void omap3_prm_vcvp_write(u32 val, u8 offset)
122139563adSPaul Walmsley {
123139563adSPaul Walmsley 	omap2_prm_write_mod_reg(val, OMAP3430_GR_MOD, offset);
124139563adSPaul Walmsley }
125139563adSPaul Walmsley 
omap3_prm_vcvp_rmw(u32 mask,u32 bits,u8 offset)126139563adSPaul Walmsley u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
127139563adSPaul Walmsley {
128139563adSPaul Walmsley 	return omap2_prm_rmw_mod_reg_bits(mask, bits, OMAP3430_GR_MOD, offset);
129139563adSPaul Walmsley }
130139563adSPaul Walmsley 
131139563adSPaul Walmsley /**
132d08cce6aSPaul Walmsley  * omap3xxx_prm_dpll3_reset - use DPLL3 reset to reboot the OMAP SoC
133d08cce6aSPaul Walmsley  *
134d08cce6aSPaul Walmsley  * Set the DPLL3 reset bit, which should reboot the SoC.  This is the
135d08cce6aSPaul Walmsley  * recommended way to restart the SoC, considering Errata i520.  No
136d08cce6aSPaul Walmsley  * return value.
137d08cce6aSPaul Walmsley  */
omap3xxx_prm_dpll3_reset(void)13861c8621eSTero Kristo static void omap3xxx_prm_dpll3_reset(void)
139d08cce6aSPaul Walmsley {
140d08cce6aSPaul Walmsley 	omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, OMAP3430_GR_MOD,
141d08cce6aSPaul Walmsley 				   OMAP2_RM_RSTCTRL);
142d08cce6aSPaul Walmsley 	/* OCP barrier */
143d08cce6aSPaul Walmsley 	omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP2_RM_RSTCTRL);
144d08cce6aSPaul Walmsley }
145d08cce6aSPaul Walmsley 
146d08cce6aSPaul Walmsley /**
147139563adSPaul Walmsley  * omap3xxx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
148139563adSPaul Walmsley  * @events: ptr to a u32, preallocated by caller
149139563adSPaul Walmsley  *
150139563adSPaul Walmsley  * Read PRM_IRQSTATUS_MPU bits, AND'ed with the currently-enabled PRM
151139563adSPaul Walmsley  * MPU IRQs, and store the result into the u32 pointed to by @events.
152139563adSPaul Walmsley  * No return value.
153139563adSPaul Walmsley  */
omap3xxx_prm_read_pending_irqs(unsigned long * events)154c8e069d7STero Kristo static void omap3xxx_prm_read_pending_irqs(unsigned long *events)
155139563adSPaul Walmsley {
156139563adSPaul Walmsley 	u32 mask, st;
157139563adSPaul Walmsley 
158139563adSPaul Walmsley 	/* XXX Can the mask read be avoided (e.g., can it come from RAM?) */
159139563adSPaul Walmsley 	mask = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
160139563adSPaul Walmsley 	st = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
161139563adSPaul Walmsley 
162139563adSPaul Walmsley 	events[0] = mask & st;
163139563adSPaul Walmsley }
164139563adSPaul Walmsley 
165139563adSPaul Walmsley /**
166139563adSPaul Walmsley  * omap3xxx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
167139563adSPaul Walmsley  *
168139563adSPaul Walmsley  * Force any buffered writes to the PRM IP block to complete.  Needed
169139563adSPaul Walmsley  * by the PRM IRQ handler, which reads and writes directly to the IP
170139563adSPaul Walmsley  * block, to avoid race conditions after acknowledging or clearing IRQ
171139563adSPaul Walmsley  * bits.  No return value.
172139563adSPaul Walmsley  */
omap3xxx_prm_ocp_barrier(void)173c8e069d7STero Kristo static void omap3xxx_prm_ocp_barrier(void)
174139563adSPaul Walmsley {
175139563adSPaul Walmsley 	omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
176139563adSPaul Walmsley }
177139563adSPaul Walmsley 
178139563adSPaul Walmsley /**
179139563adSPaul Walmsley  * omap3xxx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU reg
180139563adSPaul Walmsley  * @saved_mask: ptr to a u32 array to save IRQENABLE bits
181139563adSPaul Walmsley  *
182139563adSPaul Walmsley  * Save the PRM_IRQENABLE_MPU register to @saved_mask.  @saved_mask
183139563adSPaul Walmsley  * must be allocated by the caller.  Intended to be used in the PRM
184139563adSPaul Walmsley  * interrupt handler suspend callback.  The OCP barrier is needed to
185139563adSPaul Walmsley  * ensure the write to disable PRM interrupts reaches the PRM before
186139563adSPaul Walmsley  * returning; otherwise, spurious interrupts might occur.  No return
187139563adSPaul Walmsley  * value.
188139563adSPaul Walmsley  */
omap3xxx_prm_save_and_clear_irqen(u32 * saved_mask)189c8e069d7STero Kristo static void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask)
190139563adSPaul Walmsley {
191139563adSPaul Walmsley 	saved_mask[0] = omap2_prm_read_mod_reg(OCP_MOD,
192139563adSPaul Walmsley 					       OMAP3_PRM_IRQENABLE_MPU_OFFSET);
193139563adSPaul Walmsley 	omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
194139563adSPaul Walmsley 
195139563adSPaul Walmsley 	/* OCP barrier */
196139563adSPaul Walmsley 	omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
197139563adSPaul Walmsley }
198139563adSPaul Walmsley 
199139563adSPaul Walmsley /**
200139563adSPaul Walmsley  * omap3xxx_prm_restore_irqen - set PRM_IRQENABLE_MPU register from args
201139563adSPaul Walmsley  * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
202139563adSPaul Walmsley  *
203139563adSPaul Walmsley  * Restore the PRM_IRQENABLE_MPU register from @saved_mask.  Intended
204139563adSPaul Walmsley  * to be used in the PRM interrupt handler resume callback to restore
205139563adSPaul Walmsley  * values saved by omap3xxx_prm_save_and_clear_irqen().  No OCP
206139563adSPaul Walmsley  * barrier should be needed here; any pending PRM interrupts will fire
207139563adSPaul Walmsley  * once the writes reach the PRM.  No return value.
208139563adSPaul Walmsley  */
omap3xxx_prm_restore_irqen(u32 * saved_mask)209c8e069d7STero Kristo static void omap3xxx_prm_restore_irqen(u32 *saved_mask)
210139563adSPaul Walmsley {
211139563adSPaul Walmsley 	omap2_prm_write_mod_reg(saved_mask[0], OCP_MOD,
212139563adSPaul Walmsley 				OMAP3_PRM_IRQENABLE_MPU_OFFSET);
213139563adSPaul Walmsley }
214139563adSPaul Walmsley 
215139563adSPaul Walmsley /**
2160efc0f6eSTero Kristo  * omap3xxx_prm_clear_mod_irqs - clear wake-up events from PRCM interrupt
2170efc0f6eSTero Kristo  * @module: PRM module to clear wakeups from
2180efc0f6eSTero Kristo  * @regs: register set to clear, 1 or 3
219f0caa527STero Kristo  * @wkst_mask: wkst bits to clear
2200efc0f6eSTero Kristo  *
2210efc0f6eSTero Kristo  * The purpose of this function is to clear any wake-up events latched
2220efc0f6eSTero Kristo  * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
2230efc0f6eSTero Kristo  * may occur whilst attempting to clear a PM_WKST_x register and thus
2240efc0f6eSTero Kristo  * set another bit in this register. A while loop is used to ensure
2250efc0f6eSTero Kristo  * that any peripheral wake-up events occurring while attempting to
2260efc0f6eSTero Kristo  * clear the PM_WKST_x are detected and cleared.
2270efc0f6eSTero Kristo  */
omap3xxx_prm_clear_mod_irqs(s16 module,u8 regs,u32 wkst_mask)2289cb6d363STero Kristo static int omap3xxx_prm_clear_mod_irqs(s16 module, u8 regs, u32 wkst_mask)
2290efc0f6eSTero Kristo {
2300efc0f6eSTero Kristo 	u32 wkst, fclk, iclk, clken;
2310efc0f6eSTero Kristo 	u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
2320efc0f6eSTero Kristo 	u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
2330efc0f6eSTero Kristo 	u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
2340efc0f6eSTero Kristo 	u16 grpsel_off = (regs == 3) ?
2350efc0f6eSTero Kristo 		OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
2360efc0f6eSTero Kristo 	int c = 0;
2370efc0f6eSTero Kristo 
2380efc0f6eSTero Kristo 	wkst = omap2_prm_read_mod_reg(module, wkst_off);
2390efc0f6eSTero Kristo 	wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
240f0caa527STero Kristo 	wkst &= wkst_mask;
2410efc0f6eSTero Kristo 	if (wkst) {
2420efc0f6eSTero Kristo 		iclk = omap2_cm_read_mod_reg(module, iclk_off);
2430efc0f6eSTero Kristo 		fclk = omap2_cm_read_mod_reg(module, fclk_off);
2440efc0f6eSTero Kristo 		while (wkst) {
2450efc0f6eSTero Kristo 			clken = wkst;
2460efc0f6eSTero Kristo 			omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
2470efc0f6eSTero Kristo 			/*
2480efc0f6eSTero Kristo 			 * For USBHOST, we don't know whether HOST1 or
2490efc0f6eSTero Kristo 			 * HOST2 woke us up, so enable both f-clocks
2500efc0f6eSTero Kristo 			 */
2510efc0f6eSTero Kristo 			if (module == OMAP3430ES2_USBHOST_MOD)
2520efc0f6eSTero Kristo 				clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
2530efc0f6eSTero Kristo 			omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
2540efc0f6eSTero Kristo 			omap2_prm_write_mod_reg(wkst, module, wkst_off);
2550efc0f6eSTero Kristo 			wkst = omap2_prm_read_mod_reg(module, wkst_off);
256f0caa527STero Kristo 			wkst &= wkst_mask;
2570efc0f6eSTero Kristo 			c++;
2580efc0f6eSTero Kristo 		}
2590efc0f6eSTero Kristo 		omap2_cm_write_mod_reg(iclk, module, iclk_off);
2600efc0f6eSTero Kristo 		omap2_cm_write_mod_reg(fclk, module, fclk_off);
2610efc0f6eSTero Kristo 	}
2620efc0f6eSTero Kristo 
2630efc0f6eSTero Kristo 	return c;
2640efc0f6eSTero Kristo }
2650efc0f6eSTero Kristo 
2660efc0f6eSTero Kristo /**
26755c6c3adSTero Kristo  * omap3_prm_reset_modem - toggle reset signal for modem
26855c6c3adSTero Kristo  *
26955c6c3adSTero Kristo  * Toggles the reset signal to modem IP block. Required to allow
27055c6c3adSTero Kristo  * OMAP3430 without stacked modem to idle properly.
27155c6c3adSTero Kristo  */
omap3_prm_reset_modem(void)272*6aeb51c1SArnd Bergmann static void __init omap3_prm_reset_modem(void)
27355c6c3adSTero Kristo {
27455c6c3adSTero Kristo 	omap2_prm_write_mod_reg(
27555c6c3adSTero Kristo 		OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
27655c6c3adSTero Kristo 		OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
27755c6c3adSTero Kristo 				CORE_MOD, OMAP2_RM_RSTCTRL);
27855c6c3adSTero Kristo 	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
27955c6c3adSTero Kristo }
28055c6c3adSTero Kristo 
28155c6c3adSTero Kristo /**
282c5180a2bSTero Kristo  * omap3_prm_init_pm - initialize PM related registers for PRM
283c5180a2bSTero Kristo  * @has_uart4: SoC has UART4
284c5180a2bSTero Kristo  * @has_iva: SoC has IVA
285c5180a2bSTero Kristo  *
286c5180a2bSTero Kristo  * Initializes PRM registers for PM use. Called from PM init.
287c5180a2bSTero Kristo  */
omap3_prm_init_pm(bool has_uart4,bool has_iva)288c5180a2bSTero Kristo void __init omap3_prm_init_pm(bool has_uart4, bool has_iva)
289c5180a2bSTero Kristo {
290c5180a2bSTero Kristo 	u32 en_uart4_mask;
291c5180a2bSTero Kristo 	u32 grpsel_uart4_mask;
292c5180a2bSTero Kristo 
293c5180a2bSTero Kristo 	/*
294c5180a2bSTero Kristo 	 * Enable control of expternal oscillator through
295c5180a2bSTero Kristo 	 * sys_clkreq. In the long run clock framework should
296c5180a2bSTero Kristo 	 * take care of this.
297c5180a2bSTero Kristo 	 */
298c5180a2bSTero Kristo 	omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
299c5180a2bSTero Kristo 				   1 << OMAP_AUTOEXTCLKMODE_SHIFT,
300c5180a2bSTero Kristo 				   OMAP3430_GR_MOD,
301c5180a2bSTero Kristo 				   OMAP3_PRM_CLKSRC_CTRL_OFFSET);
302c5180a2bSTero Kristo 
303c5180a2bSTero Kristo 	/* setup wakup source */
304c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
305c5180a2bSTero Kristo 				OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
306c5180a2bSTero Kristo 				WKUP_MOD, PM_WKEN);
307c5180a2bSTero Kristo 	/* No need to write EN_IO, that is always enabled */
308c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
309c5180a2bSTero Kristo 				OMAP3430_GRPSEL_GPT1_MASK |
310c5180a2bSTero Kristo 				OMAP3430_GRPSEL_GPT12_MASK,
311c5180a2bSTero Kristo 				WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
312c5180a2bSTero Kristo 
313c5180a2bSTero Kristo 	/* Enable PM_WKEN to support DSS LPR */
314c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
315c5180a2bSTero Kristo 				OMAP3430_DSS_MOD, PM_WKEN);
316c5180a2bSTero Kristo 
317c5180a2bSTero Kristo 	if (has_uart4) {
318c5180a2bSTero Kristo 		en_uart4_mask = OMAP3630_EN_UART4_MASK;
319c5180a2bSTero Kristo 		grpsel_uart4_mask = OMAP3630_GRPSEL_UART4_MASK;
3204ae46efcSColin Ian King 	} else {
3214ae46efcSColin Ian King 		en_uart4_mask = 0;
3224ae46efcSColin Ian King 		grpsel_uart4_mask = 0;
323c5180a2bSTero Kristo 	}
324c5180a2bSTero Kristo 
325c5180a2bSTero Kristo 	/* Enable wakeups in PER */
326c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(en_uart4_mask |
327c5180a2bSTero Kristo 				OMAP3430_EN_GPIO2_MASK |
328c5180a2bSTero Kristo 				OMAP3430_EN_GPIO3_MASK |
329c5180a2bSTero Kristo 				OMAP3430_EN_GPIO4_MASK |
330c5180a2bSTero Kristo 				OMAP3430_EN_GPIO5_MASK |
331c5180a2bSTero Kristo 				OMAP3430_EN_GPIO6_MASK |
332c5180a2bSTero Kristo 				OMAP3430_EN_UART3_MASK |
333c5180a2bSTero Kristo 				OMAP3430_EN_MCBSP2_MASK |
334c5180a2bSTero Kristo 				OMAP3430_EN_MCBSP3_MASK |
335c5180a2bSTero Kristo 				OMAP3430_EN_MCBSP4_MASK,
336c5180a2bSTero Kristo 				OMAP3430_PER_MOD, PM_WKEN);
337c5180a2bSTero Kristo 
338c5180a2bSTero Kristo 	/* and allow them to wake up MPU */
339c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(grpsel_uart4_mask |
340c5180a2bSTero Kristo 				OMAP3430_GRPSEL_GPIO2_MASK |
341c5180a2bSTero Kristo 				OMAP3430_GRPSEL_GPIO3_MASK |
342c5180a2bSTero Kristo 				OMAP3430_GRPSEL_GPIO4_MASK |
343c5180a2bSTero Kristo 				OMAP3430_GRPSEL_GPIO5_MASK |
344c5180a2bSTero Kristo 				OMAP3430_GRPSEL_GPIO6_MASK |
345c5180a2bSTero Kristo 				OMAP3430_GRPSEL_UART3_MASK |
346c5180a2bSTero Kristo 				OMAP3430_GRPSEL_MCBSP2_MASK |
347c5180a2bSTero Kristo 				OMAP3430_GRPSEL_MCBSP3_MASK |
348c5180a2bSTero Kristo 				OMAP3430_GRPSEL_MCBSP4_MASK,
349c5180a2bSTero Kristo 				OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
350c5180a2bSTero Kristo 
351c5180a2bSTero Kristo 	/* Don't attach IVA interrupts */
352c5180a2bSTero Kristo 	if (has_iva) {
353c5180a2bSTero Kristo 		omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
354c5180a2bSTero Kristo 		omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
355c5180a2bSTero Kristo 		omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
356c5180a2bSTero Kristo 		omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD,
357c5180a2bSTero Kristo 					OMAP3430_PM_IVAGRPSEL);
358c5180a2bSTero Kristo 	}
359c5180a2bSTero Kristo 
360c5180a2bSTero Kristo 	/* Clear any pending 'reset' flags */
361c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
362c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
363c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
364c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
365c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
366c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
367c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD,
368c5180a2bSTero Kristo 				OMAP2_RM_RSTST);
369c5180a2bSTero Kristo 
370c5180a2bSTero Kristo 	/* Clear any pending PRCM interrupts */
371c5180a2bSTero Kristo 	omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
372c2148e59STero Kristo 
373c2148e59STero Kristo 	/* We need to idle iva2_pwrdm even on am3703 with no iva2. */
374c2148e59STero Kristo 	omap3xxx_prm_iva_idle();
375c2148e59STero Kristo 
376c2148e59STero Kristo 	omap3_prm_reset_modem();
377c5180a2bSTero Kristo }
378c5180a2bSTero Kristo 
379c5180a2bSTero Kristo /**
3807db143b8STony Lindgren  * omap3430_pre_es3_1_reconfigure_io_chain - restart wake-up daisy chain
3817db143b8STony Lindgren  *
3827db143b8STony Lindgren  * The ST_IO_CHAIN bit does not exist in 3430 before es3.1. The only
3837db143b8STony Lindgren  * thing we can do is toggle EN_IO bit for earlier omaps.
3847db143b8STony Lindgren  */
omap3430_pre_es3_1_reconfigure_io_chain(void)3854984eeafSTero Kristo static void omap3430_pre_es3_1_reconfigure_io_chain(void)
3867db143b8STony Lindgren {
3877db143b8STony Lindgren 	omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
3887db143b8STony Lindgren 				     PM_WKEN);
3897db143b8STony Lindgren 	omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
3907db143b8STony Lindgren 				   PM_WKEN);
3917db143b8STony Lindgren 	omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
3927db143b8STony Lindgren }
3937db143b8STony Lindgren 
3947db143b8STony Lindgren /**
3957db143b8STony Lindgren  * omap3_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
396139563adSPaul Walmsley  *
397139563adSPaul Walmsley  * Clear any previously-latched I/O wakeup events and ensure that the
398139563adSPaul Walmsley  * I/O wakeup gates are aligned with the current mux settings.  Works
399139563adSPaul Walmsley  * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
400139563adSPaul Walmsley  * deasserting WUCLKIN and clearing the ST_IO_CHAIN WKST bit.  No
4017db143b8STony Lindgren  * return value. These registers are only available in 3430 es3.1 and later.
402139563adSPaul Walmsley  */
omap3_prm_reconfigure_io_chain(void)4034984eeafSTero Kristo static void omap3_prm_reconfigure_io_chain(void)
404139563adSPaul Walmsley {
405139563adSPaul Walmsley 	int i = 0;
406139563adSPaul Walmsley 
407139563adSPaul Walmsley 	omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
408139563adSPaul Walmsley 				   PM_WKEN);
409139563adSPaul Walmsley 
410139563adSPaul Walmsley 	omap_test_timeout(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST) &
411139563adSPaul Walmsley 			  OMAP3430_ST_IO_CHAIN_MASK,
412139563adSPaul Walmsley 			  MAX_IOPAD_LATCH_TIME, i);
413139563adSPaul Walmsley 	if (i == MAX_IOPAD_LATCH_TIME)
414139563adSPaul Walmsley 		pr_warn("PRM: I/O chain clock line assertion timed out\n");
415139563adSPaul Walmsley 
416139563adSPaul Walmsley 	omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
417139563adSPaul Walmsley 				     PM_WKEN);
418139563adSPaul Walmsley 
419139563adSPaul Walmsley 	omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK, WKUP_MOD,
420139563adSPaul Walmsley 				   PM_WKST);
421139563adSPaul Walmsley 
422139563adSPaul Walmsley 	omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST);
423139563adSPaul Walmsley }
424139563adSPaul Walmsley 
425139563adSPaul Walmsley /**
426139563adSPaul Walmsley  * omap3xxx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
427139563adSPaul Walmsley  *
428139563adSPaul Walmsley  * Activates the I/O wakeup event latches and allows events logged by
429139563adSPaul Walmsley  * those latches to signal a wakeup event to the PRCM.  For I/O
430139563adSPaul Walmsley  * wakeups to occur, WAKEUPENABLE bits must be set in the pad mux
431139563adSPaul Walmsley  * registers, and omap3xxx_prm_reconfigure_io_chain() must be called.
432139563adSPaul Walmsley  * No return value.
433139563adSPaul Walmsley  */
omap3xxx_prm_enable_io_wakeup(void)43427e23d89SArnd Bergmann static void omap3xxx_prm_enable_io_wakeup(void)
435139563adSPaul Walmsley {
4362541d15fSTero Kristo 	if (prm_features & PRM_HAS_IO_WAKEUP)
437139563adSPaul Walmsley 		omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
438139563adSPaul Walmsley 					   PM_WKEN);
439139563adSPaul Walmsley }
440139563adSPaul Walmsley 
4412bb2a5d3SPaul Walmsley /**
4422bb2a5d3SPaul Walmsley  * omap3xxx_prm_read_reset_sources - return the last SoC reset source
4432bb2a5d3SPaul Walmsley  *
4442bb2a5d3SPaul Walmsley  * Return a u32 representing the last reset sources of the SoC.  The
4452bb2a5d3SPaul Walmsley  * returned reset source bits are standardized across OMAP SoCs.
4462bb2a5d3SPaul Walmsley  */
omap3xxx_prm_read_reset_sources(void)4472bb2a5d3SPaul Walmsley static u32 omap3xxx_prm_read_reset_sources(void)
4482bb2a5d3SPaul Walmsley {
4492bb2a5d3SPaul Walmsley 	struct prm_reset_src_map *p;
4502bb2a5d3SPaul Walmsley 	u32 r = 0;
4512bb2a5d3SPaul Walmsley 	u32 v;
4522bb2a5d3SPaul Walmsley 
4532bb2a5d3SPaul Walmsley 	v = omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST);
4542bb2a5d3SPaul Walmsley 
4552bb2a5d3SPaul Walmsley 	p = omap3xxx_prm_reset_src_map;
4562bb2a5d3SPaul Walmsley 	while (p->reg_shift >= 0 && p->std_shift >= 0) {
4572bb2a5d3SPaul Walmsley 		if (v & (1 << p->reg_shift))
4582bb2a5d3SPaul Walmsley 			r |= 1 << p->std_shift;
4592bb2a5d3SPaul Walmsley 		p++;
4602bb2a5d3SPaul Walmsley 	}
4612bb2a5d3SPaul Walmsley 
4622bb2a5d3SPaul Walmsley 	return r;
4632bb2a5d3SPaul Walmsley }
4642bb2a5d3SPaul Walmsley 
4659de367faSTero Kristo /**
4669de367faSTero Kristo  * omap3xxx_prm_iva_idle - ensure IVA is in idle so it can be put into retention
4679de367faSTero Kristo  *
4689de367faSTero Kristo  * In cases where IVA2 is activated by bootcode, it may prevent
4699de367faSTero Kristo  * full-chip retention or off-mode because it is not idle.  This
4709de367faSTero Kristo  * function forces the IVA2 into idle state so it can go
4719de367faSTero Kristo  * into retention/off and thus allow full-chip retention/off.
4729de367faSTero Kristo  */
omap3xxx_prm_iva_idle(void)473*6aeb51c1SArnd Bergmann static void omap3xxx_prm_iva_idle(void)
4749de367faSTero Kristo {
4759de367faSTero Kristo 	/* ensure IVA2 clock is disabled */
4769de367faSTero Kristo 	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
4779de367faSTero Kristo 
4789de367faSTero Kristo 	/* if no clock activity, nothing else to do */
4799de367faSTero Kristo 	if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
4809de367faSTero Kristo 	      OMAP3430_CLKACTIVITY_IVA2_MASK))
4819de367faSTero Kristo 		return;
4829de367faSTero Kristo 
4839de367faSTero Kristo 	/* Reset IVA2 */
4849de367faSTero Kristo 	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
4859de367faSTero Kristo 				OMAP3430_RST2_IVA2_MASK |
4869de367faSTero Kristo 				OMAP3430_RST3_IVA2_MASK,
4879de367faSTero Kristo 				OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
4889de367faSTero Kristo 
4899de367faSTero Kristo 	/* Enable IVA2 clock */
4909de367faSTero Kristo 	omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
4919de367faSTero Kristo 			       OMAP3430_IVA2_MOD, CM_FCLKEN);
4929de367faSTero Kristo 
4939de367faSTero Kristo 	/* Un-reset IVA2 */
4949de367faSTero Kristo 	omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
4959de367faSTero Kristo 
4969de367faSTero Kristo 	/* Disable IVA2 clock */
4979de367faSTero Kristo 	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
4989de367faSTero Kristo 
4999de367faSTero Kristo 	/* Reset IVA2 */
5009de367faSTero Kristo 	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
5019de367faSTero Kristo 				OMAP3430_RST2_IVA2_MASK |
5029de367faSTero Kristo 				OMAP3430_RST3_IVA2_MASK,
5039de367faSTero Kristo 				OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
5049de367faSTero Kristo }
5059de367faSTero Kristo 
5069efcea09STero Kristo /**
5079efcea09STero Kristo  * omap3xxx_prm_clear_global_cold_reset - checks the global cold reset status
5089efcea09STero Kristo  *					  and clears it if asserted
5099efcea09STero Kristo  *
5109efcea09STero Kristo  * Checks if cold-reset has occurred and clears the status bit if yes. Returns
5119efcea09STero Kristo  * 1 if cold-reset has occurred, 0 otherwise.
5129efcea09STero Kristo  */
omap3xxx_prm_clear_global_cold_reset(void)5139efcea09STero Kristo int omap3xxx_prm_clear_global_cold_reset(void)
5149efcea09STero Kristo {
5159efcea09STero Kristo 	if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
5169efcea09STero Kristo 	    OMAP3430_GLOBAL_COLD_RST_MASK) {
5179efcea09STero Kristo 		omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
5189efcea09STero Kristo 					   OMAP3430_GR_MOD,
5199efcea09STero Kristo 					   OMAP3_PRM_RSTST_OFFSET);
5209efcea09STero Kristo 		return 1;
5219efcea09STero Kristo 	}
5229efcea09STero Kristo 
5239efcea09STero Kristo 	return 0;
5249efcea09STero Kristo }
5259efcea09STero Kristo 
omap3_prm_save_scratchpad_contents(u32 * ptr)5267e28b465STero Kristo void omap3_prm_save_scratchpad_contents(u32 *ptr)
5277e28b465STero Kristo {
5287e28b465STero Kristo 	*ptr++ = omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
5297e28b465STero Kristo 					OMAP3_PRM_CLKSRC_CTRL_OFFSET);
5307e28b465STero Kristo 
5317e28b465STero Kristo 	*ptr++ = omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
5327e28b465STero Kristo 					OMAP3_PRM_CLKSEL_OFFSET);
5337e28b465STero Kristo }
5347e28b465STero Kristo 
53549815399SPaul Walmsley /* Powerdomain low-level functions */
53649815399SPaul Walmsley 
omap3_pwrdm_set_next_pwrst(struct powerdomain * pwrdm,u8 pwrst)5377e7fff82SPaul Walmsley static int omap3_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
5387e7fff82SPaul Walmsley {
5397e7fff82SPaul Walmsley 	omap2_prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
5407e7fff82SPaul Walmsley 				   (pwrst << OMAP_POWERSTATE_SHIFT),
5417e7fff82SPaul Walmsley 				   pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
5427e7fff82SPaul Walmsley 	return 0;
5437e7fff82SPaul Walmsley }
5447e7fff82SPaul Walmsley 
omap3_pwrdm_read_next_pwrst(struct powerdomain * pwrdm)5457e7fff82SPaul Walmsley static int omap3_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
5467e7fff82SPaul Walmsley {
5477e7fff82SPaul Walmsley 	return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
5487e7fff82SPaul Walmsley 					     OMAP2_PM_PWSTCTRL,
5497e7fff82SPaul Walmsley 					     OMAP_POWERSTATE_MASK);
5507e7fff82SPaul Walmsley }
5517e7fff82SPaul Walmsley 
omap3_pwrdm_read_pwrst(struct powerdomain * pwrdm)5527e7fff82SPaul Walmsley static int omap3_pwrdm_read_pwrst(struct powerdomain *pwrdm)
5537e7fff82SPaul Walmsley {
5547e7fff82SPaul Walmsley 	return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
5557e7fff82SPaul Walmsley 					     OMAP2_PM_PWSTST,
5567e7fff82SPaul Walmsley 					     OMAP_POWERSTATEST_MASK);
5577e7fff82SPaul Walmsley }
5587e7fff82SPaul Walmsley 
55949815399SPaul Walmsley /* Applicable only for OMAP3. Not supported on OMAP2 */
omap3_pwrdm_read_prev_pwrst(struct powerdomain * pwrdm)56049815399SPaul Walmsley static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
56149815399SPaul Walmsley {
56249815399SPaul Walmsley 	return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
56349815399SPaul Walmsley 					     OMAP3430_PM_PREPWSTST,
56449815399SPaul Walmsley 					     OMAP3430_LASTPOWERSTATEENTERED_MASK);
56549815399SPaul Walmsley }
56649815399SPaul Walmsley 
omap3_pwrdm_read_logic_pwrst(struct powerdomain * pwrdm)56749815399SPaul Walmsley static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
56849815399SPaul Walmsley {
56949815399SPaul Walmsley 	return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
57049815399SPaul Walmsley 					     OMAP2_PM_PWSTST,
57149815399SPaul Walmsley 					     OMAP3430_LOGICSTATEST_MASK);
57249815399SPaul Walmsley }
57349815399SPaul Walmsley 
omap3_pwrdm_read_logic_retst(struct powerdomain * pwrdm)57449815399SPaul Walmsley static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
57549815399SPaul Walmsley {
57649815399SPaul Walmsley 	return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
57749815399SPaul Walmsley 					     OMAP2_PM_PWSTCTRL,
57849815399SPaul Walmsley 					     OMAP3430_LOGICSTATEST_MASK);
57949815399SPaul Walmsley }
58049815399SPaul Walmsley 
omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain * pwrdm)58149815399SPaul Walmsley static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
58249815399SPaul Walmsley {
58349815399SPaul Walmsley 	return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
58449815399SPaul Walmsley 					     OMAP3430_PM_PREPWSTST,
58549815399SPaul Walmsley 					     OMAP3430_LASTLOGICSTATEENTERED_MASK);
58649815399SPaul Walmsley }
58749815399SPaul Walmsley 
omap3_get_mem_bank_lastmemst_mask(u8 bank)58849815399SPaul Walmsley static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
58949815399SPaul Walmsley {
59049815399SPaul Walmsley 	switch (bank) {
59149815399SPaul Walmsley 	case 0:
59249815399SPaul Walmsley 		return OMAP3430_LASTMEM1STATEENTERED_MASK;
59349815399SPaul Walmsley 	case 1:
59449815399SPaul Walmsley 		return OMAP3430_LASTMEM2STATEENTERED_MASK;
59549815399SPaul Walmsley 	case 2:
59649815399SPaul Walmsley 		return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
59749815399SPaul Walmsley 	case 3:
59849815399SPaul Walmsley 		return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
59949815399SPaul Walmsley 	default:
60049815399SPaul Walmsley 		WARN_ON(1); /* should never happen */
60149815399SPaul Walmsley 		return -EEXIST;
60249815399SPaul Walmsley 	}
60349815399SPaul Walmsley 	return 0;
60449815399SPaul Walmsley }
60549815399SPaul Walmsley 
omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain * pwrdm,u8 bank)60649815399SPaul Walmsley static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
60749815399SPaul Walmsley {
60849815399SPaul Walmsley 	u32 m;
60949815399SPaul Walmsley 
61049815399SPaul Walmsley 	m = omap3_get_mem_bank_lastmemst_mask(bank);
61149815399SPaul Walmsley 
61249815399SPaul Walmsley 	return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
61349815399SPaul Walmsley 				OMAP3430_PM_PREPWSTST, m);
61449815399SPaul Walmsley }
61549815399SPaul Walmsley 
omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain * pwrdm)61649815399SPaul Walmsley static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
61749815399SPaul Walmsley {
61849815399SPaul Walmsley 	omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
61949815399SPaul Walmsley 	return 0;
62049815399SPaul Walmsley }
62149815399SPaul Walmsley 
omap3_pwrdm_enable_hdwr_sar(struct powerdomain * pwrdm)62249815399SPaul Walmsley static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
62349815399SPaul Walmsley {
62449815399SPaul Walmsley 	return omap2_prm_rmw_mod_reg_bits(0,
62549815399SPaul Walmsley 					  1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
62649815399SPaul Walmsley 					  pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
62749815399SPaul Walmsley }
62849815399SPaul Walmsley 
omap3_pwrdm_disable_hdwr_sar(struct powerdomain * pwrdm)62949815399SPaul Walmsley static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
63049815399SPaul Walmsley {
63149815399SPaul Walmsley 	return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
63249815399SPaul Walmsley 					  0, pwrdm->prcm_offs,
63349815399SPaul Walmsley 					  OMAP2_PM_PWSTCTRL);
63449815399SPaul Walmsley }
63549815399SPaul Walmsley 
63649815399SPaul Walmsley struct pwrdm_ops omap3_pwrdm_operations = {
6377e7fff82SPaul Walmsley 	.pwrdm_set_next_pwrst	= omap3_pwrdm_set_next_pwrst,
6387e7fff82SPaul Walmsley 	.pwrdm_read_next_pwrst	= omap3_pwrdm_read_next_pwrst,
6397e7fff82SPaul Walmsley 	.pwrdm_read_pwrst	= omap3_pwrdm_read_pwrst,
64049815399SPaul Walmsley 	.pwrdm_read_prev_pwrst	= omap3_pwrdm_read_prev_pwrst,
64149815399SPaul Walmsley 	.pwrdm_set_logic_retst	= omap2_pwrdm_set_logic_retst,
64249815399SPaul Walmsley 	.pwrdm_read_logic_pwrst	= omap3_pwrdm_read_logic_pwrst,
64349815399SPaul Walmsley 	.pwrdm_read_logic_retst	= omap3_pwrdm_read_logic_retst,
64449815399SPaul Walmsley 	.pwrdm_read_prev_logic_pwrst	= omap3_pwrdm_read_prev_logic_pwrst,
64549815399SPaul Walmsley 	.pwrdm_set_mem_onst	= omap2_pwrdm_set_mem_onst,
64649815399SPaul Walmsley 	.pwrdm_set_mem_retst	= omap2_pwrdm_set_mem_retst,
64749815399SPaul Walmsley 	.pwrdm_read_mem_pwrst	= omap2_pwrdm_read_mem_pwrst,
64849815399SPaul Walmsley 	.pwrdm_read_mem_retst	= omap2_pwrdm_read_mem_retst,
64949815399SPaul Walmsley 	.pwrdm_read_prev_mem_pwrst	= omap3_pwrdm_read_prev_mem_pwrst,
65049815399SPaul Walmsley 	.pwrdm_clear_all_prev_pwrst	= omap3_pwrdm_clear_all_prev_pwrst,
65149815399SPaul Walmsley 	.pwrdm_enable_hdwr_sar	= omap3_pwrdm_enable_hdwr_sar,
65249815399SPaul Walmsley 	.pwrdm_disable_hdwr_sar	= omap3_pwrdm_disable_hdwr_sar,
65349815399SPaul Walmsley 	.pwrdm_wait_transition	= omap2_pwrdm_wait_transition,
65449815399SPaul Walmsley };
65549815399SPaul Walmsley 
65649815399SPaul Walmsley /*
65749815399SPaul Walmsley  *
65849815399SPaul Walmsley  */
65949815399SPaul Walmsley 
660b550e47fSTero Kristo static int omap3xxx_prm_late_init(void);
661b550e47fSTero Kristo 
6622bb2a5d3SPaul Walmsley static struct prm_ll_data omap3xxx_prm_ll_data = {
6632bb2a5d3SPaul Walmsley 	.read_reset_sources = &omap3xxx_prm_read_reset_sources,
664b550e47fSTero Kristo 	.late_init = &omap3xxx_prm_late_init,
665efd44dc3STero Kristo 	.assert_hardreset = &omap2_prm_assert_hardreset,
66637fb59d7STero Kristo 	.deassert_hardreset = &omap2_prm_deassert_hardreset,
6671bc28b34STero Kristo 	.is_hardreset_asserted = &omap2_prm_is_hardreset_asserted,
66861c8621eSTero Kristo 	.reset_system = &omap3xxx_prm_dpll3_reset,
6699cb6d363STero Kristo 	.clear_mod_irqs = &omap3xxx_prm_clear_mod_irqs,
670e9f1ddcdSTero Kristo 	.vp_check_txdone = &omap3_prm_vp_check_txdone,
671e9f1ddcdSTero Kristo 	.vp_clear_txdone = &omap3_prm_vp_clear_txdone,
6722bb2a5d3SPaul Walmsley };
6732bb2a5d3SPaul Walmsley 
omap3xxx_prm_init(const struct omap_prcm_init_data * data)674ab7b2ffcSTero Kristo int __init omap3xxx_prm_init(const struct omap_prcm_init_data *data)
67563a293e0SPaul Walmsley {
676ae521d4dSTero Kristo 	omap2_clk_legacy_provider_init(TI_CLKM_PRM,
67790129336STero Kristo 				       prm_base.va + OMAP3430_IVA2_MOD);
6782541d15fSTero Kristo 	if (omap3_has_io_wakeup())
6792541d15fSTero Kristo 		prm_features |= PRM_HAS_IO_WAKEUP;
68063a293e0SPaul Walmsley 
68163a293e0SPaul Walmsley 	return prm_register(&omap3xxx_prm_ll_data);
68263a293e0SPaul Walmsley }
68363a293e0SPaul Walmsley 
684444d2d33SUwe Kleine-König static const struct of_device_id omap3_prm_dt_match_table[] = {
6851e037794SNishanth Menon 	{ .compatible = "ti,omap3-prm" },
6861e037794SNishanth Menon 	{ }
6871e037794SNishanth Menon };
6881e037794SNishanth Menon 
omap3xxx_prm_late_init(void)689ea351c16STony Lindgren static int omap3xxx_prm_late_init(void)
690139563adSPaul Walmsley {
6912a26d31bSTony Lindgren 	struct device_node *np;
6922a26d31bSTony Lindgren 	int irq_num;
693139563adSPaul Walmsley 
6942541d15fSTero Kristo 	if (!(prm_features & PRM_HAS_IO_WAKEUP))
695139563adSPaul Walmsley 		return 0;
696139563adSPaul Walmsley 
6977db143b8STony Lindgren 	if (omap3_has_io_chain_ctrl())
6987db143b8STony Lindgren 		omap3_prcm_irq_setup.reconfigure_io_chain =
6997db143b8STony Lindgren 			omap3_prm_reconfigure_io_chain;
7007db143b8STony Lindgren 	else
7017db143b8STony Lindgren 		omap3_prcm_irq_setup.reconfigure_io_chain =
7027db143b8STony Lindgren 			omap3430_pre_es3_1_reconfigure_io_chain;
7037db143b8STony Lindgren 
7041e037794SNishanth Menon 	np = of_find_matching_node(NULL, omap3_prm_dt_match_table);
70582e5051bSTony Lindgren 	if (!np) {
70682e5051bSTony Lindgren 		pr_err("PRM: no device tree node for interrupt?\n");
70782e5051bSTony Lindgren 
70882e5051bSTony Lindgren 		return -ENODEV;
7091e037794SNishanth Menon 	}
7101e037794SNishanth Menon 
71182e5051bSTony Lindgren 	irq_num = of_irq_get(np, 0);
712942228fbSMiaoqian Lin 	of_node_put(np);
71382e5051bSTony Lindgren 	if (irq_num == -EPROBE_DEFER)
71482e5051bSTony Lindgren 		return irq_num;
71582e5051bSTony Lindgren 
71682e5051bSTony Lindgren 	omap3_prcm_irq_setup.irq = irq_num;
71782e5051bSTony Lindgren 
718139563adSPaul Walmsley 	omap3xxx_prm_enable_io_wakeup();
719139563adSPaul Walmsley 
720324dd7a6STony Lindgren 	return omap_prcm_register_chain_handler(&omap3_prcm_irq_setup);
721139563adSPaul Walmsley }
7222bb2a5d3SPaul Walmsley 
omap3xxx_prm_exit(void)7232bb2a5d3SPaul Walmsley static void __exit omap3xxx_prm_exit(void)
7242bb2a5d3SPaul Walmsley {
725d8871cd2STero Kristo 	prm_unregister(&omap3xxx_prm_ll_data);
7262bb2a5d3SPaul Walmsley }
7272bb2a5d3SPaul Walmsley __exitcall(omap3xxx_prm_exit);
728