xref: /openbmc/linux/arch/arm/mach-omap2/prm-regbits-34xx.h (revision c595713da76bc7cedddf5135072ea6037cc0befb)
1*c595713dSTony Lindgren #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_34XX_H
2*c595713dSTony Lindgren #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_34XX_H
3*c595713dSTony Lindgren 
4*c595713dSTony Lindgren /*
5*c595713dSTony Lindgren  * OMAP3430 Power/Reset Management register bits
6*c595713dSTony Lindgren  *
7*c595713dSTony Lindgren  * Copyright (C) 2007-2008 Texas Instruments, Inc.
8*c595713dSTony Lindgren  * Copyright (C) 2007-2008 Nokia Corporation
9*c595713dSTony Lindgren  *
10*c595713dSTony Lindgren  * Written by Paul Walmsley
11*c595713dSTony Lindgren  *
12*c595713dSTony Lindgren  * This program is free software; you can redistribute it and/or modify
13*c595713dSTony Lindgren  * it under the terms of the GNU General Public License version 2 as
14*c595713dSTony Lindgren  * published by the Free Software Foundation.
15*c595713dSTony Lindgren  */
16*c595713dSTony Lindgren 
17*c595713dSTony Lindgren #include "prm.h"
18*c595713dSTony Lindgren 
19*c595713dSTony Lindgren /* Shared register bits */
20*c595713dSTony Lindgren 
21*c595713dSTony Lindgren /* PRM_VC_CMD_VAL_0, PRM_VC_CMD_VAL_1 shared bits */
22*c595713dSTony Lindgren #define OMAP3430_ON_SHIFT				24
23*c595713dSTony Lindgren #define OMAP3430_ON_MASK				(0xff << 24)
24*c595713dSTony Lindgren #define OMAP3430_ONLP_SHIFT				16
25*c595713dSTony Lindgren #define OMAP3430_ONLP_MASK				(0xff << 16)
26*c595713dSTony Lindgren #define OMAP3430_RET_SHIFT				8
27*c595713dSTony Lindgren #define OMAP3430_RET_MASK				(0xff << 8)
28*c595713dSTony Lindgren #define OMAP3430_OFF_SHIFT				0
29*c595713dSTony Lindgren #define OMAP3430_OFF_MASK				(0xff << 0)
30*c595713dSTony Lindgren 
31*c595713dSTony Lindgren /* PRM_VP1_CONFIG, PRM_VP2_CONFIG shared bits */
32*c595713dSTony Lindgren #define OMAP3430_ERROROFFSET_SHIFT			24
33*c595713dSTony Lindgren #define OMAP3430_ERROROFFSET_MASK			(0xff << 24)
34*c595713dSTony Lindgren #define OMAP3430_ERRORGAIN_SHIFT			16
35*c595713dSTony Lindgren #define OMAP3430_ERRORGAIN_MASK				(0xff << 16)
36*c595713dSTony Lindgren #define OMAP3430_INITVOLTAGE_SHIFT			8
37*c595713dSTony Lindgren #define OMAP3430_INITVOLTAGE_MASK			(0xff << 8)
38*c595713dSTony Lindgren #define OMAP3430_TIMEOUTEN				(1 << 3)
39*c595713dSTony Lindgren #define OMAP3430_INITVDD				(1 << 2)
40*c595713dSTony Lindgren #define OMAP3430_FORCEUPDATE				(1 << 1)
41*c595713dSTony Lindgren #define OMAP3430_VPENABLE				(1 << 0)
42*c595713dSTony Lindgren 
43*c595713dSTony Lindgren /* PRM_VP1_VSTEPMIN, PRM_VP2_VSTEPMIN shared bits */
44*c595713dSTony Lindgren #define OMAP3430_SMPSWAITTIMEMIN_SHIFT			8
45*c595713dSTony Lindgren #define OMAP3430_SMPSWAITTIMEMIN_MASK			(0xffff << 8)
46*c595713dSTony Lindgren #define OMAP3430_VSTEPMIN_SHIFT				0
47*c595713dSTony Lindgren #define OMAP3430_VSTEPMIN_MASK				(0xff << 0)
48*c595713dSTony Lindgren 
49*c595713dSTony Lindgren /* PRM_VP1_VSTEPMAX, PRM_VP2_VSTEPMAX shared bits */
50*c595713dSTony Lindgren #define OMAP3430_SMPSWAITTIMEMAX_SHIFT			8
51*c595713dSTony Lindgren #define OMAP3430_SMPSWAITTIMEMAX_MASK			(0xffff << 8)
52*c595713dSTony Lindgren #define OMAP3430_VSTEPMAX_SHIFT				0
53*c595713dSTony Lindgren #define OMAP3430_VSTEPMAX_MASK				(0xff << 0)
54*c595713dSTony Lindgren 
55*c595713dSTony Lindgren /* PRM_VP1_VLIMITTO, PRM_VP2_VLIMITTO shared bits */
56*c595713dSTony Lindgren #define OMAP3430_VDDMAX_SHIFT				24
57*c595713dSTony Lindgren #define OMAP3430_VDDMAX_MASK				(0xff << 24)
58*c595713dSTony Lindgren #define OMAP3430_VDDMIN_SHIFT				16
59*c595713dSTony Lindgren #define OMAP3430_VDDMIN_MASK				(0xff << 16)
60*c595713dSTony Lindgren #define OMAP3430_TIMEOUT_SHIFT				0
61*c595713dSTony Lindgren #define OMAP3430_TIMEOUT_MASK				(0xffff << 0)
62*c595713dSTony Lindgren 
63*c595713dSTony Lindgren /* PRM_VP1_VOLTAGE, PRM_VP2_VOLTAGE shared bits */
64*c595713dSTony Lindgren #define OMAP3430_VPVOLTAGE_SHIFT			0
65*c595713dSTony Lindgren #define OMAP3430_VPVOLTAGE_MASK				(0xff << 0)
66*c595713dSTony Lindgren 
67*c595713dSTony Lindgren /* PRM_VP1_STATUS, PRM_VP2_STATUS shared bits */
68*c595713dSTony Lindgren #define OMAP3430_VPINIDLE				(1 << 0)
69*c595713dSTony Lindgren 
70*c595713dSTony Lindgren /* PM_WKDEP_IVA2, PM_WKDEP_MPU shared bits */
71*c595713dSTony Lindgren #define OMAP3430_EN_PER					(1 << 7)
72*c595713dSTony Lindgren 
73*c595713dSTony Lindgren /* PM_PWSTCTRL_IVA2, PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE shared bits */
74*c595713dSTony Lindgren #define OMAP3430_MEMORYCHANGE				(1 << 3)
75*c595713dSTony Lindgren 
76*c595713dSTony Lindgren /* PM_PWSTST_IVA2, PM_PWSTST_CORE shared bits */
77*c595713dSTony Lindgren #define OMAP3430_LOGICSTATEST				(1 << 2)
78*c595713dSTony Lindgren 
79*c595713dSTony Lindgren /* PM_PREPWSTST_IVA2, PM_PREPWSTST_CORE shared bits */
80*c595713dSTony Lindgren #define OMAP3430_LASTLOGICSTATEENTERED				(1 << 2)
81*c595713dSTony Lindgren 
82*c595713dSTony Lindgren /*
83*c595713dSTony Lindgren  * PM_PREPWSTST_IVA2, PM_PREPWSTST_MPU, PM_PREPWSTST_CORE,
84*c595713dSTony Lindgren  * PM_PREPWSTST_GFX, PM_PREPWSTST_DSS, PM_PREPWSTST_CAM,
85*c595713dSTony Lindgren  * PM_PREPWSTST_PER, PM_PREPWSTST_NEON shared bits
86*c595713dSTony Lindgren  */
87*c595713dSTony Lindgren #define OMAP3430_LASTPOWERSTATEENTERED_SHIFT			0
88*c595713dSTony Lindgren #define OMAP3430_LASTPOWERSTATEENTERED_MASK			(0x3 << 0)
89*c595713dSTony Lindgren 
90*c595713dSTony Lindgren /* PRM_IRQSTATUS_IVA2, PRM_IRQSTATUS_MPU shared bits */
91*c595713dSTony Lindgren #define OMAP3430_WKUP_ST				(1 << 0)
92*c595713dSTony Lindgren 
93*c595713dSTony Lindgren /* PRM_IRQENABLE_IVA2, PRM_IRQENABLE_MPU shared bits */
94*c595713dSTony Lindgren #define OMAP3430_WKUP_EN					(1 << 0)
95*c595713dSTony Lindgren 
96*c595713dSTony Lindgren /* PM_MPUGRPSEL1_CORE, PM_IVA2GRPSEL1_CORE shared bits */
97*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MMC2				(1 << 25)
98*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MMC1				(1 << 24)
99*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCSPI4				(1 << 21)
100*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCSPI3				(1 << 20)
101*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCSPI2				(1 << 19)
102*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCSPI1				(1 << 18)
103*c595713dSTony Lindgren #define OMAP3430_GRPSEL_I2C3				(1 << 17)
104*c595713dSTony Lindgren #define OMAP3430_GRPSEL_I2C2				(1 << 16)
105*c595713dSTony Lindgren #define OMAP3430_GRPSEL_I2C1				(1 << 15)
106*c595713dSTony Lindgren #define OMAP3430_GRPSEL_UART2				(1 << 14)
107*c595713dSTony Lindgren #define OMAP3430_GRPSEL_UART1				(1 << 13)
108*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT11				(1 << 12)
109*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT10				(1 << 11)
110*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCBSP5				(1 << 10)
111*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCBSP1				(1 << 9)
112*c595713dSTony Lindgren #define OMAP3430_GRPSEL_HSOTGUSB			(1 << 4)
113*c595713dSTony Lindgren #define OMAP3430_GRPSEL_D2D				(1 << 3)
114*c595713dSTony Lindgren 
115*c595713dSTony Lindgren /*
116*c595713dSTony Lindgren  * PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM,
117*c595713dSTony Lindgren  * PM_PWSTCTRL_PER shared bits
118*c595713dSTony Lindgren  */
119*c595713dSTony Lindgren #define OMAP3430_MEMONSTATE_SHIFT			16
120*c595713dSTony Lindgren #define OMAP3430_MEMONSTATE_MASK			(0x3 << 16)
121*c595713dSTony Lindgren #define OMAP3430_MEMRETSTATE				(1 << 8)
122*c595713dSTony Lindgren 
123*c595713dSTony Lindgren /* PM_MPUGRPSEL_PER, PM_IVA2GRPSEL_PER shared bits */
124*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPIO6				(1 << 17)
125*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPIO5				(1 << 16)
126*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPIO4				(1 << 15)
127*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPIO3				(1 << 14)
128*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPIO2				(1 << 13)
129*c595713dSTony Lindgren #define OMAP3430_GRPSEL_UART3				(1 << 11)
130*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT9				(1 << 10)
131*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT8				(1 << 9)
132*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT7				(1 << 8)
133*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT6				(1 << 7)
134*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT5				(1 << 6)
135*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT4				(1 << 5)
136*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT3				(1 << 4)
137*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT2				(1 << 3)
138*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCBSP4				(1 << 2)
139*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCBSP3				(1 << 1)
140*c595713dSTony Lindgren #define OMAP3430_GRPSEL_MCBSP2				(1 << 0)
141*c595713dSTony Lindgren 
142*c595713dSTony Lindgren /* PM_MPUGRPSEL_WKUP, PM_IVA2GRPSEL_WKUP shared bits */
143*c595713dSTony Lindgren #define OMAP3430_GRPSEL_IO				(1 << 8)
144*c595713dSTony Lindgren #define OMAP3430_GRPSEL_SR2				(1 << 7)
145*c595713dSTony Lindgren #define OMAP3430_GRPSEL_SR1				(1 << 6)
146*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPIO1				(1 << 3)
147*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT12				(1 << 1)
148*c595713dSTony Lindgren #define OMAP3430_GRPSEL_GPT1				(1 << 0)
149*c595713dSTony Lindgren 
150*c595713dSTony Lindgren /* Bits specific to each register */
151*c595713dSTony Lindgren 
152*c595713dSTony Lindgren /* RM_RSTCTRL_IVA2 */
153*c595713dSTony Lindgren #define OMAP3430_RST3_IVA2				(1 << 2)
154*c595713dSTony Lindgren #define OMAP3430_RST2_IVA2				(1 << 1)
155*c595713dSTony Lindgren #define OMAP3430_RST1_IVA2				(1 << 0)
156*c595713dSTony Lindgren 
157*c595713dSTony Lindgren /* RM_RSTST_IVA2 specific bits */
158*c595713dSTony Lindgren #define OMAP3430_EMULATION_VSEQ_RST			(1 << 13)
159*c595713dSTony Lindgren #define OMAP3430_EMULATION_VHWA_RST			(1 << 12)
160*c595713dSTony Lindgren #define OMAP3430_EMULATION_IVA2_RST			(1 << 11)
161*c595713dSTony Lindgren #define OMAP3430_IVA2_SW_RST3				(1 << 10)
162*c595713dSTony Lindgren #define OMAP3430_IVA2_SW_RST2				(1 << 9)
163*c595713dSTony Lindgren #define OMAP3430_IVA2_SW_RST1				(1 << 8)
164*c595713dSTony Lindgren 
165*c595713dSTony Lindgren /* PM_WKDEP_IVA2 specific bits */
166*c595713dSTony Lindgren 
167*c595713dSTony Lindgren /* PM_PWSTCTRL_IVA2 specific bits */
168*c595713dSTony Lindgren #define OMAP3430_L2FLATMEMONSTATE_SHIFT			22
169*c595713dSTony Lindgren #define OMAP3430_L2FLATMEMONSTATE_MASK			(0x3 << 22)
170*c595713dSTony Lindgren #define OMAP3430_SHAREDL2CACHEFLATONSTATE_SHIFT		20
171*c595713dSTony Lindgren #define OMAP3430_SHAREDL2CACHEFLATONSTATE_MASK		(0x3 << 20)
172*c595713dSTony Lindgren #define OMAP3430_L1FLATMEMONSTATE_SHIFT			18
173*c595713dSTony Lindgren #define OMAP3430_L1FLATMEMONSTATE_MASK			(0x3 << 18)
174*c595713dSTony Lindgren #define OMAP3430_SHAREDL1CACHEFLATONSTATE_SHIFT		16
175*c595713dSTony Lindgren #define OMAP3430_SHAREDL1CACHEFLATONSTATE_MASK		(0x3 << 16)
176*c595713dSTony Lindgren #define OMAP3430_L2FLATMEMRETSTATE			(1 << 11)
177*c595713dSTony Lindgren #define OMAP3430_SHAREDL2CACHEFLATRETSTATE		(1 << 10)
178*c595713dSTony Lindgren #define OMAP3430_L1FLATMEMRETSTATE			(1 << 9)
179*c595713dSTony Lindgren #define OMAP3430_SHAREDL1CACHEFLATRETSTATE		(1 << 8)
180*c595713dSTony Lindgren 
181*c595713dSTony Lindgren /* PM_PWSTST_IVA2 specific bits */
182*c595713dSTony Lindgren #define OMAP3430_L2FLATMEMSTATEST_SHIFT			10
183*c595713dSTony Lindgren #define OMAP3430_L2FLATMEMSTATEST_MASK			(0x3 << 10)
184*c595713dSTony Lindgren #define OMAP3430_SHAREDL2CACHEFLATSTATEST_SHIFT		8
185*c595713dSTony Lindgren #define OMAP3430_SHAREDL2CACHEFLATSTATEST_MASK		(0x3 << 8)
186*c595713dSTony Lindgren #define OMAP3430_L1FLATMEMSTATEST_SHIFT			6
187*c595713dSTony Lindgren #define OMAP3430_L1FLATMEMSTATEST_MASK			(0x3 << 6)
188*c595713dSTony Lindgren #define OMAP3430_SHAREDL1CACHEFLATSTATEST_SHIFT		4
189*c595713dSTony Lindgren #define OMAP3430_SHAREDL1CACHEFLATSTATEST_MASK		(0x3 << 4)
190*c595713dSTony Lindgren 
191*c595713dSTony Lindgren /* PM_PREPWSTST_IVA2 specific bits */
192*c595713dSTony Lindgren #define OMAP3430_LASTL2FLATMEMSTATEENTERED_SHIFT		10
193*c595713dSTony Lindgren #define OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK			(0x3 << 10)
194*c595713dSTony Lindgren #define OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_SHIFT	8
195*c595713dSTony Lindgren #define OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK		(0x3 << 8)
196*c595713dSTony Lindgren #define OMAP3430_LASTL1FLATMEMSTATEENTERED_SHIFT		6
197*c595713dSTony Lindgren #define OMAP3430_LASTL1FLATMEMSTATEENTERED_MASK			(0x3 << 6)
198*c595713dSTony Lindgren #define OMAP3430_LASTSHAREDL1CACHEFLATSTATEENTERED_SHIFT	4
199*c595713dSTony Lindgren #define OMAP3430_LASTSHAREDL1CACHEFLATSTATEENTERED_MASK		(0x3 << 4)
200*c595713dSTony Lindgren 
201*c595713dSTony Lindgren /* PRM_IRQSTATUS_IVA2 specific bits */
202*c595713dSTony Lindgren #define OMAP3430_PRM_IRQSTATUS_IVA2_IVA2_DPLL_ST	(1 << 2)
203*c595713dSTony Lindgren #define OMAP3430_FORCEWKUP_ST				(1 << 1)
204*c595713dSTony Lindgren 
205*c595713dSTony Lindgren /* PRM_IRQENABLE_IVA2 specific bits */
206*c595713dSTony Lindgren #define OMAP3430_PRM_IRQENABLE_IVA2_IVA2_DPLL_RECAL_EN		(1 << 2)
207*c595713dSTony Lindgren #define OMAP3430_FORCEWKUP_EN					(1 << 1)
208*c595713dSTony Lindgren 
209*c595713dSTony Lindgren /* PRM_REVISION specific bits */
210*c595713dSTony Lindgren 
211*c595713dSTony Lindgren /* PRM_SYSCONFIG specific bits */
212*c595713dSTony Lindgren 
213*c595713dSTony Lindgren /* PRM_IRQSTATUS_MPU specific bits */
214*c595713dSTony Lindgren #define OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT		25
215*c595713dSTony Lindgren #define OMAP3430ES2_SND_PERIPH_DPLL_ST			(1 << 25)
216*c595713dSTony Lindgren #define OMAP3430_VC_TIMEOUTERR_ST			(1 << 24)
217*c595713dSTony Lindgren #define OMAP3430_VC_RAERR_ST				(1 << 23)
218*c595713dSTony Lindgren #define OMAP3430_VC_SAERR_ST				(1 << 22)
219*c595713dSTony Lindgren #define OMAP3430_VP2_TRANXDONE_ST			(1 << 21)
220*c595713dSTony Lindgren #define OMAP3430_VP2_EQVALUE_ST				(1 << 20)
221*c595713dSTony Lindgren #define OMAP3430_VP2_NOSMPSACK_ST			(1 << 19)
222*c595713dSTony Lindgren #define OMAP3430_VP2_MAXVDD_ST				(1 << 18)
223*c595713dSTony Lindgren #define OMAP3430_VP2_MINVDD_ST				(1 << 17)
224*c595713dSTony Lindgren #define OMAP3430_VP2_OPPCHANGEDONE_ST			(1 << 16)
225*c595713dSTony Lindgren #define OMAP3430_VP1_TRANXDONE_ST			(1 << 15)
226*c595713dSTony Lindgren #define OMAP3430_VP1_EQVALUE_ST				(1 << 14)
227*c595713dSTony Lindgren #define OMAP3430_VP1_NOSMPSACK_ST			(1 << 13)
228*c595713dSTony Lindgren #define OMAP3430_VP1_MAXVDD_ST				(1 << 12)
229*c595713dSTony Lindgren #define OMAP3430_VP1_MINVDD_ST				(1 << 11)
230*c595713dSTony Lindgren #define OMAP3430_VP1_OPPCHANGEDONE_ST			(1 << 10)
231*c595713dSTony Lindgren #define OMAP3430_IO_ST					(1 << 9)
232*c595713dSTony Lindgren #define OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST		(1 << 8)
233*c595713dSTony Lindgren #define OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT	8
234*c595713dSTony Lindgren #define OMAP3430_MPU_DPLL_ST				(1 << 7)
235*c595713dSTony Lindgren #define OMAP3430_MPU_DPLL_ST_SHIFT			7
236*c595713dSTony Lindgren #define OMAP3430_PERIPH_DPLL_ST				(1 << 6)
237*c595713dSTony Lindgren #define OMAP3430_PERIPH_DPLL_ST_SHIFT			6
238*c595713dSTony Lindgren #define OMAP3430_CORE_DPLL_ST				(1 << 5)
239*c595713dSTony Lindgren #define OMAP3430_CORE_DPLL_ST_SHIFT			5
240*c595713dSTony Lindgren #define OMAP3430_TRANSITION_ST				(1 << 4)
241*c595713dSTony Lindgren #define OMAP3430_EVGENOFF_ST				(1 << 3)
242*c595713dSTony Lindgren #define OMAP3430_EVGENON_ST				(1 << 2)
243*c595713dSTony Lindgren #define OMAP3430_FS_USB_WKUP_ST				(1 << 1)
244*c595713dSTony Lindgren 
245*c595713dSTony Lindgren /* PRM_IRQENABLE_MPU specific bits */
246*c595713dSTony Lindgren #define OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT		25
247*c595713dSTony Lindgren #define OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN			(1 << 25)
248*c595713dSTony Lindgren #define OMAP3430_VC_TIMEOUTERR_EN				(1 << 24)
249*c595713dSTony Lindgren #define OMAP3430_VC_RAERR_EN					(1 << 23)
250*c595713dSTony Lindgren #define OMAP3430_VC_SAERR_EN					(1 << 22)
251*c595713dSTony Lindgren #define OMAP3430_VP2_TRANXDONE_EN				(1 << 21)
252*c595713dSTony Lindgren #define OMAP3430_VP2_EQVALUE_EN					(1 << 20)
253*c595713dSTony Lindgren #define OMAP3430_VP2_NOSMPSACK_EN				(1 << 19)
254*c595713dSTony Lindgren #define OMAP3430_VP2_MAXVDD_EN					(1 << 18)
255*c595713dSTony Lindgren #define OMAP3430_VP2_MINVDD_EN					(1 << 17)
256*c595713dSTony Lindgren #define OMAP3430_VP2_OPPCHANGEDONE_EN				(1 << 16)
257*c595713dSTony Lindgren #define OMAP3430_VP1_TRANXDONE_EN				(1 << 15)
258*c595713dSTony Lindgren #define OMAP3430_VP1_EQVALUE_EN					(1 << 14)
259*c595713dSTony Lindgren #define OMAP3430_VP1_NOSMPSACK_EN				(1 << 13)
260*c595713dSTony Lindgren #define OMAP3430_VP1_MAXVDD_EN					(1 << 12)
261*c595713dSTony Lindgren #define OMAP3430_VP1_MINVDD_EN					(1 << 11)
262*c595713dSTony Lindgren #define OMAP3430_VP1_OPPCHANGEDONE_EN				(1 << 10)
263*c595713dSTony Lindgren #define OMAP3430_IO_EN						(1 << 9)
264*c595713dSTony Lindgren #define OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN		(1 << 8)
265*c595713dSTony Lindgren #define OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT	8
266*c595713dSTony Lindgren #define OMAP3430_MPU_DPLL_RECAL_EN				(1 << 7)
267*c595713dSTony Lindgren #define OMAP3430_MPU_DPLL_RECAL_EN_SHIFT			7
268*c595713dSTony Lindgren #define OMAP3430_PERIPH_DPLL_RECAL_EN				(1 << 6)
269*c595713dSTony Lindgren #define OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT			6
270*c595713dSTony Lindgren #define OMAP3430_CORE_DPLL_RECAL_EN				(1 << 5)
271*c595713dSTony Lindgren #define OMAP3430_CORE_DPLL_RECAL_EN_SHIFT			5
272*c595713dSTony Lindgren #define OMAP3430_TRANSITION_EN					(1 << 4)
273*c595713dSTony Lindgren #define OMAP3430_EVGENOFF_EN					(1 << 3)
274*c595713dSTony Lindgren #define OMAP3430_EVGENON_EN					(1 << 2)
275*c595713dSTony Lindgren #define OMAP3430_FS_USB_WKUP_EN					(1 << 1)
276*c595713dSTony Lindgren 
277*c595713dSTony Lindgren /* RM_RSTST_MPU specific bits */
278*c595713dSTony Lindgren #define OMAP3430_EMULATION_MPU_RST			(1 << 11)
279*c595713dSTony Lindgren 
280*c595713dSTony Lindgren /* PM_WKDEP_MPU specific bits */
281*c595713dSTony Lindgren #define OMAP3430_PM_WKDEP_MPU_EN_DSS			(1 << 5)
282*c595713dSTony Lindgren #define OMAP3430_PM_WKDEP_MPU_EN_IVA2			(1 << 2)
283*c595713dSTony Lindgren 
284*c595713dSTony Lindgren /* PM_EVGENCTRL_MPU */
285*c595713dSTony Lindgren #define OMAP3430_OFFLOADMODE_SHIFT			3
286*c595713dSTony Lindgren #define OMAP3430_OFFLOADMODE_MASK			(0x3 << 3)
287*c595713dSTony Lindgren #define OMAP3430_ONLOADMODE_SHIFT			1
288*c595713dSTony Lindgren #define OMAP3430_ONLOADMODE_MASK			(0x3 << 1)
289*c595713dSTony Lindgren #define OMAP3430_ENABLE					(1 << 0)
290*c595713dSTony Lindgren 
291*c595713dSTony Lindgren /* PM_EVGENONTIM_MPU */
292*c595713dSTony Lindgren #define OMAP3430_ONTIMEVAL_SHIFT			0
293*c595713dSTony Lindgren #define OMAP3430_ONTIMEVAL_MASK				(0xffffffff << 0)
294*c595713dSTony Lindgren 
295*c595713dSTony Lindgren /* PM_EVGENOFFTIM_MPU */
296*c595713dSTony Lindgren #define OMAP3430_OFFTIMEVAL_SHIFT			0
297*c595713dSTony Lindgren #define OMAP3430_OFFTIMEVAL_MASK			(0xffffffff << 0)
298*c595713dSTony Lindgren 
299*c595713dSTony Lindgren /* PM_PWSTCTRL_MPU specific bits */
300*c595713dSTony Lindgren #define OMAP3430_L2CACHEONSTATE_SHIFT			16
301*c595713dSTony Lindgren #define OMAP3430_L2CACHEONSTATE_MASK			(0x3 << 16)
302*c595713dSTony Lindgren #define OMAP3430_L2CACHERETSTATE			(1 << 8)
303*c595713dSTony Lindgren #define OMAP3430_LOGICL1CACHERETSTATE			(1 << 2)
304*c595713dSTony Lindgren 
305*c595713dSTony Lindgren /* PM_PWSTST_MPU specific bits */
306*c595713dSTony Lindgren #define OMAP3430_L2CACHESTATEST_SHIFT			6
307*c595713dSTony Lindgren #define OMAP3430_L2CACHESTATEST_MASK			(0x3 << 6)
308*c595713dSTony Lindgren #define OMAP3430_LOGICL1CACHESTATEST			(1 << 2)
309*c595713dSTony Lindgren 
310*c595713dSTony Lindgren /* PM_PREPWSTST_MPU specific bits */
311*c595713dSTony Lindgren #define OMAP3430_LASTL2CACHESTATEENTERED_SHIFT		6
312*c595713dSTony Lindgren #define OMAP3430_LASTL2CACHESTATEENTERED_MASK		(0x3 << 6)
313*c595713dSTony Lindgren #define OMAP3430_LASTLOGICL1CACHESTATEENTERED		(1 << 2)
314*c595713dSTony Lindgren 
315*c595713dSTony Lindgren /* RM_RSTCTRL_CORE */
316*c595713dSTony Lindgren #define OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON		(1 << 1)
317*c595713dSTony Lindgren #define OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST			(1 << 0)
318*c595713dSTony Lindgren 
319*c595713dSTony Lindgren /* RM_RSTST_CORE specific bits */
320*c595713dSTony Lindgren #define OMAP3430_MODEM_SECURITY_VIOL_RST		(1 << 10)
321*c595713dSTony Lindgren #define OMAP3430_RM_RSTST_CORE_MODEM_SW_RSTPWRON	(1 << 9)
322*c595713dSTony Lindgren #define OMAP3430_RM_RSTST_CORE_MODEM_SW_RST		(1 << 8)
323*c595713dSTony Lindgren 
324*c595713dSTony Lindgren /* PM_WKEN1_CORE specific bits */
325*c595713dSTony Lindgren 
326*c595713dSTony Lindgren /* PM_MPUGRPSEL1_CORE specific bits */
327*c595713dSTony Lindgren #define OMAP3430_GRPSEL_FSHOSTUSB			(1 << 5)
328*c595713dSTony Lindgren 
329*c595713dSTony Lindgren /* PM_IVA2GRPSEL1_CORE specific bits */
330*c595713dSTony Lindgren 
331*c595713dSTony Lindgren /* PM_WKST1_CORE specific bits */
332*c595713dSTony Lindgren 
333*c595713dSTony Lindgren /* PM_PWSTCTRL_CORE specific bits */
334*c595713dSTony Lindgren #define OMAP3430_MEM2ONSTATE_SHIFT			18
335*c595713dSTony Lindgren #define OMAP3430_MEM2ONSTATE_MASK			(0x3 << 18)
336*c595713dSTony Lindgren #define OMAP3430_MEM1ONSTATE_SHIFT			16
337*c595713dSTony Lindgren #define OMAP3430_MEM1ONSTATE_MASK			(0x3 << 16)
338*c595713dSTony Lindgren #define OMAP3430_MEM2RETSTATE				(1 << 9)
339*c595713dSTony Lindgren #define OMAP3430_MEM1RETSTATE				(1 << 8)
340*c595713dSTony Lindgren 
341*c595713dSTony Lindgren /* PM_PWSTST_CORE specific bits */
342*c595713dSTony Lindgren #define OMAP3430_MEM2STATEST_SHIFT			6
343*c595713dSTony Lindgren #define OMAP3430_MEM2STATEST_MASK			(0x3 << 6)
344*c595713dSTony Lindgren #define OMAP3430_MEM1STATEST_SHIFT			4
345*c595713dSTony Lindgren #define OMAP3430_MEM1STATEST_MASK			(0x3 << 4)
346*c595713dSTony Lindgren 
347*c595713dSTony Lindgren /* PM_PREPWSTST_CORE specific bits */
348*c595713dSTony Lindgren #define OMAP3430_LASTMEM2STATEENTERED_SHIFT		6
349*c595713dSTony Lindgren #define OMAP3430_LASTMEM2STATEENTERED_MASK		(0x3 << 6)
350*c595713dSTony Lindgren #define OMAP3430_LASTMEM1STATEENTERED_SHIFT		4
351*c595713dSTony Lindgren #define OMAP3430_LASTMEM1STATEENTERED_MASK		(0x3 << 4)
352*c595713dSTony Lindgren 
353*c595713dSTony Lindgren /* RM_RSTST_GFX specific bits */
354*c595713dSTony Lindgren 
355*c595713dSTony Lindgren /* PM_WKDEP_GFX specific bits */
356*c595713dSTony Lindgren #define OMAP3430_PM_WKDEP_GFX_EN_IVA2			(1 << 2)
357*c595713dSTony Lindgren 
358*c595713dSTony Lindgren /* PM_PWSTCTRL_GFX specific bits */
359*c595713dSTony Lindgren 
360*c595713dSTony Lindgren /* PM_PWSTST_GFX specific bits */
361*c595713dSTony Lindgren 
362*c595713dSTony Lindgren /* PM_PREPWSTST_GFX specific bits */
363*c595713dSTony Lindgren 
364*c595713dSTony Lindgren /* PM_WKEN_WKUP specific bits */
365*c595713dSTony Lindgren #define OMAP3430_EN_IO					(1 << 8)
366*c595713dSTony Lindgren 
367*c595713dSTony Lindgren /* PM_MPUGRPSEL_WKUP specific bits */
368*c595713dSTony Lindgren 
369*c595713dSTony Lindgren /* PM_IVA2GRPSEL_WKUP specific bits */
370*c595713dSTony Lindgren 
371*c595713dSTony Lindgren /* PM_WKST_WKUP specific bits */
372*c595713dSTony Lindgren #define OMAP3430_ST_IO					(1 << 8)
373*c595713dSTony Lindgren 
374*c595713dSTony Lindgren /* PRM_CLKSEL */
375*c595713dSTony Lindgren #define OMAP3430_SYS_CLKIN_SEL_SHIFT			0
376*c595713dSTony Lindgren #define OMAP3430_SYS_CLKIN_SEL_MASK			(0x7 << 0)
377*c595713dSTony Lindgren 
378*c595713dSTony Lindgren /* PRM_CLKOUT_CTRL */
379*c595713dSTony Lindgren #define OMAP3430_CLKOUT_EN				(1 << 7)
380*c595713dSTony Lindgren #define OMAP3430_CLKOUT_EN_SHIFT			7
381*c595713dSTony Lindgren 
382*c595713dSTony Lindgren /* RM_RSTST_DSS specific bits */
383*c595713dSTony Lindgren 
384*c595713dSTony Lindgren /* PM_WKEN_DSS */
385*c595713dSTony Lindgren #define OMAP3430_PM_WKEN_DSS_EN_DSS			(1 << 0)
386*c595713dSTony Lindgren 
387*c595713dSTony Lindgren /* PM_WKDEP_DSS specific bits */
388*c595713dSTony Lindgren #define OMAP3430_PM_WKDEP_DSS_EN_IVA2			(1 << 2)
389*c595713dSTony Lindgren 
390*c595713dSTony Lindgren /* PM_PWSTCTRL_DSS specific bits */
391*c595713dSTony Lindgren 
392*c595713dSTony Lindgren /* PM_PWSTST_DSS specific bits */
393*c595713dSTony Lindgren 
394*c595713dSTony Lindgren /* PM_PREPWSTST_DSS specific bits */
395*c595713dSTony Lindgren 
396*c595713dSTony Lindgren /* RM_RSTST_CAM specific bits */
397*c595713dSTony Lindgren 
398*c595713dSTony Lindgren /* PM_WKDEP_CAM specific bits */
399*c595713dSTony Lindgren #define OMAP3430_PM_WKDEP_CAM_EN_IVA2			(1 << 2)
400*c595713dSTony Lindgren 
401*c595713dSTony Lindgren /* PM_PWSTCTRL_CAM specific bits */
402*c595713dSTony Lindgren 
403*c595713dSTony Lindgren /* PM_PWSTST_CAM specific bits */
404*c595713dSTony Lindgren 
405*c595713dSTony Lindgren /* PM_PREPWSTST_CAM specific bits */
406*c595713dSTony Lindgren 
407*c595713dSTony Lindgren /* PM_PWSTCTRL_USBHOST specific bits */
408*c595713dSTony Lindgren #define OMAP3430ES2_SAVEANDRESTORE_SHIFT		(1 << 4)
409*c595713dSTony Lindgren 
410*c595713dSTony Lindgren /* RM_RSTST_PER specific bits */
411*c595713dSTony Lindgren 
412*c595713dSTony Lindgren /* PM_WKEN_PER specific bits */
413*c595713dSTony Lindgren 
414*c595713dSTony Lindgren /* PM_MPUGRPSEL_PER specific bits */
415*c595713dSTony Lindgren 
416*c595713dSTony Lindgren /* PM_IVA2GRPSEL_PER specific bits */
417*c595713dSTony Lindgren 
418*c595713dSTony Lindgren /* PM_WKST_PER specific bits */
419*c595713dSTony Lindgren 
420*c595713dSTony Lindgren /* PM_WKDEP_PER specific bits */
421*c595713dSTony Lindgren #define OMAP3430_PM_WKDEP_PER_EN_IVA2			(1 << 2)
422*c595713dSTony Lindgren 
423*c595713dSTony Lindgren /* PM_PWSTCTRL_PER specific bits */
424*c595713dSTony Lindgren 
425*c595713dSTony Lindgren /* PM_PWSTST_PER specific bits */
426*c595713dSTony Lindgren 
427*c595713dSTony Lindgren /* PM_PREPWSTST_PER specific bits */
428*c595713dSTony Lindgren 
429*c595713dSTony Lindgren /* RM_RSTST_EMU specific bits */
430*c595713dSTony Lindgren 
431*c595713dSTony Lindgren /* PM_PWSTST_EMU specific bits */
432*c595713dSTony Lindgren 
433*c595713dSTony Lindgren /* PRM_VC_SMPS_SA */
434*c595713dSTony Lindgren #define OMAP3430_PRM_VC_SMPS_SA_SA1_SHIFT		16
435*c595713dSTony Lindgren #define OMAP3430_PRM_VC_SMPS_SA_SA1_MASK		(0x7f << 16)
436*c595713dSTony Lindgren #define OMAP3430_PRM_VC_SMPS_SA_SA0_SHIFT		0
437*c595713dSTony Lindgren #define OMAP3430_PRM_VC_SMPS_SA_SA0_MASK		(0x7f << 0)
438*c595713dSTony Lindgren 
439*c595713dSTony Lindgren /* PRM_VC_SMPS_VOL_RA */
440*c595713dSTony Lindgren #define OMAP3430_VOLRA1_SHIFT				16
441*c595713dSTony Lindgren #define OMAP3430_VOLRA1_MASK				(0xff << 16)
442*c595713dSTony Lindgren #define OMAP3430_VOLRA0_SHIFT				0
443*c595713dSTony Lindgren #define OMAP3430_VOLRA0_MASK				(0xff << 0)
444*c595713dSTony Lindgren 
445*c595713dSTony Lindgren /* PRM_VC_SMPS_CMD_RA */
446*c595713dSTony Lindgren #define OMAP3430_CMDRA1_SHIFT				16
447*c595713dSTony Lindgren #define OMAP3430_CMDRA1_MASK				(0xff << 16)
448*c595713dSTony Lindgren #define OMAP3430_CMDRA0_SHIFT				0
449*c595713dSTony Lindgren #define OMAP3430_CMDRA0_MASK				(0xff << 0)
450*c595713dSTony Lindgren 
451*c595713dSTony Lindgren /* PRM_VC_CMD_VAL_0 specific bits */
452*c595713dSTony Lindgren 
453*c595713dSTony Lindgren /* PRM_VC_CMD_VAL_1 specific bits */
454*c595713dSTony Lindgren 
455*c595713dSTony Lindgren /* PRM_VC_CH_CONF */
456*c595713dSTony Lindgren #define OMAP3430_CMD1					(1 << 20)
457*c595713dSTony Lindgren #define OMAP3430_RACEN1					(1 << 19)
458*c595713dSTony Lindgren #define OMAP3430_RAC1					(1 << 18)
459*c595713dSTony Lindgren #define OMAP3430_RAV1					(1 << 17)
460*c595713dSTony Lindgren #define OMAP3430_PRM_VC_CH_CONF_SA1			(1 << 16)
461*c595713dSTony Lindgren #define OMAP3430_CMD0					(1 << 4)
462*c595713dSTony Lindgren #define OMAP3430_RACEN0					(1 << 3)
463*c595713dSTony Lindgren #define OMAP3430_RAC0					(1 << 2)
464*c595713dSTony Lindgren #define OMAP3430_RAV0					(1 << 1)
465*c595713dSTony Lindgren #define OMAP3430_PRM_VC_CH_CONF_SA0			(1 << 0)
466*c595713dSTony Lindgren 
467*c595713dSTony Lindgren /* PRM_VC_I2C_CFG */
468*c595713dSTony Lindgren #define OMAP3430_HSMASTER				(1 << 5)
469*c595713dSTony Lindgren #define OMAP3430_SREN					(1 << 4)
470*c595713dSTony Lindgren #define OMAP3430_HSEN					(1 << 3)
471*c595713dSTony Lindgren #define OMAP3430_MCODE_SHIFT				0
472*c595713dSTony Lindgren #define OMAP3430_MCODE_MASK				(0x7 << 0)
473*c595713dSTony Lindgren 
474*c595713dSTony Lindgren /* PRM_VC_BYPASS_VAL */
475*c595713dSTony Lindgren #define OMAP3430_VALID					(1 << 24)
476*c595713dSTony Lindgren #define OMAP3430_DATA_SHIFT				16
477*c595713dSTony Lindgren #define OMAP3430_DATA_MASK				(0xff << 16)
478*c595713dSTony Lindgren #define OMAP3430_REGADDR_SHIFT				8
479*c595713dSTony Lindgren #define OMAP3430_REGADDR_MASK				(0xff << 8)
480*c595713dSTony Lindgren #define OMAP3430_SLAVEADDR_SHIFT			0
481*c595713dSTony Lindgren #define OMAP3430_SLAVEADDR_MASK				(0x7f << 0)
482*c595713dSTony Lindgren 
483*c595713dSTony Lindgren /* PRM_RSTCTRL */
484*c595713dSTony Lindgren #define OMAP3430_RST_DPLL3				(1 << 2)
485*c595713dSTony Lindgren #define OMAP3430_RST_GS					(1 << 1)
486*c595713dSTony Lindgren 
487*c595713dSTony Lindgren /* PRM_RSTTIME */
488*c595713dSTony Lindgren #define OMAP3430_RSTTIME2_SHIFT				8
489*c595713dSTony Lindgren #define OMAP3430_RSTTIME2_MASK				(0x1f << 8)
490*c595713dSTony Lindgren #define OMAP3430_RSTTIME1_SHIFT				0
491*c595713dSTony Lindgren #define OMAP3430_RSTTIME1_MASK				(0xff << 0)
492*c595713dSTony Lindgren 
493*c595713dSTony Lindgren /* PRM_RSTST */
494*c595713dSTony Lindgren #define OMAP3430_ICECRUSHER_RST				(1 << 10)
495*c595713dSTony Lindgren #define OMAP3430_ICEPICK_RST				(1 << 9)
496*c595713dSTony Lindgren #define OMAP3430_VDD2_VOLTAGE_MANAGER_RST		(1 << 8)
497*c595713dSTony Lindgren #define OMAP3430_VDD1_VOLTAGE_MANAGER_RST		(1 << 7)
498*c595713dSTony Lindgren #define OMAP3430_EXTERNAL_WARM_RST			(1 << 6)
499*c595713dSTony Lindgren #define OMAP3430_SECURE_WD_RST				(1 << 5)
500*c595713dSTony Lindgren #define OMAP3430_MPU_WD_RST				(1 << 4)
501*c595713dSTony Lindgren #define OMAP3430_SECURITY_VIOL_RST			(1 << 3)
502*c595713dSTony Lindgren #define OMAP3430_GLOBAL_SW_RST				(1 << 1)
503*c595713dSTony Lindgren #define OMAP3430_GLOBAL_COLD_RST			(1 << 0)
504*c595713dSTony Lindgren 
505*c595713dSTony Lindgren /* PRM_VOLTCTRL */
506*c595713dSTony Lindgren #define OMAP3430_SEL_VMODE				(1 << 4)
507*c595713dSTony Lindgren #define OMAP3430_SEL_OFF				(1 << 3)
508*c595713dSTony Lindgren #define OMAP3430_AUTO_OFF				(1 << 2)
509*c595713dSTony Lindgren #define OMAP3430_AUTO_RET				(1 << 1)
510*c595713dSTony Lindgren #define OMAP3430_AUTO_SLEEP				(1 << 0)
511*c595713dSTony Lindgren 
512*c595713dSTony Lindgren /* PRM_SRAM_PCHARGE */
513*c595713dSTony Lindgren #define OMAP3430_PCHARGE_TIME_SHIFT			0
514*c595713dSTony Lindgren #define OMAP3430_PCHARGE_TIME_MASK			(0xff << 0)
515*c595713dSTony Lindgren 
516*c595713dSTony Lindgren /* PRM_CLKSRC_CTRL */
517*c595713dSTony Lindgren #define OMAP3430_SYSCLKDIV_SHIFT			6
518*c595713dSTony Lindgren #define OMAP3430_SYSCLKDIV_MASK				(0x3 << 6)
519*c595713dSTony Lindgren #define OMAP3430_AUTOEXTCLKMODE_SHIFT			3
520*c595713dSTony Lindgren #define OMAP3430_AUTOEXTCLKMODE_MASK			(0x3 << 3)
521*c595713dSTony Lindgren #define OMAP3430_SYSCLKSEL_SHIFT			0
522*c595713dSTony Lindgren #define OMAP3430_SYSCLKSEL_MASK				(0x3 << 0)
523*c595713dSTony Lindgren 
524*c595713dSTony Lindgren /* PRM_VOLTSETUP1 */
525*c595713dSTony Lindgren #define OMAP3430_SETUP_TIME2_SHIFT			16
526*c595713dSTony Lindgren #define OMAP3430_SETUP_TIME2_MASK			(0xffff << 16)
527*c595713dSTony Lindgren #define OMAP3430_SETUP_TIME1_SHIFT			0
528*c595713dSTony Lindgren #define OMAP3430_SETUP_TIME1_MASK			(0xffff << 0)
529*c595713dSTony Lindgren 
530*c595713dSTony Lindgren /* PRM_VOLTOFFSET */
531*c595713dSTony Lindgren #define OMAP3430_OFFSET_TIME_SHIFT			0
532*c595713dSTony Lindgren #define OMAP3430_OFFSET_TIME_MASK			(0xffff << 0)
533*c595713dSTony Lindgren 
534*c595713dSTony Lindgren /* PRM_CLKSETUP */
535*c595713dSTony Lindgren #define OMAP3430_SETUP_TIME_SHIFT			0
536*c595713dSTony Lindgren #define OMAP3430_SETUP_TIME_MASK			(0xffff << 0)
537*c595713dSTony Lindgren 
538*c595713dSTony Lindgren /* PRM_POLCTRL */
539*c595713dSTony Lindgren #define OMAP3430_OFFMODE_POL				(1 << 3)
540*c595713dSTony Lindgren #define OMAP3430_CLKOUT_POL				(1 << 2)
541*c595713dSTony Lindgren #define OMAP3430_CLKREQ_POL				(1 << 1)
542*c595713dSTony Lindgren #define OMAP3430_EXTVOL_POL				(1 << 0)
543*c595713dSTony Lindgren 
544*c595713dSTony Lindgren /* PRM_VOLTSETUP2 */
545*c595713dSTony Lindgren #define OMAP3430_OFFMODESETUPTIME_SHIFT			0
546*c595713dSTony Lindgren #define OMAP3430_OFFMODESETUPTIME_MASK			(0xffff << 0)
547*c595713dSTony Lindgren 
548*c595713dSTony Lindgren /* PRM_VP1_CONFIG specific bits */
549*c595713dSTony Lindgren 
550*c595713dSTony Lindgren /* PRM_VP1_VSTEPMIN specific bits */
551*c595713dSTony Lindgren 
552*c595713dSTony Lindgren /* PRM_VP1_VSTEPMAX specific bits */
553*c595713dSTony Lindgren 
554*c595713dSTony Lindgren /* PRM_VP1_VLIMITTO specific bits */
555*c595713dSTony Lindgren 
556*c595713dSTony Lindgren /* PRM_VP1_VOLTAGE specific bits */
557*c595713dSTony Lindgren 
558*c595713dSTony Lindgren /* PRM_VP1_STATUS specific bits */
559*c595713dSTony Lindgren 
560*c595713dSTony Lindgren /* PRM_VP2_CONFIG specific bits */
561*c595713dSTony Lindgren 
562*c595713dSTony Lindgren /* PRM_VP2_VSTEPMIN specific bits */
563*c595713dSTony Lindgren 
564*c595713dSTony Lindgren /* PRM_VP2_VSTEPMAX specific bits */
565*c595713dSTony Lindgren 
566*c595713dSTony Lindgren /* PRM_VP2_VLIMITTO specific bits */
567*c595713dSTony Lindgren 
568*c595713dSTony Lindgren /* PRM_VP2_VOLTAGE specific bits */
569*c595713dSTony Lindgren 
570*c595713dSTony Lindgren /* PRM_VP2_STATUS specific bits */
571*c595713dSTony Lindgren 
572*c595713dSTony Lindgren /* RM_RSTST_NEON specific bits */
573*c595713dSTony Lindgren 
574*c595713dSTony Lindgren /* PM_WKDEP_NEON specific bits */
575*c595713dSTony Lindgren 
576*c595713dSTony Lindgren /* PM_PWSTCTRL_NEON specific bits */
577*c595713dSTony Lindgren 
578*c595713dSTony Lindgren /* PM_PWSTST_NEON specific bits */
579*c595713dSTony Lindgren 
580*c595713dSTony Lindgren /* PM_PREPWSTST_NEON specific bits */
581*c595713dSTony Lindgren 
582*c595713dSTony Lindgren #endif
583