1c595713dSTony Lindgren /* 2c595713dSTony Lindgren * OMAP3430 Power/Reset Management register bits 3c595713dSTony Lindgren * 4c595713dSTony Lindgren * Copyright (C) 2007-2008 Texas Instruments, Inc. 5c595713dSTony Lindgren * Copyright (C) 2007-2008 Nokia Corporation 6c595713dSTony Lindgren * 7c595713dSTony Lindgren * Written by Paul Walmsley 8c595713dSTony Lindgren * 9c595713dSTony Lindgren * This program is free software; you can redistribute it and/or modify 10c595713dSTony Lindgren * it under the terms of the GNU General Public License version 2 as 11c595713dSTony Lindgren * published by the Free Software Foundation. 12c595713dSTony Lindgren */ 1359fb659bSPaul Walmsley #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_34XX_H 1459fb659bSPaul Walmsley #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_34XX_H 15c595713dSTony Lindgren 1659fb659bSPaul Walmsley 17139563adSPaul Walmsley #include "prm3xxx.h" 18c595713dSTony Lindgren 19c595713dSTony Lindgren #define OMAP3430_ERROROFFSET_MASK (0xff << 24) 20c595713dSTony Lindgren #define OMAP3430_ERRORGAIN_MASK (0xff << 16) 21c595713dSTony Lindgren #define OMAP3430_INITVOLTAGE_MASK (0xff << 8) 222bc4ef71SPaul Walmsley #define OMAP3430_TIMEOUTEN_MASK (1 << 3) 232bc4ef71SPaul Walmsley #define OMAP3430_INITVDD_MASK (1 << 2) 242bc4ef71SPaul Walmsley #define OMAP3430_FORCEUPDATE_MASK (1 << 1) 252bc4ef71SPaul Walmsley #define OMAP3430_VPENABLE_MASK (1 << 0) 26c595713dSTony Lindgren #define OMAP3430_SMPSWAITTIMEMIN_SHIFT 8 27c595713dSTony Lindgren #define OMAP3430_VSTEPMIN_SHIFT 0 28c595713dSTony Lindgren #define OMAP3430_SMPSWAITTIMEMAX_SHIFT 8 29c595713dSTony Lindgren #define OMAP3430_VSTEPMAX_SHIFT 0 30c595713dSTony Lindgren #define OMAP3430_VDDMAX_SHIFT 24 31c595713dSTony Lindgren #define OMAP3430_VDDMIN_SHIFT 16 32c595713dSTony Lindgren #define OMAP3430_TIMEOUT_SHIFT 0 33c595713dSTony Lindgren #define OMAP3430_VPVOLTAGE_MASK (0xff << 0) 34ecb24aa1SPaul Walmsley #define OMAP3430_EN_PER_SHIFT 7 352bc4ef71SPaul Walmsley #define OMAP3430_LOGICSTATEST_MASK (1 << 2) 362bc4ef71SPaul Walmsley #define OMAP3430_LASTLOGICSTATEENTERED_MASK (1 << 2) 37c595713dSTony Lindgren #define OMAP3430_LASTPOWERSTATEENTERED_MASK (0x3 << 0) 38*0cd8d405SSuman Anna #define OMAP3430_GRPSEL_MCBSP5_MASK (1 << 10) 39*0cd8d405SSuman Anna #define OMAP3430_GRPSEL_MCBSP1_MASK (1 << 9) 40e5863689SGovindraj.R #define OMAP3630_GRPSEL_UART4_MASK (1 << 18) 412bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_GPIO6_MASK (1 << 17) 422bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_GPIO5_MASK (1 << 16) 432bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_GPIO4_MASK (1 << 15) 442bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_GPIO3_MASK (1 << 14) 452bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_GPIO2_MASK (1 << 13) 462bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_UART3_MASK (1 << 11) 47*0cd8d405SSuman Anna #define OMAP3430_GRPSEL_GPT8_MASK (1 << 9) 48*0cd8d405SSuman Anna #define OMAP3430_GRPSEL_GPT7_MASK (1 << 8) 49*0cd8d405SSuman Anna #define OMAP3430_GRPSEL_GPT6_MASK (1 << 7) 50*0cd8d405SSuman Anna #define OMAP3430_GRPSEL_GPT5_MASK (1 << 6) 512bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_MCBSP4_MASK (1 << 2) 522bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_MCBSP3_MASK (1 << 1) 532bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_MCBSP2_MASK (1 << 0) 542bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_GPIO1_MASK (1 << 3) 552bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_GPT12_MASK (1 << 1) 562bc4ef71SPaul Walmsley #define OMAP3430_GRPSEL_GPT1_MASK (1 << 0) 572bc4ef71SPaul Walmsley #define OMAP3430_RST3_IVA2_MASK (1 << 2) 582bc4ef71SPaul Walmsley #define OMAP3430_RST2_IVA2_MASK (1 << 1) 592bc4ef71SPaul Walmsley #define OMAP3430_RST1_IVA2_MASK (1 << 0) 60c595713dSTony Lindgren #define OMAP3430_L2FLATMEMONSTATE_MASK (0x3 << 22) 61c595713dSTony Lindgren #define OMAP3430_SHAREDL2CACHEFLATONSTATE_MASK (0x3 << 20) 62c595713dSTony Lindgren #define OMAP3430_L1FLATMEMONSTATE_MASK (0x3 << 18) 63c595713dSTony Lindgren #define OMAP3430_SHAREDL1CACHEFLATONSTATE_MASK (0x3 << 16) 642bc4ef71SPaul Walmsley #define OMAP3430_L2FLATMEMRETSTATE_MASK (1 << 11) 652bc4ef71SPaul Walmsley #define OMAP3430_SHAREDL2CACHEFLATRETSTATE_MASK (1 << 10) 662bc4ef71SPaul Walmsley #define OMAP3430_L1FLATMEMRETSTATE_MASK (1 << 9) 672bc4ef71SPaul Walmsley #define OMAP3430_SHAREDL1CACHEFLATRETSTATE_MASK (1 << 8) 68c595713dSTony Lindgren #define OMAP3430_L2FLATMEMSTATEST_MASK (0x3 << 10) 69c595713dSTony Lindgren #define OMAP3430_SHAREDL2CACHEFLATSTATEST_MASK (0x3 << 8) 70c595713dSTony Lindgren #define OMAP3430_L1FLATMEMSTATEST_MASK (0x3 << 6) 71c595713dSTony Lindgren #define OMAP3430_SHAREDL1CACHEFLATSTATEST_MASK (0x3 << 4) 72c595713dSTony Lindgren #define OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK (0x3 << 10) 73c595713dSTony Lindgren #define OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK (0x3 << 8) 74c595713dSTony Lindgren #define OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT 25 752bc4ef71SPaul Walmsley #define OMAP3430_VP2_TRANXDONE_ST_MASK (1 << 21) 762bc4ef71SPaul Walmsley #define OMAP3430_VP1_TRANXDONE_ST_MASK (1 << 15) 77c595713dSTony Lindgren #define OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT 8 78c595713dSTony Lindgren #define OMAP3430_MPU_DPLL_ST_SHIFT 7 79c595713dSTony Lindgren #define OMAP3430_PERIPH_DPLL_ST_SHIFT 6 80c595713dSTony Lindgren #define OMAP3430_CORE_DPLL_ST_SHIFT 5 81c595713dSTony Lindgren #define OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT 25 82c595713dSTony Lindgren #define OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT 8 83c595713dSTony Lindgren #define OMAP3430_MPU_DPLL_RECAL_EN_SHIFT 7 84c595713dSTony Lindgren #define OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT 6 85c595713dSTony Lindgren #define OMAP3430_CORE_DPLL_RECAL_EN_SHIFT 5 86ecb24aa1SPaul Walmsley #define OMAP3430_PM_WKDEP_MPU_EN_DSS_SHIFT 5 87ecb24aa1SPaul Walmsley #define OMAP3430_PM_WKDEP_MPU_EN_IVA2_SHIFT 2 882bc4ef71SPaul Walmsley #define OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK (1 << 1) 892bc4ef71SPaul Walmsley #define OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK (1 << 0) 90c595713dSTony Lindgren #define OMAP3430_LASTMEM2STATEENTERED_MASK (0x3 << 6) 91c595713dSTony Lindgren #define OMAP3430_LASTMEM1STATEENTERED_MASK (0x3 << 4) 922bc4ef71SPaul Walmsley #define OMAP3430_EN_IO_CHAIN_MASK (1 << 16) 932bc4ef71SPaul Walmsley #define OMAP3430_EN_IO_MASK (1 << 8) 942bc4ef71SPaul Walmsley #define OMAP3430_EN_GPIO1_MASK (1 << 3) 952bc4ef71SPaul Walmsley #define OMAP3430_ST_IO_CHAIN_MASK (1 << 16) 962bc4ef71SPaul Walmsley #define OMAP3430_ST_IO_MASK (1 << 8) 97c595713dSTony Lindgren #define OMAP3430_SYS_CLKIN_SEL_SHIFT 0 9899e7938dSRajendra Nayak #define OMAP3430_SYS_CLKIN_SEL_WIDTH 3 99c595713dSTony Lindgren #define OMAP3430_CLKOUT_EN_SHIFT 7 1002bc4ef71SPaul Walmsley #define OMAP3430_PM_WKEN_DSS_EN_DSS_MASK (1 << 0) 1018dbe4393SKalle Jokiniemi #define OMAP3430ES2_SAVEANDRESTORE_SHIFT 4 102c595713dSTony Lindgren #define OMAP3430_PRM_VC_SMPS_SA_SA1_SHIFT 16 103c595713dSTony Lindgren #define OMAP3430_PRM_VC_SMPS_SA_SA1_MASK (0x7f << 16) 104c595713dSTony Lindgren #define OMAP3430_PRM_VC_SMPS_SA_SA0_SHIFT 0 105c595713dSTony Lindgren #define OMAP3430_PRM_VC_SMPS_SA_SA0_MASK (0x7f << 0) 106c595713dSTony Lindgren #define OMAP3430_VOLRA1_MASK (0xff << 16) 107c595713dSTony Lindgren #define OMAP3430_VOLRA0_MASK (0xff << 0) 108c595713dSTony Lindgren #define OMAP3430_CMDRA1_MASK (0xff << 16) 109c595713dSTony Lindgren #define OMAP3430_CMDRA0_MASK (0xff << 0) 110027d8dedSJouni Hogander #define OMAP3430_VC_CMD_ON_SHIFT 24 111027d8dedSJouni Hogander #define OMAP3430_VC_CMD_ON_MASK (0xFF << 24) 112027d8dedSJouni Hogander #define OMAP3430_VC_CMD_ONLP_SHIFT 16 113027d8dedSJouni Hogander #define OMAP3430_VC_CMD_RET_SHIFT 8 114027d8dedSJouni Hogander #define OMAP3430_VC_CMD_OFF_SHIFT 0 1152bc4ef71SPaul Walmsley #define OMAP3430_HSEN_MASK (1 << 3) 116c595713dSTony Lindgren #define OMAP3430_MCODE_MASK (0x7 << 0) 1172bc4ef71SPaul Walmsley #define OMAP3430_VALID_MASK (1 << 24) 118c595713dSTony Lindgren #define OMAP3430_DATA_SHIFT 16 119c595713dSTony Lindgren #define OMAP3430_REGADDR_SHIFT 8 120c595713dSTony Lindgren #define OMAP3430_SLAVEADDR_SHIFT 0 1212bb2a5d3SPaul Walmsley #define OMAP3430_ICECRUSHER_RST_SHIFT 10 1222bb2a5d3SPaul Walmsley #define OMAP3430_ICEPICK_RST_SHIFT 9 1232bb2a5d3SPaul Walmsley #define OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT 8 1242bb2a5d3SPaul Walmsley #define OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT 7 1252bb2a5d3SPaul Walmsley #define OMAP3430_EXTERNAL_WARM_RST_SHIFT 6 1262bb2a5d3SPaul Walmsley #define OMAP3430_SECURE_WD_RST_SHIFT 5 1272bb2a5d3SPaul Walmsley #define OMAP3430_MPU_WD_RST_SHIFT 4 1282bb2a5d3SPaul Walmsley #define OMAP3430_SECURITY_VIOL_RST_SHIFT 3 1292bb2a5d3SPaul Walmsley #define OMAP3430_GLOBAL_SW_RST_SHIFT 1 1302bb2a5d3SPaul Walmsley #define OMAP3430_GLOBAL_COLD_RST_SHIFT 0 1312bc4ef71SPaul Walmsley #define OMAP3430_GLOBAL_COLD_RST_MASK (1 << 0) 1323b8c4ebbSTony Lindgren #define OMAP3430_PRM_VOLTCTRL_SEL_VMODE (1 << 4) 1333b8c4ebbSTony Lindgren #define OMAP3430_PRM_VOLTCTRL_SEL_OFF (1 << 3) 1343b8c4ebbSTony Lindgren #define OMAP3430_PRM_VOLTCTRL_AUTO_OFF (1 << 2) 1353b8c4ebbSTony Lindgren #define OMAP3430_PRM_VOLTCTRL_AUTO_RET (1 << 1) 1363b8c4ebbSTony Lindgren #define OMAP3430_PRM_VOLTCTRL_AUTO_SLEEP (1 << 0) 137c595713dSTony Lindgren #define OMAP3430_SETUP_TIME2_MASK (0xffff << 16) 138c595713dSTony Lindgren #define OMAP3430_SETUP_TIME1_MASK (0xffff << 0) 1393b8c4ebbSTony Lindgren #define OMAP3430_PRM_POLCTRL_OFFMODE_POL (1 << 3) 1403b8c4ebbSTony Lindgren #define OMAP3430_PRM_POLCTRL_CLKOUT_POL (1 << 2) 1413b8c4ebbSTony Lindgren #define OMAP3430_PRM_POLCTRL_CLKREQ_POL (1 << 1) 1423b8c4ebbSTony Lindgren #define OMAP3430_PRM_POLCTRL_EXTVOL_POL (1 << 0) 143c595713dSTony Lindgren #endif 144