1*b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2d8a94458SPaul Walmsley /* 3ca6eccb3SPaul Walmsley * opp2430_data.c - old-style "OPP" table for OMAP2430 4d8a94458SPaul Walmsley * 5d8a94458SPaul Walmsley * Copyright (C) 2005-2009 Texas Instruments, Inc. 6d8a94458SPaul Walmsley * Copyright (C) 2004-2009 Nokia Corporation 7d8a94458SPaul Walmsley * 8d8a94458SPaul Walmsley * Richard Woodruff <r-woodruff2@ti.com> 9d8a94458SPaul Walmsley * 10d8a94458SPaul Walmsley * The OMAP2 processor can be run at several discrete 'PRCM configurations'. 11d8a94458SPaul Walmsley * These configurations are characterized by voltage and speed for clocks. 12d8a94458SPaul Walmsley * The device is only validated for certain combinations. One way to express 13ca6eccb3SPaul Walmsley * these combinations is via the 'ratios' which the clocks operate with 14d8a94458SPaul Walmsley * respect to each other. These ratio sets are for a given voltage/DPLL 15ca6eccb3SPaul Walmsley * setting. All configurations can be described by a DPLL setting and a ratio. 16d8a94458SPaul Walmsley * 17d8a94458SPaul Walmsley * 2430 differs from 2420 in that there are no more phase synchronizers used. 18d8a94458SPaul Walmsley * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs 19d8a94458SPaul Walmsley * 2430 (iva2.1, NOdsp, mdm) 20d8a94458SPaul Walmsley * 21d8a94458SPaul Walmsley * XXX Missing voltage data. 22ca6eccb3SPaul Walmsley * XXX Missing 19.2MHz sys_clk rate sets. 23d8a94458SPaul Walmsley * 24d8a94458SPaul Walmsley * THe format described in this file is deprecated. Once a reasonable 25d8a94458SPaul Walmsley * OPP API exists, the data in this file should be converted to use it. 26d8a94458SPaul Walmsley * 27d8a94458SPaul Walmsley * This is technically part of the OMAP2xxx clock code. 28d8a94458SPaul Walmsley */ 29d8a94458SPaul Walmsley 30dbc04161STony Lindgren #include <linux/kernel.h> 312c799cefSTony Lindgren 32d8a94458SPaul Walmsley #include "opp2xxx.h" 33d8a94458SPaul Walmsley #include "sdrc.h" 34d8a94458SPaul Walmsley #include "clock.h" 35d8a94458SPaul Walmsley 36ca6eccb3SPaul Walmsley /* 37ca6eccb3SPaul Walmsley * Key dividers which make up a PRCM set. Ratios for a PRCM are mandated. 38d8a94458SPaul Walmsley * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU, 39d8a94458SPaul Walmsley * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL, 40d8a94458SPaul Walmsley * CM_CLKSEL2_PLL, CM_CLKSEL_MDM 41d8a94458SPaul Walmsley * 42ca6eccb3SPaul Walmsley * Filling in table based on 2430-SDPs variants available. There are 43ca6eccb3SPaul Walmsley * quite a few more rate combinations which could be defined. 44d8a94458SPaul Walmsley * 45ca6eccb3SPaul Walmsley * When multiple values are defined the start up will try and choose 46ca6eccb3SPaul Walmsley * the fastest one. If a 'fast' value is defined, then automatically, 47ca6eccb3SPaul Walmsley * the /2 one should be included as it can be used. Generally having 48ca6eccb3SPaul Walmsley * more than one fast set does not make sense, as static timings need 49ca6eccb3SPaul Walmsley * to be changed to change the set. The exception is the bypass 50ca6eccb3SPaul Walmsley * setting which is available for low power bypass. 51d8a94458SPaul Walmsley * 52d8a94458SPaul Walmsley * Note: This table needs to be sorted, fastest to slowest. 53ca6eccb3SPaul Walmsley */ 54d8a94458SPaul Walmsley const struct prcm_config omap2430_rate_table[] = { 55d8a94458SPaul Walmsley /* PRCM #4 - ratio2 (ES2.1) - FAST */ 56d8a94458SPaul Walmsley {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */ 57d8a94458SPaul Walmsley R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL, 58d8a94458SPaul Walmsley R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL, 59d8a94458SPaul Walmsley MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL, 60d8a94458SPaul Walmsley SDRC_RFR_CTRL_133MHz, 61d8a94458SPaul Walmsley RATE_IN_243X}, 62d8a94458SPaul Walmsley 63d8a94458SPaul Walmsley /* PRCM #2 - ratio1 (ES2) - FAST */ 64d8a94458SPaul Walmsley {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */ 65d8a94458SPaul Walmsley R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL, 66d8a94458SPaul Walmsley R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL, 67d8a94458SPaul Walmsley MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL, 68d8a94458SPaul Walmsley SDRC_RFR_CTRL_165MHz, 69d8a94458SPaul Walmsley RATE_IN_243X}, 70d8a94458SPaul Walmsley 71d8a94458SPaul Walmsley /* PRCM #5a - ratio1 - FAST */ 72d8a94458SPaul Walmsley {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */ 73d8a94458SPaul Walmsley R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL, 74d8a94458SPaul Walmsley R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL, 75d8a94458SPaul Walmsley MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL, 76d8a94458SPaul Walmsley SDRC_RFR_CTRL_133MHz, 77d8a94458SPaul Walmsley RATE_IN_243X}, 78d8a94458SPaul Walmsley 79d8a94458SPaul Walmsley /* PRCM #5b - ratio1 - FAST */ 80d8a94458SPaul Walmsley {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */ 81d8a94458SPaul Walmsley R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL, 82d8a94458SPaul Walmsley R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL, 83d8a94458SPaul Walmsley MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL, 84d8a94458SPaul Walmsley SDRC_RFR_CTRL_100MHz, 85d8a94458SPaul Walmsley RATE_IN_243X}, 86d8a94458SPaul Walmsley 87d8a94458SPaul Walmsley /* PRCM #4 - ratio1 (ES2.1) - SLOW */ 88d8a94458SPaul Walmsley {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */ 89d8a94458SPaul Walmsley R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL, 90d8a94458SPaul Walmsley R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL, 91d8a94458SPaul Walmsley MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL, 92d8a94458SPaul Walmsley SDRC_RFR_CTRL_133MHz, 93d8a94458SPaul Walmsley RATE_IN_243X}, 94d8a94458SPaul Walmsley 95d8a94458SPaul Walmsley /* PRCM #2 - ratio1 (ES2) - SLOW */ 96d8a94458SPaul Walmsley {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */ 97d8a94458SPaul Walmsley R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL, 98d8a94458SPaul Walmsley R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL, 99d8a94458SPaul Walmsley MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL, 100d8a94458SPaul Walmsley SDRC_RFR_CTRL_165MHz, 101d8a94458SPaul Walmsley RATE_IN_243X}, 102d8a94458SPaul Walmsley 103d8a94458SPaul Walmsley /* PRCM #5a - ratio1 - SLOW */ 104d8a94458SPaul Walmsley {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */ 105d8a94458SPaul Walmsley R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL, 106d8a94458SPaul Walmsley R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL, 107d8a94458SPaul Walmsley MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL, 108d8a94458SPaul Walmsley SDRC_RFR_CTRL_133MHz, 109d8a94458SPaul Walmsley RATE_IN_243X}, 110d8a94458SPaul Walmsley 111d8a94458SPaul Walmsley /* PRCM #5b - ratio1 - SLOW*/ 112d8a94458SPaul Walmsley {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */ 113d8a94458SPaul Walmsley R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL, 114d8a94458SPaul Walmsley R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL, 115d8a94458SPaul Walmsley MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL, 116d8a94458SPaul Walmsley SDRC_RFR_CTRL_100MHz, 117d8a94458SPaul Walmsley RATE_IN_243X}, 118d8a94458SPaul Walmsley 119d8a94458SPaul Walmsley /* PRCM-boot/bypass */ 1206a53bc75SRussell King {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13MHz */ 121d8a94458SPaul Walmsley RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL, 122d8a94458SPaul Walmsley RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL, 123d8a94458SPaul Walmsley MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL, 124d8a94458SPaul Walmsley SDRC_RFR_CTRL_BYPASS, 125d8a94458SPaul Walmsley RATE_IN_243X}, 126d8a94458SPaul Walmsley 127d8a94458SPaul Walmsley /* PRCM-boot/bypass */ 1286a53bc75SRussell King {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12MHz */ 129d8a94458SPaul Walmsley RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL, 130d8a94458SPaul Walmsley RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL, 131d8a94458SPaul Walmsley MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL, 132d8a94458SPaul Walmsley SDRC_RFR_CTRL_BYPASS, 133d8a94458SPaul Walmsley RATE_IN_243X}, 134d8a94458SPaul Walmsley 135d8a94458SPaul Walmsley { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, 136d8a94458SPaul Walmsley }; 137