1b2b9762fSSantosh Shilimkar /* 2b2b9762fSSantosh Shilimkar * OMAP MPUSS low power code 3b2b9762fSSantosh Shilimkar * 4b2b9762fSSantosh Shilimkar * Copyright (C) 2011 Texas Instruments, Inc. 5b2b9762fSSantosh Shilimkar * Santosh Shilimkar <santosh.shilimkar@ti.com> 6b2b9762fSSantosh Shilimkar * 7b2b9762fSSantosh Shilimkar * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU 8b2b9762fSSantosh Shilimkar * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller, 9b2b9762fSSantosh Shilimkar * CPU0 and CPU1 LPRM modules. 10b2b9762fSSantosh Shilimkar * CPU0, CPU1 and MPUSS each have there own power domain and 11b2b9762fSSantosh Shilimkar * hence multiple low power combinations of MPUSS are possible. 12b2b9762fSSantosh Shilimkar * 13b2b9762fSSantosh Shilimkar * The CPU0 and CPU1 can't support Closed switch Retention (CSWR) 14b2b9762fSSantosh Shilimkar * because the mode is not supported by hw constraints of dormant 15b2b9762fSSantosh Shilimkar * mode. While waking up from the dormant mode, a reset signal 16b2b9762fSSantosh Shilimkar * to the Cortex-A9 processor must be asserted by the external 17b2b9762fSSantosh Shilimkar * power controller. 18b2b9762fSSantosh Shilimkar * 19b2b9762fSSantosh Shilimkar * With architectural inputs and hardware recommendations, only 20b2b9762fSSantosh Shilimkar * below modes are supported from power gain vs latency point of view. 21b2b9762fSSantosh Shilimkar * 22b2b9762fSSantosh Shilimkar * CPU0 CPU1 MPUSS 23b2b9762fSSantosh Shilimkar * ---------------------------------------------- 24b2b9762fSSantosh Shilimkar * ON ON ON 25b2b9762fSSantosh Shilimkar * ON(Inactive) OFF ON(Inactive) 26b2b9762fSSantosh Shilimkar * OFF OFF CSWR 273ba2a739SSantosh Shilimkar * OFF OFF OSWR 283ba2a739SSantosh Shilimkar * OFF OFF OFF(Device OFF *TBD) 29b2b9762fSSantosh Shilimkar * ---------------------------------------------- 30b2b9762fSSantosh Shilimkar * 31b2b9762fSSantosh Shilimkar * Note: CPU0 is the master core and it is the last CPU to go down 32b2b9762fSSantosh Shilimkar * and first to wake-up when MPUSS low power states are excercised 33b2b9762fSSantosh Shilimkar * 34b2b9762fSSantosh Shilimkar * 35b2b9762fSSantosh Shilimkar * This program is free software; you can redistribute it and/or modify 36b2b9762fSSantosh Shilimkar * it under the terms of the GNU General Public License version 2 as 37b2b9762fSSantosh Shilimkar * published by the Free Software Foundation. 38b2b9762fSSantosh Shilimkar */ 39b2b9762fSSantosh Shilimkar 40b2b9762fSSantosh Shilimkar #include <linux/kernel.h> 41b2b9762fSSantosh Shilimkar #include <linux/io.h> 42b2b9762fSSantosh Shilimkar #include <linux/errno.h> 43b2b9762fSSantosh Shilimkar #include <linux/linkage.h> 44b2b9762fSSantosh Shilimkar #include <linux/smp.h> 45b2b9762fSSantosh Shilimkar 46b2b9762fSSantosh Shilimkar #include <asm/cacheflush.h> 47b2b9762fSSantosh Shilimkar #include <asm/tlbflush.h> 48b2b9762fSSantosh Shilimkar #include <asm/smp_scu.h> 49b2b9762fSSantosh Shilimkar #include <asm/pgalloc.h> 50b2b9762fSSantosh Shilimkar #include <asm/suspend.h> 515e94c6e3SSantosh Shilimkar #include <asm/hardware/cache-l2x0.h> 52b2b9762fSSantosh Shilimkar 53b2b9762fSSantosh Shilimkar #include <plat/omap44xx.h> 54b2b9762fSSantosh Shilimkar 55b2b9762fSSantosh Shilimkar #include "common.h" 56b2b9762fSSantosh Shilimkar #include "omap4-sar-layout.h" 57b2b9762fSSantosh Shilimkar #include "pm.h" 583ba2a739SSantosh Shilimkar #include "prcm_mpu44xx.h" 593ba2a739SSantosh Shilimkar #include "prminst44xx.h" 603ba2a739SSantosh Shilimkar #include "prcm44xx.h" 613ba2a739SSantosh Shilimkar #include "prm44xx.h" 623ba2a739SSantosh Shilimkar #include "prm-regbits-44xx.h" 63b2b9762fSSantosh Shilimkar 64b2b9762fSSantosh Shilimkar #ifdef CONFIG_SMP 65b2b9762fSSantosh Shilimkar 66b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info { 67b2b9762fSSantosh Shilimkar struct powerdomain *pwrdm; 68b2b9762fSSantosh Shilimkar void __iomem *scu_sar_addr; 69b2b9762fSSantosh Shilimkar void __iomem *wkup_sar_addr; 705e94c6e3SSantosh Shilimkar void __iomem *l2x0_sar_addr; 71b2b9762fSSantosh Shilimkar }; 72b2b9762fSSantosh Shilimkar 73b2b9762fSSantosh Shilimkar static DEFINE_PER_CPU(struct omap4_cpu_pm_info, omap4_pm_info); 74e44f9a77SSantosh Shilimkar static struct powerdomain *mpuss_pd; 755e94c6e3SSantosh Shilimkar static void __iomem *sar_base; 76b2b9762fSSantosh Shilimkar 77b2b9762fSSantosh Shilimkar /* 78b2b9762fSSantosh Shilimkar * Program the wakeup routine address for the CPU0 and CPU1 79b2b9762fSSantosh Shilimkar * used for OFF or DORMANT wakeup. 80b2b9762fSSantosh Shilimkar */ 81b2b9762fSSantosh Shilimkar static inline void set_cpu_wakeup_addr(unsigned int cpu_id, u32 addr) 82b2b9762fSSantosh Shilimkar { 83b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 84b2b9762fSSantosh Shilimkar 85b2b9762fSSantosh Shilimkar __raw_writel(addr, pm_info->wkup_sar_addr); 86b2b9762fSSantosh Shilimkar } 87b2b9762fSSantosh Shilimkar 88b2b9762fSSantosh Shilimkar /* 89b2b9762fSSantosh Shilimkar * Set the CPUx powerdomain's previous power state 90b2b9762fSSantosh Shilimkar */ 91b2b9762fSSantosh Shilimkar static inline void set_cpu_next_pwrst(unsigned int cpu_id, 92b2b9762fSSantosh Shilimkar unsigned int power_state) 93b2b9762fSSantosh Shilimkar { 94b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 95b2b9762fSSantosh Shilimkar 96b2b9762fSSantosh Shilimkar pwrdm_set_next_pwrst(pm_info->pwrdm, power_state); 97b2b9762fSSantosh Shilimkar } 98b2b9762fSSantosh Shilimkar 99b2b9762fSSantosh Shilimkar /* 100b2b9762fSSantosh Shilimkar * Read CPU's previous power state 101b2b9762fSSantosh Shilimkar */ 102b2b9762fSSantosh Shilimkar static inline unsigned int read_cpu_prev_pwrst(unsigned int cpu_id) 103b2b9762fSSantosh Shilimkar { 104b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 105b2b9762fSSantosh Shilimkar 106b2b9762fSSantosh Shilimkar return pwrdm_read_prev_pwrst(pm_info->pwrdm); 107b2b9762fSSantosh Shilimkar } 108b2b9762fSSantosh Shilimkar 109b2b9762fSSantosh Shilimkar /* 110b2b9762fSSantosh Shilimkar * Clear the CPUx powerdomain's previous power state 111b2b9762fSSantosh Shilimkar */ 112b2b9762fSSantosh Shilimkar static inline void clear_cpu_prev_pwrst(unsigned int cpu_id) 113b2b9762fSSantosh Shilimkar { 114b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 115b2b9762fSSantosh Shilimkar 116b2b9762fSSantosh Shilimkar pwrdm_clear_all_prev_pwrst(pm_info->pwrdm); 117b2b9762fSSantosh Shilimkar } 118b2b9762fSSantosh Shilimkar 119b2b9762fSSantosh Shilimkar /* 120b2b9762fSSantosh Shilimkar * Store the SCU power status value to scratchpad memory 121b2b9762fSSantosh Shilimkar */ 122b2b9762fSSantosh Shilimkar static void scu_pwrst_prepare(unsigned int cpu_id, unsigned int cpu_state) 123b2b9762fSSantosh Shilimkar { 124b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 125b2b9762fSSantosh Shilimkar u32 scu_pwr_st; 126b2b9762fSSantosh Shilimkar 127b2b9762fSSantosh Shilimkar switch (cpu_state) { 128b2b9762fSSantosh Shilimkar case PWRDM_POWER_RET: 129b2b9762fSSantosh Shilimkar scu_pwr_st = SCU_PM_DORMANT; 130b2b9762fSSantosh Shilimkar break; 131b2b9762fSSantosh Shilimkar case PWRDM_POWER_OFF: 132b2b9762fSSantosh Shilimkar scu_pwr_st = SCU_PM_POWEROFF; 133b2b9762fSSantosh Shilimkar break; 134b2b9762fSSantosh Shilimkar case PWRDM_POWER_ON: 135b2b9762fSSantosh Shilimkar case PWRDM_POWER_INACTIVE: 136b2b9762fSSantosh Shilimkar default: 137b2b9762fSSantosh Shilimkar scu_pwr_st = SCU_PM_NORMAL; 138b2b9762fSSantosh Shilimkar break; 139b2b9762fSSantosh Shilimkar } 140b2b9762fSSantosh Shilimkar 141b2b9762fSSantosh Shilimkar __raw_writel(scu_pwr_st, pm_info->scu_sar_addr); 142b2b9762fSSantosh Shilimkar } 143b2b9762fSSantosh Shilimkar 1443ba2a739SSantosh Shilimkar /* Helper functions for MPUSS OSWR */ 1453ba2a739SSantosh Shilimkar static inline void mpuss_clear_prev_logic_pwrst(void) 1463ba2a739SSantosh Shilimkar { 1473ba2a739SSantosh Shilimkar u32 reg; 1483ba2a739SSantosh Shilimkar 1493ba2a739SSantosh Shilimkar reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION, 1503ba2a739SSantosh Shilimkar OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET); 1513ba2a739SSantosh Shilimkar omap4_prminst_write_inst_reg(reg, OMAP4430_PRM_PARTITION, 1523ba2a739SSantosh Shilimkar OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET); 1533ba2a739SSantosh Shilimkar } 1543ba2a739SSantosh Shilimkar 1553ba2a739SSantosh Shilimkar static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id) 1563ba2a739SSantosh Shilimkar { 1573ba2a739SSantosh Shilimkar u32 reg; 1583ba2a739SSantosh Shilimkar 1593ba2a739SSantosh Shilimkar if (cpu_id) { 1603ba2a739SSantosh Shilimkar reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST, 1613ba2a739SSantosh Shilimkar OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET); 1623ba2a739SSantosh Shilimkar omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU1_INST, 1633ba2a739SSantosh Shilimkar OMAP4_RM_CPU1_CPU1_CONTEXT_OFFSET); 1643ba2a739SSantosh Shilimkar } else { 1653ba2a739SSantosh Shilimkar reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST, 1663ba2a739SSantosh Shilimkar OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET); 1673ba2a739SSantosh Shilimkar omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU0_INST, 1683ba2a739SSantosh Shilimkar OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET); 1693ba2a739SSantosh Shilimkar } 1703ba2a739SSantosh Shilimkar } 1713ba2a739SSantosh Shilimkar 1723ba2a739SSantosh Shilimkar /** 1733ba2a739SSantosh Shilimkar * omap4_mpuss_read_prev_context_state: 1743ba2a739SSantosh Shilimkar * Function returns the MPUSS previous context state 1753ba2a739SSantosh Shilimkar */ 1763ba2a739SSantosh Shilimkar u32 omap4_mpuss_read_prev_context_state(void) 1773ba2a739SSantosh Shilimkar { 1783ba2a739SSantosh Shilimkar u32 reg; 1793ba2a739SSantosh Shilimkar 1803ba2a739SSantosh Shilimkar reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION, 1813ba2a739SSantosh Shilimkar OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET); 1823ba2a739SSantosh Shilimkar reg &= OMAP4430_LOSTCONTEXT_DFF_MASK; 1833ba2a739SSantosh Shilimkar return reg; 1843ba2a739SSantosh Shilimkar } 1853ba2a739SSantosh Shilimkar 1865e94c6e3SSantosh Shilimkar /* 1875e94c6e3SSantosh Shilimkar * Store the CPU cluster state for L2X0 low power operations. 1885e94c6e3SSantosh Shilimkar */ 1895e94c6e3SSantosh Shilimkar static void l2x0_pwrst_prepare(unsigned int cpu_id, unsigned int save_state) 1905e94c6e3SSantosh Shilimkar { 1915e94c6e3SSantosh Shilimkar struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id); 1925e94c6e3SSantosh Shilimkar 1935e94c6e3SSantosh Shilimkar __raw_writel(save_state, pm_info->l2x0_sar_addr); 1945e94c6e3SSantosh Shilimkar } 1955e94c6e3SSantosh Shilimkar 1965e94c6e3SSantosh Shilimkar /* 1975e94c6e3SSantosh Shilimkar * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to 1985e94c6e3SSantosh Shilimkar * in every restore MPUSS OFF path. 1995e94c6e3SSantosh Shilimkar */ 2005e94c6e3SSantosh Shilimkar #ifdef CONFIG_CACHE_L2X0 2015e94c6e3SSantosh Shilimkar static void save_l2x0_context(void) 2025e94c6e3SSantosh Shilimkar { 2035e94c6e3SSantosh Shilimkar u32 val; 2045e94c6e3SSantosh Shilimkar void __iomem *l2x0_base = omap4_get_l2cache_base(); 2055e94c6e3SSantosh Shilimkar 2065e94c6e3SSantosh Shilimkar val = __raw_readl(l2x0_base + L2X0_AUX_CTRL); 2075e94c6e3SSantosh Shilimkar __raw_writel(val, sar_base + L2X0_AUXCTRL_OFFSET); 2085e94c6e3SSantosh Shilimkar val = __raw_readl(l2x0_base + L2X0_PREFETCH_CTRL); 2095e94c6e3SSantosh Shilimkar __raw_writel(val, sar_base + L2X0_PREFETCH_CTRL_OFFSET); 2105e94c6e3SSantosh Shilimkar } 2115e94c6e3SSantosh Shilimkar #else 2125e94c6e3SSantosh Shilimkar static void save_l2x0_context(void) 2135e94c6e3SSantosh Shilimkar {} 2145e94c6e3SSantosh Shilimkar #endif 2155e94c6e3SSantosh Shilimkar 216b2b9762fSSantosh Shilimkar /** 217b2b9762fSSantosh Shilimkar * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function 218b2b9762fSSantosh Shilimkar * The purpose of this function is to manage low power programming 219b2b9762fSSantosh Shilimkar * of OMAP4 MPUSS subsystem 220b2b9762fSSantosh Shilimkar * @cpu : CPU ID 221b2b9762fSSantosh Shilimkar * @power_state: Low power state. 222e44f9a77SSantosh Shilimkar * 223e44f9a77SSantosh Shilimkar * MPUSS states for the context save: 224e44f9a77SSantosh Shilimkar * save_state = 225e44f9a77SSantosh Shilimkar * 0 - Nothing lost and no need to save: MPUSS INACTIVE 226e44f9a77SSantosh Shilimkar * 1 - CPUx L1 and logic lost: MPUSS CSWR 227e44f9a77SSantosh Shilimkar * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR 228e44f9a77SSantosh Shilimkar * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF 229b2b9762fSSantosh Shilimkar */ 230b2b9762fSSantosh Shilimkar int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state) 231b2b9762fSSantosh Shilimkar { 232b2b9762fSSantosh Shilimkar unsigned int save_state = 0; 233b2b9762fSSantosh Shilimkar unsigned int wakeup_cpu; 234b2b9762fSSantosh Shilimkar 235b2b9762fSSantosh Shilimkar if (omap_rev() == OMAP4430_REV_ES1_0) 236b2b9762fSSantosh Shilimkar return -ENXIO; 237b2b9762fSSantosh Shilimkar 238b2b9762fSSantosh Shilimkar switch (power_state) { 239b2b9762fSSantosh Shilimkar case PWRDM_POWER_ON: 240b2b9762fSSantosh Shilimkar case PWRDM_POWER_INACTIVE: 241b2b9762fSSantosh Shilimkar save_state = 0; 242b2b9762fSSantosh Shilimkar break; 243b2b9762fSSantosh Shilimkar case PWRDM_POWER_OFF: 244b2b9762fSSantosh Shilimkar save_state = 1; 245b2b9762fSSantosh Shilimkar break; 246b2b9762fSSantosh Shilimkar case PWRDM_POWER_RET: 247b2b9762fSSantosh Shilimkar default: 248b2b9762fSSantosh Shilimkar /* 249b2b9762fSSantosh Shilimkar * CPUx CSWR is invalid hardware state. Also CPUx OSWR 250b2b9762fSSantosh Shilimkar * doesn't make much scense, since logic is lost and $L1 251b2b9762fSSantosh Shilimkar * needs to be cleaned because of coherency. This makes 252b2b9762fSSantosh Shilimkar * CPUx OSWR equivalent to CPUX OFF and hence not supported 253b2b9762fSSantosh Shilimkar */ 254b2b9762fSSantosh Shilimkar WARN_ON(1); 255b2b9762fSSantosh Shilimkar return -ENXIO; 256b2b9762fSSantosh Shilimkar } 257b2b9762fSSantosh Shilimkar 258*e0555489SKevin Hilman pwrdm_pre_transition(NULL); 25949404dd0SSantosh Shilimkar 2603ba2a739SSantosh Shilimkar /* 2613ba2a739SSantosh Shilimkar * Check MPUSS next state and save interrupt controller if needed. 2623ba2a739SSantosh Shilimkar * In MPUSS OSWR or device OFF, interrupt controller contest is lost. 2633ba2a739SSantosh Shilimkar */ 2643ba2a739SSantosh Shilimkar mpuss_clear_prev_logic_pwrst(); 2653ba2a739SSantosh Shilimkar if ((pwrdm_read_next_pwrst(mpuss_pd) == PWRDM_POWER_RET) && 2663ba2a739SSantosh Shilimkar (pwrdm_read_logic_retst(mpuss_pd) == PWRDM_POWER_OFF)) 2673ba2a739SSantosh Shilimkar save_state = 2; 2683ba2a739SSantosh Shilimkar 2693ba2a739SSantosh Shilimkar cpu_clear_prev_logic_pwrst(cpu); 270b2b9762fSSantosh Shilimkar set_cpu_next_pwrst(cpu, power_state); 271b2b9762fSSantosh Shilimkar set_cpu_wakeup_addr(cpu, virt_to_phys(omap4_cpu_resume)); 272b2b9762fSSantosh Shilimkar scu_pwrst_prepare(cpu, power_state); 2735e94c6e3SSantosh Shilimkar l2x0_pwrst_prepare(cpu, save_state); 274b2b9762fSSantosh Shilimkar 275b2b9762fSSantosh Shilimkar /* 276b2b9762fSSantosh Shilimkar * Call low level function with targeted low power state. 277b2b9762fSSantosh Shilimkar */ 278b2b9762fSSantosh Shilimkar cpu_suspend(save_state, omap4_finish_suspend); 279b2b9762fSSantosh Shilimkar 280b2b9762fSSantosh Shilimkar /* 281b2b9762fSSantosh Shilimkar * Restore the CPUx power state to ON otherwise CPUx 282b2b9762fSSantosh Shilimkar * power domain can transitions to programmed low power 283b2b9762fSSantosh Shilimkar * state while doing WFI outside the low powe code. On 284b2b9762fSSantosh Shilimkar * secure devices, CPUx does WFI which can result in 285b2b9762fSSantosh Shilimkar * domain transition 286b2b9762fSSantosh Shilimkar */ 287b2b9762fSSantosh Shilimkar wakeup_cpu = smp_processor_id(); 288b2b9762fSSantosh Shilimkar set_cpu_next_pwrst(wakeup_cpu, PWRDM_POWER_ON); 289b2b9762fSSantosh Shilimkar 290*e0555489SKevin Hilman pwrdm_post_transition(NULL); 29149404dd0SSantosh Shilimkar 292b2b9762fSSantosh Shilimkar return 0; 293b2b9762fSSantosh Shilimkar } 294b2b9762fSSantosh Shilimkar 295b5b4f288SSantosh Shilimkar /** 296b5b4f288SSantosh Shilimkar * omap4_hotplug_cpu: OMAP4 CPU hotplug entry 297b5b4f288SSantosh Shilimkar * @cpu : CPU ID 298b5b4f288SSantosh Shilimkar * @power_state: CPU low power state. 299b5b4f288SSantosh Shilimkar */ 300ccdeed62SSantosh Shilimkar int __cpuinit omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state) 301b5b4f288SSantosh Shilimkar { 302b5b4f288SSantosh Shilimkar unsigned int cpu_state = 0; 303b5b4f288SSantosh Shilimkar 304b5b4f288SSantosh Shilimkar if (omap_rev() == OMAP4430_REV_ES1_0) 305b5b4f288SSantosh Shilimkar return -ENXIO; 306b5b4f288SSantosh Shilimkar 307b5b4f288SSantosh Shilimkar if (power_state == PWRDM_POWER_OFF) 308b5b4f288SSantosh Shilimkar cpu_state = 1; 309b5b4f288SSantosh Shilimkar 310b5b4f288SSantosh Shilimkar clear_cpu_prev_pwrst(cpu); 311b5b4f288SSantosh Shilimkar set_cpu_next_pwrst(cpu, power_state); 312b5b4f288SSantosh Shilimkar set_cpu_wakeup_addr(cpu, virt_to_phys(omap_secondary_startup)); 313b5b4f288SSantosh Shilimkar scu_pwrst_prepare(cpu, power_state); 314b5b4f288SSantosh Shilimkar 315b5b4f288SSantosh Shilimkar /* 316b5b4f288SSantosh Shilimkar * CPU never retuns back if targetted power state is OFF mode. 317b5b4f288SSantosh Shilimkar * CPU ONLINE follows normal CPU ONLINE ptah via 318b5b4f288SSantosh Shilimkar * omap_secondary_startup(). 319b5b4f288SSantosh Shilimkar */ 320b5b4f288SSantosh Shilimkar omap4_finish_suspend(cpu_state); 321b5b4f288SSantosh Shilimkar 322b5b4f288SSantosh Shilimkar set_cpu_next_pwrst(cpu, PWRDM_POWER_ON); 323b5b4f288SSantosh Shilimkar return 0; 324b5b4f288SSantosh Shilimkar } 325b5b4f288SSantosh Shilimkar 326b5b4f288SSantosh Shilimkar 327b2b9762fSSantosh Shilimkar /* 328b2b9762fSSantosh Shilimkar * Initialise OMAP4 MPUSS 329b2b9762fSSantosh Shilimkar */ 330b2b9762fSSantosh Shilimkar int __init omap4_mpuss_init(void) 331b2b9762fSSantosh Shilimkar { 332b2b9762fSSantosh Shilimkar struct omap4_cpu_pm_info *pm_info; 333b2b9762fSSantosh Shilimkar 334b2b9762fSSantosh Shilimkar if (omap_rev() == OMAP4430_REV_ES1_0) { 335b2b9762fSSantosh Shilimkar WARN(1, "Power Management not supported on OMAP4430 ES1.0\n"); 336b2b9762fSSantosh Shilimkar return -ENODEV; 337b2b9762fSSantosh Shilimkar } 338b2b9762fSSantosh Shilimkar 3395e94c6e3SSantosh Shilimkar sar_base = omap4_get_sar_ram_base(); 3405e94c6e3SSantosh Shilimkar 341b2b9762fSSantosh Shilimkar /* Initilaise per CPU PM information */ 342b2b9762fSSantosh Shilimkar pm_info = &per_cpu(omap4_pm_info, 0x0); 343b2b9762fSSantosh Shilimkar pm_info->scu_sar_addr = sar_base + SCU_OFFSET0; 344b2b9762fSSantosh Shilimkar pm_info->wkup_sar_addr = sar_base + CPU0_WAKEUP_NS_PA_ADDR_OFFSET; 3455e94c6e3SSantosh Shilimkar pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET0; 346b2b9762fSSantosh Shilimkar pm_info->pwrdm = pwrdm_lookup("cpu0_pwrdm"); 347b2b9762fSSantosh Shilimkar if (!pm_info->pwrdm) { 348b2b9762fSSantosh Shilimkar pr_err("Lookup failed for CPU0 pwrdm\n"); 349b2b9762fSSantosh Shilimkar return -ENODEV; 350b2b9762fSSantosh Shilimkar } 351b2b9762fSSantosh Shilimkar 352b2b9762fSSantosh Shilimkar /* Clear CPU previous power domain state */ 353b2b9762fSSantosh Shilimkar pwrdm_clear_all_prev_pwrst(pm_info->pwrdm); 3543ba2a739SSantosh Shilimkar cpu_clear_prev_logic_pwrst(0); 355b2b9762fSSantosh Shilimkar 356b2b9762fSSantosh Shilimkar /* Initialise CPU0 power domain state to ON */ 357b2b9762fSSantosh Shilimkar pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON); 358b2b9762fSSantosh Shilimkar 359b2b9762fSSantosh Shilimkar pm_info = &per_cpu(omap4_pm_info, 0x1); 360b2b9762fSSantosh Shilimkar pm_info->scu_sar_addr = sar_base + SCU_OFFSET1; 361b2b9762fSSantosh Shilimkar pm_info->wkup_sar_addr = sar_base + CPU1_WAKEUP_NS_PA_ADDR_OFFSET; 3625e94c6e3SSantosh Shilimkar pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET1; 363b2b9762fSSantosh Shilimkar pm_info->pwrdm = pwrdm_lookup("cpu1_pwrdm"); 364b2b9762fSSantosh Shilimkar if (!pm_info->pwrdm) { 365b2b9762fSSantosh Shilimkar pr_err("Lookup failed for CPU1 pwrdm\n"); 366b2b9762fSSantosh Shilimkar return -ENODEV; 367b2b9762fSSantosh Shilimkar } 368b2b9762fSSantosh Shilimkar 369b2b9762fSSantosh Shilimkar /* Clear CPU previous power domain state */ 370b2b9762fSSantosh Shilimkar pwrdm_clear_all_prev_pwrst(pm_info->pwrdm); 3713ba2a739SSantosh Shilimkar cpu_clear_prev_logic_pwrst(1); 372b2b9762fSSantosh Shilimkar 373b2b9762fSSantosh Shilimkar /* Initialise CPU1 power domain state to ON */ 374b2b9762fSSantosh Shilimkar pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON); 375b2b9762fSSantosh Shilimkar 376e44f9a77SSantosh Shilimkar mpuss_pd = pwrdm_lookup("mpu_pwrdm"); 377e44f9a77SSantosh Shilimkar if (!mpuss_pd) { 378e44f9a77SSantosh Shilimkar pr_err("Failed to lookup MPUSS power domain\n"); 379e44f9a77SSantosh Shilimkar return -ENODEV; 380e44f9a77SSantosh Shilimkar } 381e44f9a77SSantosh Shilimkar pwrdm_clear_all_prev_pwrst(mpuss_pd); 3823ba2a739SSantosh Shilimkar mpuss_clear_prev_logic_pwrst(); 383e44f9a77SSantosh Shilimkar 384b2b9762fSSantosh Shilimkar /* Save device type on scratchpad for low level code to use */ 385b2b9762fSSantosh Shilimkar if (omap_type() != OMAP2_DEVICE_TYPE_GP) 386b2b9762fSSantosh Shilimkar __raw_writel(1, sar_base + OMAP_TYPE_OFFSET); 387b2b9762fSSantosh Shilimkar else 388b2b9762fSSantosh Shilimkar __raw_writel(0, sar_base + OMAP_TYPE_OFFSET); 389b2b9762fSSantosh Shilimkar 3905e94c6e3SSantosh Shilimkar save_l2x0_context(); 3915e94c6e3SSantosh Shilimkar 392b2b9762fSSantosh Shilimkar return 0; 393b2b9762fSSantosh Shilimkar } 394b2b9762fSSantosh Shilimkar 395b2b9762fSSantosh Shilimkar #endif 396