11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren 201dbae815STony Lindgren #include <linux/module.h> 211dbae815STony Lindgren #include <linux/kernel.h> 221dbae815STony Lindgren #include <linux/init.h> 23fced80c7SRussell King #include <linux/io.h> 242f135eafSPaul Walmsley #include <linux/clk.h> 2591773a00STomi Valkeinen #include <linux/omapfb.h> 261dbae815STony Lindgren 27120db2cbSTony Lindgren #include <asm/tlb.h> 28120db2cbSTony Lindgren 29120db2cbSTony Lindgren #include <asm/mach/map.h> 30120db2cbSTony Lindgren 31ce491cf8STony Lindgren #include <plat/sram.h> 32ce491cf8STony Lindgren #include <plat/sdrc.h> 33ce491cf8STony Lindgren #include <plat/gpmc.h> 34ce491cf8STony Lindgren #include <plat/serial.h> 35646e3ed1STony Lindgren 36e80a9729SPaul Walmsley #include "clock2xxx.h" 37657ebfadSPaul Walmsley #include "clock3xxx.h" 38e80a9729SPaul Walmsley #include "clock44xx.h" 39b0a330dcSManjunath Kondaiah G #include "io.h" 401dbae815STony Lindgren 41ce491cf8STony Lindgren #include <plat/omap-pm.h> 42ce491cf8STony Lindgren #include <plat/powerdomain.h> 439717100fSPaul Walmsley #include "powerdomains.h" 449717100fSPaul Walmsley 45ce491cf8STony Lindgren #include <plat/clockdomain.h> 46801954d3SPaul Walmsley #include "clockdomains.h" 476f88e9bcSKevin Hilman 48ce491cf8STony Lindgren #include <plat/omap_hwmod.h> 495d190c40STony Lindgren #include <plat/multi.h> 5002bfc030SPaul Walmsley 511dbae815STony Lindgren /* 521dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 531dbae815STony Lindgren * default mapping provided here. 541dbae815STony Lindgren */ 55cc26b3b0SSyed Mohammed, Khasim 56088ef950STony Lindgren #ifdef CONFIG_ARCH_OMAP2 57cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 581dbae815STony Lindgren { 591dbae815STony Lindgren .virtual = L3_24XX_VIRT, 601dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 611dbae815STony Lindgren .length = L3_24XX_SIZE, 621dbae815STony Lindgren .type = MT_DEVICE 631dbae815STony Lindgren }, 6409f21ed4SKyungmin Park { 6509f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 6609f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 6709f21ed4SKyungmin Park .length = L4_24XX_SIZE, 6809f21ed4SKyungmin Park .type = MT_DEVICE 6909f21ed4SKyungmin Park }, 70cc26b3b0SSyed Mohammed, Khasim }; 71cc26b3b0SSyed Mohammed, Khasim 72cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP2420 73cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 741dbae815STony Lindgren { 757adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 767adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 777adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 78c40fae95STony Lindgren .type = MT_DEVICE 79c40fae95STony Lindgren }, 80c40fae95STony Lindgren { 817adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 827adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 837adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 84c40fae95STony Lindgren .type = MT_DEVICE 85c40fae95STony Lindgren }, 86c40fae95STony Lindgren { 877adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 887adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 897adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 901dbae815STony Lindgren .type = MT_DEVICE 91cc26b3b0SSyed Mohammed, Khasim }, 921dbae815STony Lindgren }; 931dbae815STony Lindgren 94cc26b3b0SSyed Mohammed, Khasim #endif 95cc26b3b0SSyed Mohammed, Khasim 96cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP2430 97cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 98cc26b3b0SSyed Mohammed, Khasim { 99cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 100cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 101cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 102cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 103cc26b3b0SSyed Mohammed, Khasim }, 104cc26b3b0SSyed Mohammed, Khasim { 105cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 106cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 107cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 108cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 109cc26b3b0SSyed Mohammed, Khasim }, 110cc26b3b0SSyed Mohammed, Khasim { 111cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 112cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 113cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 114cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 115cc26b3b0SSyed Mohammed, Khasim }, 116cc26b3b0SSyed Mohammed, Khasim { 117cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 118cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 119cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 120cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 121cc26b3b0SSyed Mohammed, Khasim }, 122cc26b3b0SSyed Mohammed, Khasim }; 123cc26b3b0SSyed Mohammed, Khasim #endif 124cc26b3b0SSyed Mohammed, Khasim #endif 125cc26b3b0SSyed Mohammed, Khasim 126a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 127cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 128cc26b3b0SSyed Mohammed, Khasim { 129cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 130cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 131cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 132cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 133cc26b3b0SSyed Mohammed, Khasim }, 134cc26b3b0SSyed Mohammed, Khasim { 135cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 136cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 137cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 138cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 139cc26b3b0SSyed Mohammed, Khasim }, 140cc26b3b0SSyed Mohammed, Khasim { 141cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 142cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 143cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 144cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 145cc26b3b0SSyed Mohammed, Khasim }, 146cc26b3b0SSyed Mohammed, Khasim { 147cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 148cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 149cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 150cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 151cc26b3b0SSyed Mohammed, Khasim }, 152cc26b3b0SSyed Mohammed, Khasim { 153cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 154cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 155cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 156cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 157cc26b3b0SSyed Mohammed, Khasim }, 158cc26b3b0SSyed Mohammed, Khasim { 159cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 160cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 161cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 162cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 163cc26b3b0SSyed Mohammed, Khasim }, 164cc26b3b0SSyed Mohammed, Khasim { 165cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 166cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 167cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 168cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 169cc26b3b0SSyed Mohammed, Khasim }, 170a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 171a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 172a4f57b81STony Lindgren { 173a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 174a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 175a4f57b81STony Lindgren .length = SZ_1M, 176a4f57b81STony Lindgren .type = MT_DEVICE 177a4f57b81STony Lindgren }, 178a4f57b81STony Lindgren #endif 179cc26b3b0SSyed Mohammed, Khasim }; 180cc26b3b0SSyed Mohammed, Khasim #endif 18144169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 18244169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 18344169075SSantosh Shilimkar { 18444169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 18544169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 18644169075SSantosh Shilimkar .length = L3_44XX_SIZE, 18744169075SSantosh Shilimkar .type = MT_DEVICE, 18844169075SSantosh Shilimkar }, 18944169075SSantosh Shilimkar { 19044169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 19144169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 19244169075SSantosh Shilimkar .length = L4_44XX_SIZE, 19344169075SSantosh Shilimkar .type = MT_DEVICE, 19444169075SSantosh Shilimkar }, 19544169075SSantosh Shilimkar { 19644169075SSantosh Shilimkar .virtual = OMAP44XX_GPMC_VIRT, 19744169075SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS), 19844169075SSantosh Shilimkar .length = OMAP44XX_GPMC_SIZE, 19944169075SSantosh Shilimkar .type = MT_DEVICE, 20044169075SSantosh Shilimkar }, 20144169075SSantosh Shilimkar { 202f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF1_VIRT, 203f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS), 204f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF1_SIZE, 205f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 206f5d2d659SSantosh Shilimkar }, 207f5d2d659SSantosh Shilimkar { 208f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF2_VIRT, 209f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS), 210f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF2_SIZE, 211f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 212f5d2d659SSantosh Shilimkar }, 213f5d2d659SSantosh Shilimkar { 214f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_DMM_VIRT, 215f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS), 216f5d2d659SSantosh Shilimkar .length = OMAP44XX_DMM_SIZE, 217f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 218f5d2d659SSantosh Shilimkar }, 219f5d2d659SSantosh Shilimkar { 22044169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 22144169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 22244169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 22344169075SSantosh Shilimkar .type = MT_DEVICE, 22444169075SSantosh Shilimkar }, 22544169075SSantosh Shilimkar { 22644169075SSantosh Shilimkar .virtual = L4_EMU_44XX_VIRT, 22744169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS), 22844169075SSantosh Shilimkar .length = L4_EMU_44XX_SIZE, 22944169075SSantosh Shilimkar .type = MT_DEVICE, 23044169075SSantosh Shilimkar }, 23144169075SSantosh Shilimkar }; 23244169075SSantosh Shilimkar #endif 233cc26b3b0SSyed Mohammed, Khasim 2346fbd55d0STony Lindgren static void __init _omap2_map_common_io(void) 2351dbae815STony Lindgren { 236120db2cbSTony Lindgren /* Normally devicemaps_init() would flush caches and tlb after 237120db2cbSTony Lindgren * mdesc->map_io(), but we must also do it here because of the CPU 238120db2cbSTony Lindgren * revision check below. 239120db2cbSTony Lindgren */ 240120db2cbSTony Lindgren local_flush_tlb_all(); 241120db2cbSTony Lindgren flush_cache_all(); 242120db2cbSTony Lindgren 2431dbae815STony Lindgren omap2_check_revision(); 2441dbae815STony Lindgren omap_sram_init(); 245120db2cbSTony Lindgren } 246120db2cbSTony Lindgren 2476fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP2420 2488185e468SAaro Koskinen void __init omap242x_map_common_io(void) 2496fbd55d0STony Lindgren { 2506fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2516fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2526fbd55d0STony Lindgren _omap2_map_common_io(); 2536fbd55d0STony Lindgren } 2546fbd55d0STony Lindgren #endif 2556fbd55d0STony Lindgren 2566fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP2430 2578185e468SAaro Koskinen void __init omap243x_map_common_io(void) 2586fbd55d0STony Lindgren { 2596fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2606fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2616fbd55d0STony Lindgren _omap2_map_common_io(); 2626fbd55d0STony Lindgren } 2636fbd55d0STony Lindgren #endif 2646fbd55d0STony Lindgren 265a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 2668185e468SAaro Koskinen void __init omap34xx_map_common_io(void) 2676fbd55d0STony Lindgren { 2686fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2696fbd55d0STony Lindgren _omap2_map_common_io(); 2706fbd55d0STony Lindgren } 2716fbd55d0STony Lindgren #endif 2726fbd55d0STony Lindgren 2736fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 2748185e468SAaro Koskinen void __init omap44xx_map_common_io(void) 2756fbd55d0STony Lindgren { 2766fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 2776fbd55d0STony Lindgren _omap2_map_common_io(); 2786fbd55d0STony Lindgren } 2796fbd55d0STony Lindgren #endif 2806fbd55d0STony Lindgren 2812f135eafSPaul Walmsley /* 2822f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 2832f135eafSPaul Walmsley * 2842f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 2852f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 2862f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 2872f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 2882f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 2892f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 2902f135eafSPaul Walmsley */ 2912f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 2922f135eafSPaul Walmsley { 2932f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 2942f135eafSPaul Walmsley int v = -EINVAL; 2952f135eafSPaul Walmsley long rate; 2962f135eafSPaul Walmsley 2972f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 2982f135eafSPaul Walmsley return 0; 2992f135eafSPaul Walmsley 3002f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 3012f135eafSPaul Walmsley if (!dpll3_m2_ck) 3022f135eafSPaul Walmsley return -EINVAL; 3032f135eafSPaul Walmsley 3042f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3052f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3062f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3072f135eafSPaul Walmsley if (v) 3082f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3092f135eafSPaul Walmsley 3102f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3112f135eafSPaul Walmsley 3122f135eafSPaul Walmsley return v; 3132f135eafSPaul Walmsley } 3142f135eafSPaul Walmsley 3155d190c40STony Lindgren /* 3165d190c40STony Lindgren * Initialize asm_irq_base for entry-macro.S 3175d190c40STony Lindgren */ 3185d190c40STony Lindgren static inline void omap_irq_base_init(void) 3195d190c40STony Lindgren { 3205d190c40STony Lindgren extern void __iomem *omap_irq_base; 3215d190c40STony Lindgren 3225d190c40STony Lindgren #ifdef MULTI_OMAP2 3235d190c40STony Lindgren if (cpu_is_omap242x()) 3245d190c40STony Lindgren omap_irq_base = OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE); 3255d190c40STony Lindgren else if (cpu_is_omap34xx()) 3265d190c40STony Lindgren omap_irq_base = OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE); 3275d190c40STony Lindgren else if (cpu_is_omap44xx()) 3285d190c40STony Lindgren omap_irq_base = OMAP2_L4_IO_ADDRESS(OMAP44XX_GIC_CPU_BASE); 3295d190c40STony Lindgren else 3305d190c40STony Lindgren pr_err("Could not initialize omap_irq_base\n"); 3315d190c40STony Lindgren #endif 3325d190c40STony Lindgren } 3335d190c40STony Lindgren 33458cda884SJean Pihet void __init omap2_init_common_hw(struct omap_sdrc_params *sdrc_cs0, 33558cda884SJean Pihet struct omap_sdrc_params *sdrc_cs1) 336120db2cbSTony Lindgren { 33797d60162SPaul Walmsley u8 skip_setup_idle = 0; 33897d60162SPaul Walmsley 3393a759f09SAbhijit Pagare pwrdm_init(powerdomains_omap); 34055ed9694SPaul Walmsley clkdm_init(clockdomains_omap, clkdm_autodeps); 3417359154eSPaul Walmsley if (cpu_is_omap242x()) 3427359154eSPaul Walmsley omap2420_hwmod_init(); 3437359154eSPaul Walmsley else if (cpu_is_omap243x()) 3447359154eSPaul Walmsley omap2430_hwmod_init(); 3457359154eSPaul Walmsley else if (cpu_is_omap34xx()) 3467359154eSPaul Walmsley omap3xxx_hwmod_init(); 34755d2cb08SBenoit Cousson else if (cpu_is_omap44xx()) 34855d2cb08SBenoit Cousson omap44xx_hwmod_init(); 34955d2cb08SBenoit Cousson 3507359154eSPaul Walmsley /* The OPP tables have to be registered before a clk init */ 351c0407a96SPaul Walmsley omap_pm_if_early_init(mpu_opps, dsp_opps, l3_opps); 352e80a9729SPaul Walmsley 35381b34fbeSPaul Walmsley if (cpu_is_omap2420()) 35481b34fbeSPaul Walmsley omap2420_clk_init(); 35581b34fbeSPaul Walmsley else if (cpu_is_omap2430()) 35681b34fbeSPaul Walmsley omap2430_clk_init(); 357e80a9729SPaul Walmsley else if (cpu_is_omap34xx()) 358e80a9729SPaul Walmsley omap3xxx_clk_init(); 359e80a9729SPaul Walmsley else if (cpu_is_omap44xx()) 360e80a9729SPaul Walmsley omap4xxx_clk_init(); 361e80a9729SPaul Walmsley else 362e80a9729SPaul Walmsley pr_err("Could not init clock framework - unknown CPU\n"); 363e80a9729SPaul Walmsley 364b3c6df3aSPaul Walmsley omap_serial_early_init(); 36597d60162SPaul Walmsley 36697d60162SPaul Walmsley #ifndef CONFIG_PM_RUNTIME 36797d60162SPaul Walmsley skip_setup_idle = 1; 36897d60162SPaul Walmsley #endif 36997d60162SPaul Walmsley omap_hwmod_late_init(skip_setup_idle); 370aa4b1f6eSKevin Hilman if (cpu_is_omap24xx() || cpu_is_omap34xx()) { 37158cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 3722f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 373aa4b1f6eSKevin Hilman } 3744bbbc1adSJuha Yrjola gpmc_init(); 3755d190c40STony Lindgren 3765d190c40STony Lindgren omap_irq_base_init(); 3771dbae815STony Lindgren } 378*df1e9d1cSTony Lindgren 379*df1e9d1cSTony Lindgren /* 380*df1e9d1cSTony Lindgren * NOTE: Please use ioremap + __raw_read/write where possible instead of these 381*df1e9d1cSTony Lindgren */ 382*df1e9d1cSTony Lindgren 383*df1e9d1cSTony Lindgren u8 omap_readb(u32 pa) 384*df1e9d1cSTony Lindgren { 385*df1e9d1cSTony Lindgren return __raw_readb(OMAP2_L4_IO_ADDRESS(pa)); 386*df1e9d1cSTony Lindgren } 387*df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readb); 388*df1e9d1cSTony Lindgren 389*df1e9d1cSTony Lindgren u16 omap_readw(u32 pa) 390*df1e9d1cSTony Lindgren { 391*df1e9d1cSTony Lindgren return __raw_readw(OMAP2_L4_IO_ADDRESS(pa)); 392*df1e9d1cSTony Lindgren } 393*df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readw); 394*df1e9d1cSTony Lindgren 395*df1e9d1cSTony Lindgren u32 omap_readl(u32 pa) 396*df1e9d1cSTony Lindgren { 397*df1e9d1cSTony Lindgren return __raw_readl(OMAP2_L4_IO_ADDRESS(pa)); 398*df1e9d1cSTony Lindgren } 399*df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readl); 400*df1e9d1cSTony Lindgren 401*df1e9d1cSTony Lindgren void omap_writeb(u8 v, u32 pa) 402*df1e9d1cSTony Lindgren { 403*df1e9d1cSTony Lindgren __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa)); 404*df1e9d1cSTony Lindgren } 405*df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writeb); 406*df1e9d1cSTony Lindgren 407*df1e9d1cSTony Lindgren void omap_writew(u16 v, u32 pa) 408*df1e9d1cSTony Lindgren { 409*df1e9d1cSTony Lindgren __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa)); 410*df1e9d1cSTony Lindgren } 411*df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writew); 412*df1e9d1cSTony Lindgren 413*df1e9d1cSTony Lindgren void omap_writel(u32 v, u32 pa) 414*df1e9d1cSTony Lindgren { 415*df1e9d1cSTony Lindgren __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa)); 416*df1e9d1cSTony Lindgren } 417*df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writel); 418