xref: /openbmc/linux/arch/arm/mach-omap2/io.c (revision dbc04161048dd5e5c3c58546688a0cc0854051e9)
11dbae815STony Lindgren /*
21dbae815STony Lindgren  * linux/arch/arm/mach-omap2/io.c
31dbae815STony Lindgren  *
41dbae815STony Lindgren  * OMAP2 I/O mapping code
51dbae815STony Lindgren  *
61dbae815STony Lindgren  * Copyright (C) 2005 Nokia Corporation
744169075SSantosh Shilimkar  * Copyright (C) 2007-2009 Texas Instruments
8646e3ed1STony Lindgren  *
9646e3ed1STony Lindgren  * Author:
10646e3ed1STony Lindgren  *	Juha Yrjola <juha.yrjola@nokia.com>
11646e3ed1STony Lindgren  *	Syed Khasim <x0khasim@ti.com>
121dbae815STony Lindgren  *
1344169075SSantosh Shilimkar  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
1444169075SSantosh Shilimkar  *
151dbae815STony Lindgren  * This program is free software; you can redistribute it and/or modify
161dbae815STony Lindgren  * it under the terms of the GNU General Public License version 2 as
171dbae815STony Lindgren  * published by the Free Software Foundation.
181dbae815STony Lindgren  */
191dbae815STony Lindgren #include <linux/module.h>
201dbae815STony Lindgren #include <linux/kernel.h>
211dbae815STony Lindgren #include <linux/init.h>
22fced80c7SRussell King #include <linux/io.h>
232f135eafSPaul Walmsley #include <linux/clk.h>
241dbae815STony Lindgren 
25120db2cbSTony Lindgren #include <asm/tlb.h>
26120db2cbSTony Lindgren #include <asm/mach/map.h>
27120db2cbSTony Lindgren 
28ce491cf8STony Lindgren #include <plat/sram.h>
29ce491cf8STony Lindgren #include <plat/sdrc.h>
30ce491cf8STony Lindgren #include <plat/serial.h>
31ee0839c2STony Lindgren #include <plat/omap-pm.h>
32ee0839c2STony Lindgren #include <plat/omap_hwmod.h>
33ee0839c2STony Lindgren #include <plat/multi.h>
34e2ed89fcSPaul Walmsley #include <plat/dma.h>
35646e3ed1STony Lindgren 
36*dbc04161STony Lindgren #include "soc.h"
37ee0839c2STony Lindgren #include "iomap.h"
38ee0839c2STony Lindgren #include "voltage.h"
39ee0839c2STony Lindgren #include "powerdomain.h"
40ee0839c2STony Lindgren #include "clockdomain.h"
41ee0839c2STony Lindgren #include "common.h"
42e30384abSVaibhav Hiremath #include "clock.h"
43e80a9729SPaul Walmsley #include "clock2xxx.h"
44657ebfadSPaul Walmsley #include "clock3xxx.h"
45e80a9729SPaul Walmsley #include "clock44xx.h"
461dbae815STony Lindgren 
471dbae815STony Lindgren /*
481dbae815STony Lindgren  * The machine specific code may provide the extra mapping besides the
491dbae815STony Lindgren  * default mapping provided here.
501dbae815STony Lindgren  */
51cc26b3b0SSyed Mohammed, Khasim 
52e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
53cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = {
541dbae815STony Lindgren 	{
551dbae815STony Lindgren 		.virtual	= L3_24XX_VIRT,
561dbae815STony Lindgren 		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
571dbae815STony Lindgren 		.length		= L3_24XX_SIZE,
581dbae815STony Lindgren 		.type		= MT_DEVICE
591dbae815STony Lindgren 	},
6009f21ed4SKyungmin Park 	{
6109f21ed4SKyungmin Park 		.virtual	= L4_24XX_VIRT,
6209f21ed4SKyungmin Park 		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
6309f21ed4SKyungmin Park 		.length		= L4_24XX_SIZE,
6409f21ed4SKyungmin Park 		.type		= MT_DEVICE
6509f21ed4SKyungmin Park 	},
66cc26b3b0SSyed Mohammed, Khasim };
67cc26b3b0SSyed Mohammed, Khasim 
6859b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
69cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = {
701dbae815STony Lindgren 	{
717adb9987SPaul Walmsley 		.virtual	= DSP_MEM_2420_VIRT,
727adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
737adb9987SPaul Walmsley 		.length		= DSP_MEM_2420_SIZE,
74c40fae95STony Lindgren 		.type		= MT_DEVICE
75c40fae95STony Lindgren 	},
76c40fae95STony Lindgren 	{
777adb9987SPaul Walmsley 		.virtual	= DSP_IPI_2420_VIRT,
787adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
797adb9987SPaul Walmsley 		.length		= DSP_IPI_2420_SIZE,
80c40fae95STony Lindgren 		.type		= MT_DEVICE
81c40fae95STony Lindgren 	},
82c40fae95STony Lindgren 	{
837adb9987SPaul Walmsley 		.virtual	= DSP_MMU_2420_VIRT,
847adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
857adb9987SPaul Walmsley 		.length		= DSP_MMU_2420_SIZE,
861dbae815STony Lindgren 		.type		= MT_DEVICE
87cc26b3b0SSyed Mohammed, Khasim 	},
881dbae815STony Lindgren };
891dbae815STony Lindgren 
90cc26b3b0SSyed Mohammed, Khasim #endif
91cc26b3b0SSyed Mohammed, Khasim 
9259b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
93cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = {
94cc26b3b0SSyed Mohammed, Khasim 	{
95cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_WK_243X_VIRT,
96cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
97cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_WK_243X_SIZE,
98cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
99cc26b3b0SSyed Mohammed, Khasim 	},
100cc26b3b0SSyed Mohammed, Khasim 	{
101cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_GPMC_VIRT,
102cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
103cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_GPMC_SIZE,
104cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
105cc26b3b0SSyed Mohammed, Khasim 	},
106cc26b3b0SSyed Mohammed, Khasim 	{
107cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SDRC_VIRT,
108cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
109cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SDRC_SIZE,
110cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
111cc26b3b0SSyed Mohammed, Khasim 	},
112cc26b3b0SSyed Mohammed, Khasim 	{
113cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SMS_VIRT,
114cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
115cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SMS_SIZE,
116cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
117cc26b3b0SSyed Mohammed, Khasim 	},
118cc26b3b0SSyed Mohammed, Khasim };
119cc26b3b0SSyed Mohammed, Khasim #endif
120cc26b3b0SSyed Mohammed, Khasim #endif
121cc26b3b0SSyed Mohammed, Khasim 
122a8eb7ca0STony Lindgren #ifdef	CONFIG_ARCH_OMAP3
123cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = {
124cc26b3b0SSyed Mohammed, Khasim 	{
125cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L3_34XX_VIRT,
126cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
127cc26b3b0SSyed Mohammed, Khasim 		.length		= L3_34XX_SIZE,
128cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
129cc26b3b0SSyed Mohammed, Khasim 	},
130cc26b3b0SSyed Mohammed, Khasim 	{
131cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_34XX_VIRT,
132cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
133cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_34XX_SIZE,
134cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
135cc26b3b0SSyed Mohammed, Khasim 	},
136cc26b3b0SSyed Mohammed, Khasim 	{
137cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP34XX_GPMC_VIRT,
138cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
139cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP34XX_GPMC_SIZE,
140cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
141cc26b3b0SSyed Mohammed, Khasim 	},
142cc26b3b0SSyed Mohammed, Khasim 	{
143cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SMS_VIRT,
144cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
145cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SMS_SIZE,
146cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
147cc26b3b0SSyed Mohammed, Khasim 	},
148cc26b3b0SSyed Mohammed, Khasim 	{
149cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SDRC_VIRT,
150cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
151cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SDRC_SIZE,
152cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
153cc26b3b0SSyed Mohammed, Khasim 	},
154cc26b3b0SSyed Mohammed, Khasim 	{
155cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_PER_34XX_VIRT,
156cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
157cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_PER_34XX_SIZE,
158cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
159cc26b3b0SSyed Mohammed, Khasim 	},
160cc26b3b0SSyed Mohammed, Khasim 	{
161cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_EMU_34XX_VIRT,
162cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
163cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_EMU_34XX_SIZE,
164cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
165cc26b3b0SSyed Mohammed, Khasim 	},
166a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) &&							\
167a4f57b81STony Lindgren 	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
168a4f57b81STony Lindgren 	{
169a4f57b81STony Lindgren 		.virtual	= ZOOM_UART_VIRT,
170a4f57b81STony Lindgren 		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
171a4f57b81STony Lindgren 		.length		= SZ_1M,
172a4f57b81STony Lindgren 		.type		= MT_DEVICE
173a4f57b81STony Lindgren 	},
174a4f57b81STony Lindgren #endif
175cc26b3b0SSyed Mohammed, Khasim };
176cc26b3b0SSyed Mohammed, Khasim #endif
17701001712SHemant Pedanekar 
17833959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX
179a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = {
18001001712SHemant Pedanekar 	{
18101001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
18201001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
18301001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
18401001712SHemant Pedanekar 		.type		= MT_DEVICE
1851e6cb146SAfzal Mohammed 	}
1861e6cb146SAfzal Mohammed };
1871e6cb146SAfzal Mohammed #endif
1881e6cb146SAfzal Mohammed 
189bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX
1901e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = {
19101001712SHemant Pedanekar 	{
19201001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
19301001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
19401001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
19501001712SHemant Pedanekar 		.type		= MT_DEVICE
19601001712SHemant Pedanekar 	},
1971e6cb146SAfzal Mohammed 	{
1981e6cb146SAfzal Mohammed 		.virtual	= L4_WK_AM33XX_VIRT,
1991e6cb146SAfzal Mohammed 		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
2001e6cb146SAfzal Mohammed 		.length		= L4_WK_AM33XX_SIZE,
2011e6cb146SAfzal Mohammed 		.type		= MT_DEVICE
2021e6cb146SAfzal Mohammed 	}
20301001712SHemant Pedanekar };
20401001712SHemant Pedanekar #endif
20501001712SHemant Pedanekar 
20644169075SSantosh Shilimkar #ifdef	CONFIG_ARCH_OMAP4
20744169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = {
20844169075SSantosh Shilimkar 	{
20944169075SSantosh Shilimkar 		.virtual	= L3_44XX_VIRT,
21044169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
21144169075SSantosh Shilimkar 		.length		= L3_44XX_SIZE,
21244169075SSantosh Shilimkar 		.type		= MT_DEVICE,
21344169075SSantosh Shilimkar 	},
21444169075SSantosh Shilimkar 	{
21544169075SSantosh Shilimkar 		.virtual	= L4_44XX_VIRT,
21644169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
21744169075SSantosh Shilimkar 		.length		= L4_44XX_SIZE,
21844169075SSantosh Shilimkar 		.type		= MT_DEVICE,
21944169075SSantosh Shilimkar 	},
22044169075SSantosh Shilimkar 	{
22144169075SSantosh Shilimkar 		.virtual	= L4_PER_44XX_VIRT,
22244169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
22344169075SSantosh Shilimkar 		.length		= L4_PER_44XX_SIZE,
22444169075SSantosh Shilimkar 		.type		= MT_DEVICE,
22544169075SSantosh Shilimkar 	},
226137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688
227137d105dSSantosh Shilimkar 	{
228137d105dSSantosh Shilimkar 		.virtual	= OMAP4_SRAM_VA,
229137d105dSSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP4_SRAM_PA),
230137d105dSSantosh Shilimkar 		.length		= PAGE_SIZE,
231137d105dSSantosh Shilimkar 		.type		= MT_MEMORY_SO,
232137d105dSSantosh Shilimkar 	},
233137d105dSSantosh Shilimkar #endif
234137d105dSSantosh Shilimkar 
23544169075SSantosh Shilimkar };
23644169075SSantosh Shilimkar #endif
237cc26b3b0SSyed Mohammed, Khasim 
23805e152c7SR Sricharan #ifdef	CONFIG_SOC_OMAP5
23905e152c7SR Sricharan static struct map_desc omap54xx_io_desc[] __initdata = {
24005e152c7SR Sricharan 	{
24105e152c7SR Sricharan 		.virtual	= L3_54XX_VIRT,
24205e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
24305e152c7SR Sricharan 		.length		= L3_54XX_SIZE,
24405e152c7SR Sricharan 		.type		= MT_DEVICE,
24505e152c7SR Sricharan 	},
24605e152c7SR Sricharan 	{
24705e152c7SR Sricharan 		.virtual	= L4_54XX_VIRT,
24805e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
24905e152c7SR Sricharan 		.length		= L4_54XX_SIZE,
25005e152c7SR Sricharan 		.type		= MT_DEVICE,
25105e152c7SR Sricharan 	},
25205e152c7SR Sricharan 	{
25305e152c7SR Sricharan 		.virtual	= L4_WK_54XX_VIRT,
25405e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
25505e152c7SR Sricharan 		.length		= L4_WK_54XX_SIZE,
25605e152c7SR Sricharan 		.type		= MT_DEVICE,
25705e152c7SR Sricharan 	},
25805e152c7SR Sricharan 	{
25905e152c7SR Sricharan 		.virtual	= L4_PER_54XX_VIRT,
26005e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
26105e152c7SR Sricharan 		.length		= L4_PER_54XX_SIZE,
26205e152c7SR Sricharan 		.type		= MT_DEVICE,
26305e152c7SR Sricharan 	},
26405e152c7SR Sricharan };
26505e152c7SR Sricharan #endif
26605e152c7SR Sricharan 
26759b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
2688185e468SAaro Koskinen void __init omap242x_map_common_io(void)
2696fbd55d0STony Lindgren {
2706fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2716fbd55d0STony Lindgren 	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
2726fbd55d0STony Lindgren }
2736fbd55d0STony Lindgren #endif
2746fbd55d0STony Lindgren 
27559b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
2768185e468SAaro Koskinen void __init omap243x_map_common_io(void)
2776fbd55d0STony Lindgren {
2786fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2796fbd55d0STony Lindgren 	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
2806fbd55d0STony Lindgren }
2816fbd55d0STony Lindgren #endif
2826fbd55d0STony Lindgren 
283a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3
2848185e468SAaro Koskinen void __init omap34xx_map_common_io(void)
2856fbd55d0STony Lindgren {
2866fbd55d0STony Lindgren 	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
2876fbd55d0STony Lindgren }
2886fbd55d0STony Lindgren #endif
2896fbd55d0STony Lindgren 
29033959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX
291a920360fSHemant Pedanekar void __init omapti81xx_map_common_io(void)
29201001712SHemant Pedanekar {
293a920360fSHemant Pedanekar 	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
29401001712SHemant Pedanekar }
29501001712SHemant Pedanekar #endif
29601001712SHemant Pedanekar 
297bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX
2981e6cb146SAfzal Mohammed void __init omapam33xx_map_common_io(void)
2991e6cb146SAfzal Mohammed {
3001e6cb146SAfzal Mohammed 	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
3016fbd55d0STony Lindgren }
3026fbd55d0STony Lindgren #endif
3036fbd55d0STony Lindgren 
3046fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4
3058185e468SAaro Koskinen void __init omap44xx_map_common_io(void)
3066fbd55d0STony Lindgren {
3076fbd55d0STony Lindgren 	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
3082ec1fc4eSSantosh Shilimkar 	omap_barriers_init();
3096fbd55d0STony Lindgren }
3106fbd55d0STony Lindgren #endif
3116fbd55d0STony Lindgren 
31205e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5
31305e152c7SR Sricharan void __init omap5_map_common_io(void)
31405e152c7SR Sricharan {
31505e152c7SR Sricharan 	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
31605e152c7SR Sricharan }
31705e152c7SR Sricharan #endif
3182f135eafSPaul Walmsley /*
3192f135eafSPaul Walmsley  * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
3202f135eafSPaul Walmsley  *
3212f135eafSPaul Walmsley  * Sets the CORE DPLL3 M2 divider to the same value that it's at
3222f135eafSPaul Walmsley  * currently.  This has the effect of setting the SDRC SDRAM AC timing
3232f135eafSPaul Walmsley  * registers to the values currently defined by the kernel.  Currently
3242f135eafSPaul Walmsley  * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
3252f135eafSPaul Walmsley  * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
3262f135eafSPaul Walmsley  * or passes along the return value of clk_set_rate().
3272f135eafSPaul Walmsley  */
3282f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void)
3292f135eafSPaul Walmsley {
3302f135eafSPaul Walmsley 	struct clk *dpll3_m2_ck;
3312f135eafSPaul Walmsley 	int v = -EINVAL;
3322f135eafSPaul Walmsley 	long rate;
3332f135eafSPaul Walmsley 
3342f135eafSPaul Walmsley 	if (!cpu_is_omap34xx())
3352f135eafSPaul Walmsley 		return 0;
3362f135eafSPaul Walmsley 
3372f135eafSPaul Walmsley 	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
338e281f7ecSAaro Koskinen 	if (IS_ERR(dpll3_m2_ck))
3392f135eafSPaul Walmsley 		return -EINVAL;
3402f135eafSPaul Walmsley 
3412f135eafSPaul Walmsley 	rate = clk_get_rate(dpll3_m2_ck);
3422f135eafSPaul Walmsley 	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
3432f135eafSPaul Walmsley 	v = clk_set_rate(dpll3_m2_ck, rate);
3442f135eafSPaul Walmsley 	if (v)
3452f135eafSPaul Walmsley 		pr_err("dpll3_m2_clk rate change failed: %d\n", v);
3462f135eafSPaul Walmsley 
3472f135eafSPaul Walmsley 	clk_put(dpll3_m2_ck);
3482f135eafSPaul Walmsley 
3492f135eafSPaul Walmsley 	return v;
3502f135eafSPaul Walmsley }
3512f135eafSPaul Walmsley 
3522092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
3532092e5ccSPaul Walmsley {
3542092e5ccSPaul Walmsley 	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
3552092e5ccSPaul Walmsley }
3562092e5ccSPaul Walmsley 
3577b250affSTony Lindgren static void __init omap_common_init_early(void)
3587b250affSTony Lindgren {
359df80442dSArnd Bergmann 	omap_init_consistent_dma_size();
3607b250affSTony Lindgren }
3617b250affSTony Lindgren 
3627b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void)
363120db2cbSTony Lindgren {
3642092e5ccSPaul Walmsley 	u8 postsetup_state;
3652092e5ccSPaul Walmsley 
3662092e5ccSPaul Walmsley 	/* Set the default postsetup state for all hwmods */
3672092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME
3682092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_IDLE;
3692092e5ccSPaul Walmsley #else
3702092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_ENABLED;
3712092e5ccSPaul Walmsley #endif
3722092e5ccSPaul Walmsley 	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
37355d2cb08SBenoit Cousson 
37453da4ce2SKevin Hilman 	omap_pm_if_early_init();
3754805734bSPaul Walmsley }
3764805734bSPaul Walmsley 
37716110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420
3788f5b5a41STony Lindgren void __init omap2420_init_early(void)
3798f5b5a41STony Lindgren {
3804c3cf901STony Lindgren 	omap2_set_globals_242x();
3814de34f35SVaibhav Hiremath 	omap2xxx_check_revision();
3827b250affSTony Lindgren 	omap_common_init_early();
3837b250affSTony Lindgren 	omap2xxx_voltagedomains_init();
3847b250affSTony Lindgren 	omap242x_powerdomains_init();
3857b250affSTony Lindgren 	omap242x_clockdomains_init();
3867b250affSTony Lindgren 	omap2420_hwmod_init();
3877b250affSTony Lindgren 	omap_hwmod_init_postsetup();
3887b250affSTony Lindgren 	omap2420_clk_init();
3898f5b5a41STony Lindgren }
390bbd707acSShawn Guo 
391bbd707acSShawn Guo void __init omap2420_init_late(void)
392bbd707acSShawn Guo {
393bbd707acSShawn Guo 	omap_mux_late_init();
394bbd707acSShawn Guo 	omap2_common_pm_late_init();
395bbd707acSShawn Guo 	omap2_pm_init();
396bbd707acSShawn Guo }
39716110798SPaul Walmsley #endif
3988f5b5a41STony Lindgren 
39916110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430
4008f5b5a41STony Lindgren void __init omap2430_init_early(void)
4018f5b5a41STony Lindgren {
4024c3cf901STony Lindgren 	omap2_set_globals_243x();
4034de34f35SVaibhav Hiremath 	omap2xxx_check_revision();
4047b250affSTony Lindgren 	omap_common_init_early();
4057b250affSTony Lindgren 	omap2xxx_voltagedomains_init();
4067b250affSTony Lindgren 	omap243x_powerdomains_init();
4077b250affSTony Lindgren 	omap243x_clockdomains_init();
4087b250affSTony Lindgren 	omap2430_hwmod_init();
4097b250affSTony Lindgren 	omap_hwmod_init_postsetup();
4107b250affSTony Lindgren 	omap2430_clk_init();
4117b250affSTony Lindgren }
412bbd707acSShawn Guo 
413bbd707acSShawn Guo void __init omap2430_init_late(void)
414bbd707acSShawn Guo {
415bbd707acSShawn Guo 	omap_mux_late_init();
416bbd707acSShawn Guo 	omap2_common_pm_late_init();
417bbd707acSShawn Guo 	omap2_pm_init();
418bbd707acSShawn Guo }
419c4e2d245SSanjeev Premi #endif
4207b250affSTony Lindgren 
4217b250affSTony Lindgren /*
4227b250affSTony Lindgren  * Currently only board-omap3beagle.c should call this because of the
4237b250affSTony Lindgren  * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
4247b250affSTony Lindgren  */
425c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3
4267b250affSTony Lindgren void __init omap3_init_early(void)
4277b250affSTony Lindgren {
4284c3cf901STony Lindgren 	omap2_set_globals_3xxx();
4294de34f35SVaibhav Hiremath 	omap3xxx_check_revision();
4304de34f35SVaibhav Hiremath 	omap3xxx_check_features();
4317b250affSTony Lindgren 	omap_common_init_early();
4327b250affSTony Lindgren 	omap3xxx_voltagedomains_init();
4337b250affSTony Lindgren 	omap3xxx_powerdomains_init();
4347b250affSTony Lindgren 	omap3xxx_clockdomains_init();
4357b250affSTony Lindgren 	omap3xxx_hwmod_init();
4367b250affSTony Lindgren 	omap_hwmod_init_postsetup();
4377b250affSTony Lindgren 	omap3xxx_clk_init();
4388f5b5a41STony Lindgren }
4398f5b5a41STony Lindgren 
4408f5b5a41STony Lindgren void __init omap3430_init_early(void)
4418f5b5a41STony Lindgren {
4427b250affSTony Lindgren 	omap3_init_early();
4438f5b5a41STony Lindgren }
4448f5b5a41STony Lindgren 
4458f5b5a41STony Lindgren void __init omap35xx_init_early(void)
4468f5b5a41STony Lindgren {
4477b250affSTony Lindgren 	omap3_init_early();
4488f5b5a41STony Lindgren }
4498f5b5a41STony Lindgren 
4508f5b5a41STony Lindgren void __init omap3630_init_early(void)
4518f5b5a41STony Lindgren {
4527b250affSTony Lindgren 	omap3_init_early();
4538f5b5a41STony Lindgren }
4548f5b5a41STony Lindgren 
4558f5b5a41STony Lindgren void __init am35xx_init_early(void)
4568f5b5a41STony Lindgren {
4577b250affSTony Lindgren 	omap3_init_early();
4588f5b5a41STony Lindgren }
4598f5b5a41STony Lindgren 
460a920360fSHemant Pedanekar void __init ti81xx_init_early(void)
4618f5b5a41STony Lindgren {
462a920360fSHemant Pedanekar 	omap2_set_globals_ti81xx();
4634de34f35SVaibhav Hiremath 	omap3xxx_check_revision();
4644de34f35SVaibhav Hiremath 	ti81xx_check_features();
4654c3cf901STony Lindgren 	omap_common_init_early();
4664c3cf901STony Lindgren 	omap3xxx_voltagedomains_init();
4674c3cf901STony Lindgren 	omap3xxx_powerdomains_init();
4684c3cf901STony Lindgren 	omap3xxx_clockdomains_init();
4694c3cf901STony Lindgren 	omap3xxx_hwmod_init();
4704c3cf901STony Lindgren 	omap_hwmod_init_postsetup();
4714c3cf901STony Lindgren 	omap3xxx_clk_init();
4728f5b5a41STony Lindgren }
473bbd707acSShawn Guo 
474bbd707acSShawn Guo void __init omap3_init_late(void)
475bbd707acSShawn Guo {
476bbd707acSShawn Guo 	omap_mux_late_init();
477bbd707acSShawn Guo 	omap2_common_pm_late_init();
478bbd707acSShawn Guo 	omap3_pm_init();
479bbd707acSShawn Guo }
480bbd707acSShawn Guo 
481bbd707acSShawn Guo void __init omap3430_init_late(void)
482bbd707acSShawn Guo {
483bbd707acSShawn Guo 	omap_mux_late_init();
484bbd707acSShawn Guo 	omap2_common_pm_late_init();
485bbd707acSShawn Guo 	omap3_pm_init();
486bbd707acSShawn Guo }
487bbd707acSShawn Guo 
488bbd707acSShawn Guo void __init omap35xx_init_late(void)
489bbd707acSShawn Guo {
490bbd707acSShawn Guo 	omap_mux_late_init();
491bbd707acSShawn Guo 	omap2_common_pm_late_init();
492bbd707acSShawn Guo 	omap3_pm_init();
493bbd707acSShawn Guo }
494bbd707acSShawn Guo 
495bbd707acSShawn Guo void __init omap3630_init_late(void)
496bbd707acSShawn Guo {
497bbd707acSShawn Guo 	omap_mux_late_init();
498bbd707acSShawn Guo 	omap2_common_pm_late_init();
499bbd707acSShawn Guo 	omap3_pm_init();
500bbd707acSShawn Guo }
501bbd707acSShawn Guo 
502bbd707acSShawn Guo void __init am35xx_init_late(void)
503bbd707acSShawn Guo {
504bbd707acSShawn Guo 	omap_mux_late_init();
505bbd707acSShawn Guo 	omap2_common_pm_late_init();
506bbd707acSShawn Guo 	omap3_pm_init();
507bbd707acSShawn Guo }
508bbd707acSShawn Guo 
509bbd707acSShawn Guo void __init ti81xx_init_late(void)
510bbd707acSShawn Guo {
511bbd707acSShawn Guo 	omap_mux_late_init();
512bbd707acSShawn Guo 	omap2_common_pm_late_init();
513bbd707acSShawn Guo 	omap3_pm_init();
514bbd707acSShawn Guo }
515c4e2d245SSanjeev Premi #endif
5168f5b5a41STony Lindgren 
51708f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX
51808f30989SAfzal Mohammed void __init am33xx_init_early(void)
51908f30989SAfzal Mohammed {
52008f30989SAfzal Mohammed 	omap2_set_globals_am33xx();
52108f30989SAfzal Mohammed 	omap3xxx_check_revision();
52208f30989SAfzal Mohammed 	ti81xx_check_features();
52308f30989SAfzal Mohammed 	omap_common_init_early();
524ce3fc89aSVaibhav Hiremath 	am33xx_voltagedomains_init();
5253f0ea764SVaibhav Hiremath 	am33xx_powerdomains_init();
5269c80f3aaSVaibhav Hiremath 	am33xx_clockdomains_init();
527e30384abSVaibhav Hiremath 	am33xx_clk_init();
52808f30989SAfzal Mohammed }
52908f30989SAfzal Mohammed #endif
53008f30989SAfzal Mohammed 
531c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4
5328f5b5a41STony Lindgren void __init omap4430_init_early(void)
5338f5b5a41STony Lindgren {
5344c3cf901STony Lindgren 	omap2_set_globals_443x();
5354de34f35SVaibhav Hiremath 	omap4xxx_check_revision();
5364de34f35SVaibhav Hiremath 	omap4xxx_check_features();
5377b250affSTony Lindgren 	omap_common_init_early();
5387b250affSTony Lindgren 	omap44xx_voltagedomains_init();
5397b250affSTony Lindgren 	omap44xx_powerdomains_init();
5407b250affSTony Lindgren 	omap44xx_clockdomains_init();
5417b250affSTony Lindgren 	omap44xx_hwmod_init();
5427b250affSTony Lindgren 	omap_hwmod_init_postsetup();
5437b250affSTony Lindgren 	omap4xxx_clk_init();
5448f5b5a41STony Lindgren }
545bbd707acSShawn Guo 
546bbd707acSShawn Guo void __init omap4430_init_late(void)
547bbd707acSShawn Guo {
548bbd707acSShawn Guo 	omap_mux_late_init();
549bbd707acSShawn Guo 	omap2_common_pm_late_init();
550bbd707acSShawn Guo 	omap4_pm_init();
551bbd707acSShawn Guo }
552c4e2d245SSanjeev Premi #endif
5538f5b5a41STony Lindgren 
55405e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5
55505e152c7SR Sricharan void __init omap5_init_early(void)
55605e152c7SR Sricharan {
55705e152c7SR Sricharan 	omap2_set_globals_5xxx();
55805e152c7SR Sricharan 	omap5xxx_check_revision();
55905e152c7SR Sricharan 	omap_common_init_early();
56005e152c7SR Sricharan }
56105e152c7SR Sricharan #endif
56205e152c7SR Sricharan 
563a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
5644805734bSPaul Walmsley 				      struct omap_sdrc_params *sdrc_cs1)
5654805734bSPaul Walmsley {
566a66cb345STony Lindgren 	omap_sram_init();
567a66cb345STony Lindgren 
56801001712SHemant Pedanekar 	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
56958cda884SJean Pihet 		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
5702f135eafSPaul Walmsley 		_omap2_init_reprogram_sdrc();
571aa4b1f6eSKevin Hilman 	}
5721dbae815STony Lindgren }
573