xref: /openbmc/linux/arch/arm/mach-omap2/io.c (revision d9a16f9ab9332b7cf1c95086a4efb98a0d13a57a)
11dbae815STony Lindgren /*
21dbae815STony Lindgren  * linux/arch/arm/mach-omap2/io.c
31dbae815STony Lindgren  *
41dbae815STony Lindgren  * OMAP2 I/O mapping code
51dbae815STony Lindgren  *
61dbae815STony Lindgren  * Copyright (C) 2005 Nokia Corporation
744169075SSantosh Shilimkar  * Copyright (C) 2007-2009 Texas Instruments
8646e3ed1STony Lindgren  *
9646e3ed1STony Lindgren  * Author:
10646e3ed1STony Lindgren  *	Juha Yrjola <juha.yrjola@nokia.com>
11646e3ed1STony Lindgren  *	Syed Khasim <x0khasim@ti.com>
121dbae815STony Lindgren  *
1344169075SSantosh Shilimkar  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
1444169075SSantosh Shilimkar  *
151dbae815STony Lindgren  * This program is free software; you can redistribute it and/or modify
161dbae815STony Lindgren  * it under the terms of the GNU General Public License version 2 as
171dbae815STony Lindgren  * published by the Free Software Foundation.
181dbae815STony Lindgren  */
191dbae815STony Lindgren #include <linux/module.h>
201dbae815STony Lindgren #include <linux/kernel.h>
211dbae815STony Lindgren #include <linux/init.h>
22fced80c7SRussell King #include <linux/io.h>
232f135eafSPaul Walmsley #include <linux/clk.h>
241dbae815STony Lindgren 
25120db2cbSTony Lindgren #include <asm/tlb.h>
26120db2cbSTony Lindgren #include <asm/mach/map.h>
27120db2cbSTony Lindgren 
282b6c4e73SLokesh Vutla #include <plat-omap/dma-omap.h>
29646e3ed1STony Lindgren 
30622297fdSTony Lindgren #include "../plat-omap/sram.h"
31b6a4226cSPaul Walmsley #include <plat/prcm.h>
32622297fdSTony Lindgren 
33dc843280STony Lindgren #include "omap_hwmod.h"
34dbc04161STony Lindgren #include "soc.h"
35ee0839c2STony Lindgren #include "iomap.h"
36ee0839c2STony Lindgren #include "voltage.h"
37ee0839c2STony Lindgren #include "powerdomain.h"
38ee0839c2STony Lindgren #include "clockdomain.h"
39ee0839c2STony Lindgren #include "common.h"
40e30384abSVaibhav Hiremath #include "clock.h"
41e80a9729SPaul Walmsley #include "clock2xxx.h"
42657ebfadSPaul Walmsley #include "clock3xxx.h"
43e80a9729SPaul Walmsley #include "clock44xx.h"
441d5aef49STony Lindgren #include "omap-pm.h"
453e6ece13SPaul Walmsley #include "sdrc.h"
46b6a4226cSPaul Walmsley #include "control.h"
473d82cbbbSTony Lindgren #include "serial.h"
48c4ceedcbSPaul Walmsley #include "cm2xxx.h"
49c4ceedcbSPaul Walmsley #include "cm3xxx.h"
50*d9a16f9aSPaul Walmsley #include "prm.h"
51*d9a16f9aSPaul Walmsley #include "cm.h"
52*d9a16f9aSPaul Walmsley #include "prcm_mpu44xx.h"
53*d9a16f9aSPaul Walmsley #include "prminst44xx.h"
54*d9a16f9aSPaul Walmsley #include "cminst44xx.h"
551dbae815STony Lindgren /*
561dbae815STony Lindgren  * The machine specific code may provide the extra mapping besides the
571dbae815STony Lindgren  * default mapping provided here.
581dbae815STony Lindgren  */
59cc26b3b0SSyed Mohammed, Khasim 
60e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
61cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = {
621dbae815STony Lindgren 	{
631dbae815STony Lindgren 		.virtual	= L3_24XX_VIRT,
641dbae815STony Lindgren 		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
651dbae815STony Lindgren 		.length		= L3_24XX_SIZE,
661dbae815STony Lindgren 		.type		= MT_DEVICE
671dbae815STony Lindgren 	},
6809f21ed4SKyungmin Park 	{
6909f21ed4SKyungmin Park 		.virtual	= L4_24XX_VIRT,
7009f21ed4SKyungmin Park 		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
7109f21ed4SKyungmin Park 		.length		= L4_24XX_SIZE,
7209f21ed4SKyungmin Park 		.type		= MT_DEVICE
7309f21ed4SKyungmin Park 	},
74cc26b3b0SSyed Mohammed, Khasim };
75cc26b3b0SSyed Mohammed, Khasim 
7659b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
77cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = {
781dbae815STony Lindgren 	{
797adb9987SPaul Walmsley 		.virtual	= DSP_MEM_2420_VIRT,
807adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
817adb9987SPaul Walmsley 		.length		= DSP_MEM_2420_SIZE,
82c40fae95STony Lindgren 		.type		= MT_DEVICE
83c40fae95STony Lindgren 	},
84c40fae95STony Lindgren 	{
857adb9987SPaul Walmsley 		.virtual	= DSP_IPI_2420_VIRT,
867adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
877adb9987SPaul Walmsley 		.length		= DSP_IPI_2420_SIZE,
88c40fae95STony Lindgren 		.type		= MT_DEVICE
89c40fae95STony Lindgren 	},
90c40fae95STony Lindgren 	{
917adb9987SPaul Walmsley 		.virtual	= DSP_MMU_2420_VIRT,
927adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
937adb9987SPaul Walmsley 		.length		= DSP_MMU_2420_SIZE,
941dbae815STony Lindgren 		.type		= MT_DEVICE
95cc26b3b0SSyed Mohammed, Khasim 	},
961dbae815STony Lindgren };
971dbae815STony Lindgren 
98cc26b3b0SSyed Mohammed, Khasim #endif
99cc26b3b0SSyed Mohammed, Khasim 
10059b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
101cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = {
102cc26b3b0SSyed Mohammed, Khasim 	{
103cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_WK_243X_VIRT,
104cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
105cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_WK_243X_SIZE,
106cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
107cc26b3b0SSyed Mohammed, Khasim 	},
108cc26b3b0SSyed Mohammed, Khasim 	{
109cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_GPMC_VIRT,
110cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
111cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_GPMC_SIZE,
112cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
113cc26b3b0SSyed Mohammed, Khasim 	},
114cc26b3b0SSyed Mohammed, Khasim 	{
115cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SDRC_VIRT,
116cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
117cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SDRC_SIZE,
118cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
119cc26b3b0SSyed Mohammed, Khasim 	},
120cc26b3b0SSyed Mohammed, Khasim 	{
121cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SMS_VIRT,
122cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
123cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SMS_SIZE,
124cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
125cc26b3b0SSyed Mohammed, Khasim 	},
126cc26b3b0SSyed Mohammed, Khasim };
127cc26b3b0SSyed Mohammed, Khasim #endif
128cc26b3b0SSyed Mohammed, Khasim #endif
129cc26b3b0SSyed Mohammed, Khasim 
130a8eb7ca0STony Lindgren #ifdef	CONFIG_ARCH_OMAP3
131cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = {
132cc26b3b0SSyed Mohammed, Khasim 	{
133cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L3_34XX_VIRT,
134cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
135cc26b3b0SSyed Mohammed, Khasim 		.length		= L3_34XX_SIZE,
136cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
137cc26b3b0SSyed Mohammed, Khasim 	},
138cc26b3b0SSyed Mohammed, Khasim 	{
139cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_34XX_VIRT,
140cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
141cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_34XX_SIZE,
142cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
143cc26b3b0SSyed Mohammed, Khasim 	},
144cc26b3b0SSyed Mohammed, Khasim 	{
145cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP34XX_GPMC_VIRT,
146cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
147cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP34XX_GPMC_SIZE,
148cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
149cc26b3b0SSyed Mohammed, Khasim 	},
150cc26b3b0SSyed Mohammed, Khasim 	{
151cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SMS_VIRT,
152cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
153cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SMS_SIZE,
154cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
155cc26b3b0SSyed Mohammed, Khasim 	},
156cc26b3b0SSyed Mohammed, Khasim 	{
157cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SDRC_VIRT,
158cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
159cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SDRC_SIZE,
160cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
161cc26b3b0SSyed Mohammed, Khasim 	},
162cc26b3b0SSyed Mohammed, Khasim 	{
163cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_PER_34XX_VIRT,
164cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
165cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_PER_34XX_SIZE,
166cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
167cc26b3b0SSyed Mohammed, Khasim 	},
168cc26b3b0SSyed Mohammed, Khasim 	{
169cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_EMU_34XX_VIRT,
170cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
171cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_EMU_34XX_SIZE,
172cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
173cc26b3b0SSyed Mohammed, Khasim 	},
174a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) &&							\
175a4f57b81STony Lindgren 	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
176a4f57b81STony Lindgren 	{
177a4f57b81STony Lindgren 		.virtual	= ZOOM_UART_VIRT,
178a4f57b81STony Lindgren 		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
179a4f57b81STony Lindgren 		.length		= SZ_1M,
180a4f57b81STony Lindgren 		.type		= MT_DEVICE
181a4f57b81STony Lindgren 	},
182a4f57b81STony Lindgren #endif
183cc26b3b0SSyed Mohammed, Khasim };
184cc26b3b0SSyed Mohammed, Khasim #endif
18501001712SHemant Pedanekar 
18633959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX
187a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = {
18801001712SHemant Pedanekar 	{
18901001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
19001001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
19101001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
19201001712SHemant Pedanekar 		.type		= MT_DEVICE
1931e6cb146SAfzal Mohammed 	}
1941e6cb146SAfzal Mohammed };
1951e6cb146SAfzal Mohammed #endif
1961e6cb146SAfzal Mohammed 
197bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX
1981e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = {
19901001712SHemant Pedanekar 	{
20001001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
20101001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
20201001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
20301001712SHemant Pedanekar 		.type		= MT_DEVICE
20401001712SHemant Pedanekar 	},
2051e6cb146SAfzal Mohammed 	{
2061e6cb146SAfzal Mohammed 		.virtual	= L4_WK_AM33XX_VIRT,
2071e6cb146SAfzal Mohammed 		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
2081e6cb146SAfzal Mohammed 		.length		= L4_WK_AM33XX_SIZE,
2091e6cb146SAfzal Mohammed 		.type		= MT_DEVICE
2101e6cb146SAfzal Mohammed 	}
21101001712SHemant Pedanekar };
21201001712SHemant Pedanekar #endif
21301001712SHemant Pedanekar 
21444169075SSantosh Shilimkar #ifdef	CONFIG_ARCH_OMAP4
21544169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = {
21644169075SSantosh Shilimkar 	{
21744169075SSantosh Shilimkar 		.virtual	= L3_44XX_VIRT,
21844169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
21944169075SSantosh Shilimkar 		.length		= L3_44XX_SIZE,
22044169075SSantosh Shilimkar 		.type		= MT_DEVICE,
22144169075SSantosh Shilimkar 	},
22244169075SSantosh Shilimkar 	{
22344169075SSantosh Shilimkar 		.virtual	= L4_44XX_VIRT,
22444169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
22544169075SSantosh Shilimkar 		.length		= L4_44XX_SIZE,
22644169075SSantosh Shilimkar 		.type		= MT_DEVICE,
22744169075SSantosh Shilimkar 	},
22844169075SSantosh Shilimkar 	{
22944169075SSantosh Shilimkar 		.virtual	= L4_PER_44XX_VIRT,
23044169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
23144169075SSantosh Shilimkar 		.length		= L4_PER_44XX_SIZE,
23244169075SSantosh Shilimkar 		.type		= MT_DEVICE,
23344169075SSantosh Shilimkar 	},
234137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688
235137d105dSSantosh Shilimkar 	{
236137d105dSSantosh Shilimkar 		.virtual	= OMAP4_SRAM_VA,
237137d105dSSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP4_SRAM_PA),
238137d105dSSantosh Shilimkar 		.length		= PAGE_SIZE,
239137d105dSSantosh Shilimkar 		.type		= MT_MEMORY_SO,
240137d105dSSantosh Shilimkar 	},
241137d105dSSantosh Shilimkar #endif
242137d105dSSantosh Shilimkar 
24344169075SSantosh Shilimkar };
24444169075SSantosh Shilimkar #endif
245cc26b3b0SSyed Mohammed, Khasim 
24605e152c7SR Sricharan #ifdef	CONFIG_SOC_OMAP5
24705e152c7SR Sricharan static struct map_desc omap54xx_io_desc[] __initdata = {
24805e152c7SR Sricharan 	{
24905e152c7SR Sricharan 		.virtual	= L3_54XX_VIRT,
25005e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
25105e152c7SR Sricharan 		.length		= L3_54XX_SIZE,
25205e152c7SR Sricharan 		.type		= MT_DEVICE,
25305e152c7SR Sricharan 	},
25405e152c7SR Sricharan 	{
25505e152c7SR Sricharan 		.virtual	= L4_54XX_VIRT,
25605e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
25705e152c7SR Sricharan 		.length		= L4_54XX_SIZE,
25805e152c7SR Sricharan 		.type		= MT_DEVICE,
25905e152c7SR Sricharan 	},
26005e152c7SR Sricharan 	{
26105e152c7SR Sricharan 		.virtual	= L4_WK_54XX_VIRT,
26205e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
26305e152c7SR Sricharan 		.length		= L4_WK_54XX_SIZE,
26405e152c7SR Sricharan 		.type		= MT_DEVICE,
26505e152c7SR Sricharan 	},
26605e152c7SR Sricharan 	{
26705e152c7SR Sricharan 		.virtual	= L4_PER_54XX_VIRT,
26805e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
26905e152c7SR Sricharan 		.length		= L4_PER_54XX_SIZE,
27005e152c7SR Sricharan 		.type		= MT_DEVICE,
27105e152c7SR Sricharan 	},
27205e152c7SR Sricharan };
27305e152c7SR Sricharan #endif
27405e152c7SR Sricharan 
27559b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
276b6a4226cSPaul Walmsley void __init omap242x_map_io(void)
2776fbd55d0STony Lindgren {
2786fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2796fbd55d0STony Lindgren 	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
2806fbd55d0STony Lindgren }
2816fbd55d0STony Lindgren #endif
2826fbd55d0STony Lindgren 
28359b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
284b6a4226cSPaul Walmsley void __init omap243x_map_io(void)
2856fbd55d0STony Lindgren {
2866fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2876fbd55d0STony Lindgren 	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
2886fbd55d0STony Lindgren }
2896fbd55d0STony Lindgren #endif
2906fbd55d0STony Lindgren 
291a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3
292b6a4226cSPaul Walmsley void __init omap3_map_io(void)
2936fbd55d0STony Lindgren {
2946fbd55d0STony Lindgren 	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
2956fbd55d0STony Lindgren }
2966fbd55d0STony Lindgren #endif
2976fbd55d0STony Lindgren 
29833959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX
299b6a4226cSPaul Walmsley void __init ti81xx_map_io(void)
30001001712SHemant Pedanekar {
301a920360fSHemant Pedanekar 	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
30201001712SHemant Pedanekar }
30301001712SHemant Pedanekar #endif
30401001712SHemant Pedanekar 
305bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX
306b6a4226cSPaul Walmsley void __init am33xx_map_io(void)
3071e6cb146SAfzal Mohammed {
3081e6cb146SAfzal Mohammed 	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
3096fbd55d0STony Lindgren }
3106fbd55d0STony Lindgren #endif
3116fbd55d0STony Lindgren 
3126fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4
313b6a4226cSPaul Walmsley void __init omap4_map_io(void)
3146fbd55d0STony Lindgren {
3156fbd55d0STony Lindgren 	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
3162ec1fc4eSSantosh Shilimkar 	omap_barriers_init();
3176fbd55d0STony Lindgren }
3186fbd55d0STony Lindgren #endif
3196fbd55d0STony Lindgren 
32005e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5
321b6a4226cSPaul Walmsley void __init omap5_map_io(void)
32205e152c7SR Sricharan {
32305e152c7SR Sricharan 	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
32405e152c7SR Sricharan }
32505e152c7SR Sricharan #endif
3262f135eafSPaul Walmsley /*
3272f135eafSPaul Walmsley  * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
3282f135eafSPaul Walmsley  *
3292f135eafSPaul Walmsley  * Sets the CORE DPLL3 M2 divider to the same value that it's at
3302f135eafSPaul Walmsley  * currently.  This has the effect of setting the SDRC SDRAM AC timing
3312f135eafSPaul Walmsley  * registers to the values currently defined by the kernel.  Currently
3322f135eafSPaul Walmsley  * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
3332f135eafSPaul Walmsley  * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
3342f135eafSPaul Walmsley  * or passes along the return value of clk_set_rate().
3352f135eafSPaul Walmsley  */
3362f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void)
3372f135eafSPaul Walmsley {
3382f135eafSPaul Walmsley 	struct clk *dpll3_m2_ck;
3392f135eafSPaul Walmsley 	int v = -EINVAL;
3402f135eafSPaul Walmsley 	long rate;
3412f135eafSPaul Walmsley 
3422f135eafSPaul Walmsley 	if (!cpu_is_omap34xx())
3432f135eafSPaul Walmsley 		return 0;
3442f135eafSPaul Walmsley 
3452f135eafSPaul Walmsley 	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
346e281f7ecSAaro Koskinen 	if (IS_ERR(dpll3_m2_ck))
3472f135eafSPaul Walmsley 		return -EINVAL;
3482f135eafSPaul Walmsley 
3492f135eafSPaul Walmsley 	rate = clk_get_rate(dpll3_m2_ck);
3502f135eafSPaul Walmsley 	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
3512f135eafSPaul Walmsley 	v = clk_set_rate(dpll3_m2_ck, rate);
3522f135eafSPaul Walmsley 	if (v)
3532f135eafSPaul Walmsley 		pr_err("dpll3_m2_clk rate change failed: %d\n", v);
3542f135eafSPaul Walmsley 
3552f135eafSPaul Walmsley 	clk_put(dpll3_m2_ck);
3562f135eafSPaul Walmsley 
3572f135eafSPaul Walmsley 	return v;
3582f135eafSPaul Walmsley }
3592f135eafSPaul Walmsley 
3602092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
3612092e5ccSPaul Walmsley {
3622092e5ccSPaul Walmsley 	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
3632092e5ccSPaul Walmsley }
3642092e5ccSPaul Walmsley 
3657b250affSTony Lindgren static void __init omap_common_init_early(void)
3667b250affSTony Lindgren {
367df80442dSArnd Bergmann 	omap_init_consistent_dma_size();
3687b250affSTony Lindgren }
3697b250affSTony Lindgren 
3707b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void)
371120db2cbSTony Lindgren {
3722092e5ccSPaul Walmsley 	u8 postsetup_state;
3732092e5ccSPaul Walmsley 
3742092e5ccSPaul Walmsley 	/* Set the default postsetup state for all hwmods */
3752092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME
3762092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_IDLE;
3772092e5ccSPaul Walmsley #else
3782092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_ENABLED;
3792092e5ccSPaul Walmsley #endif
3802092e5ccSPaul Walmsley 	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
38155d2cb08SBenoit Cousson 
38253da4ce2SKevin Hilman 	omap_pm_if_early_init();
3834805734bSPaul Walmsley }
3844805734bSPaul Walmsley 
38516110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420
3868f5b5a41STony Lindgren void __init omap2420_init_early(void)
3878f5b5a41STony Lindgren {
388b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
389b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
390b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
391b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
392b6a4226cSPaul Walmsley 				  NULL);
393*d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
394*d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
3954de34f35SVaibhav Hiremath 	omap2xxx_check_revision();
396c4ceedcbSPaul Walmsley 	omap2xxx_cm_init();
3977b250affSTony Lindgren 	omap_common_init_early();
3987b250affSTony Lindgren 	omap2xxx_voltagedomains_init();
3997b250affSTony Lindgren 	omap242x_powerdomains_init();
4007b250affSTony Lindgren 	omap242x_clockdomains_init();
4017b250affSTony Lindgren 	omap2420_hwmod_init();
4027b250affSTony Lindgren 	omap_hwmod_init_postsetup();
4037b250affSTony Lindgren 	omap2420_clk_init();
4048f5b5a41STony Lindgren }
405bbd707acSShawn Guo 
406bbd707acSShawn Guo void __init omap2420_init_late(void)
407bbd707acSShawn Guo {
408bbd707acSShawn Guo 	omap_mux_late_init();
409bbd707acSShawn Guo 	omap2_common_pm_late_init();
410bbd707acSShawn Guo 	omap2_pm_init();
411bbd707acSShawn Guo }
41216110798SPaul Walmsley #endif
4138f5b5a41STony Lindgren 
41416110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430
4158f5b5a41STony Lindgren void __init omap2430_init_early(void)
4168f5b5a41STony Lindgren {
417b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
418b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
419b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
420b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
421b6a4226cSPaul Walmsley 				  NULL);
422*d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
423*d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
4244de34f35SVaibhav Hiremath 	omap2xxx_check_revision();
425c4ceedcbSPaul Walmsley 	omap2xxx_cm_init();
4267b250affSTony Lindgren 	omap_common_init_early();
4277b250affSTony Lindgren 	omap2xxx_voltagedomains_init();
4287b250affSTony Lindgren 	omap243x_powerdomains_init();
4297b250affSTony Lindgren 	omap243x_clockdomains_init();
4307b250affSTony Lindgren 	omap2430_hwmod_init();
4317b250affSTony Lindgren 	omap_hwmod_init_postsetup();
4327b250affSTony Lindgren 	omap2430_clk_init();
4337b250affSTony Lindgren }
434bbd707acSShawn Guo 
435bbd707acSShawn Guo void __init omap2430_init_late(void)
436bbd707acSShawn Guo {
437bbd707acSShawn Guo 	omap_mux_late_init();
438bbd707acSShawn Guo 	omap2_common_pm_late_init();
439bbd707acSShawn Guo 	omap2_pm_init();
440bbd707acSShawn Guo }
441c4e2d245SSanjeev Premi #endif
4427b250affSTony Lindgren 
4437b250affSTony Lindgren /*
4447b250affSTony Lindgren  * Currently only board-omap3beagle.c should call this because of the
4457b250affSTony Lindgren  * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
4467b250affSTony Lindgren  */
447c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3
4487b250affSTony Lindgren void __init omap3_init_early(void)
4497b250affSTony Lindgren {
450b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
451b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
452b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
453b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
454b6a4226cSPaul Walmsley 				  NULL);
455*d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
456*d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
4574de34f35SVaibhav Hiremath 	omap3xxx_check_revision();
4584de34f35SVaibhav Hiremath 	omap3xxx_check_features();
459c4ceedcbSPaul Walmsley 	omap3xxx_cm_init();
4607b250affSTony Lindgren 	omap_common_init_early();
4617b250affSTony Lindgren 	omap3xxx_voltagedomains_init();
4627b250affSTony Lindgren 	omap3xxx_powerdomains_init();
4637b250affSTony Lindgren 	omap3xxx_clockdomains_init();
4647b250affSTony Lindgren 	omap3xxx_hwmod_init();
4657b250affSTony Lindgren 	omap_hwmod_init_postsetup();
4667b250affSTony Lindgren 	omap3xxx_clk_init();
4678f5b5a41STony Lindgren }
4688f5b5a41STony Lindgren 
4698f5b5a41STony Lindgren void __init omap3430_init_early(void)
4708f5b5a41STony Lindgren {
4717b250affSTony Lindgren 	omap3_init_early();
4728f5b5a41STony Lindgren }
4738f5b5a41STony Lindgren 
4748f5b5a41STony Lindgren void __init omap35xx_init_early(void)
4758f5b5a41STony Lindgren {
4767b250affSTony Lindgren 	omap3_init_early();
4778f5b5a41STony Lindgren }
4788f5b5a41STony Lindgren 
4798f5b5a41STony Lindgren void __init omap3630_init_early(void)
4808f5b5a41STony Lindgren {
4817b250affSTony Lindgren 	omap3_init_early();
4828f5b5a41STony Lindgren }
4838f5b5a41STony Lindgren 
4848f5b5a41STony Lindgren void __init am35xx_init_early(void)
4858f5b5a41STony Lindgren {
4867b250affSTony Lindgren 	omap3_init_early();
4878f5b5a41STony Lindgren }
4888f5b5a41STony Lindgren 
489a920360fSHemant Pedanekar void __init ti81xx_init_early(void)
4908f5b5a41STony Lindgren {
491b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP343X_CLASS,
492b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
493b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
494b6a4226cSPaul Walmsley 				  NULL);
495*d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
496*d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
4974de34f35SVaibhav Hiremath 	omap3xxx_check_revision();
4984de34f35SVaibhav Hiremath 	ti81xx_check_features();
4994c3cf901STony Lindgren 	omap_common_init_early();
5004c3cf901STony Lindgren 	omap3xxx_voltagedomains_init();
5014c3cf901STony Lindgren 	omap3xxx_powerdomains_init();
5024c3cf901STony Lindgren 	omap3xxx_clockdomains_init();
5034c3cf901STony Lindgren 	omap3xxx_hwmod_init();
5044c3cf901STony Lindgren 	omap_hwmod_init_postsetup();
5054c3cf901STony Lindgren 	omap3xxx_clk_init();
5068f5b5a41STony Lindgren }
507bbd707acSShawn Guo 
508bbd707acSShawn Guo void __init omap3_init_late(void)
509bbd707acSShawn Guo {
510bbd707acSShawn Guo 	omap_mux_late_init();
511bbd707acSShawn Guo 	omap2_common_pm_late_init();
512bbd707acSShawn Guo 	omap3_pm_init();
513bbd707acSShawn Guo }
514bbd707acSShawn Guo 
515bbd707acSShawn Guo void __init omap3430_init_late(void)
516bbd707acSShawn Guo {
517bbd707acSShawn Guo 	omap_mux_late_init();
518bbd707acSShawn Guo 	omap2_common_pm_late_init();
519bbd707acSShawn Guo 	omap3_pm_init();
520bbd707acSShawn Guo }
521bbd707acSShawn Guo 
522bbd707acSShawn Guo void __init omap35xx_init_late(void)
523bbd707acSShawn Guo {
524bbd707acSShawn Guo 	omap_mux_late_init();
525bbd707acSShawn Guo 	omap2_common_pm_late_init();
526bbd707acSShawn Guo 	omap3_pm_init();
527bbd707acSShawn Guo }
528bbd707acSShawn Guo 
529bbd707acSShawn Guo void __init omap3630_init_late(void)
530bbd707acSShawn Guo {
531bbd707acSShawn Guo 	omap_mux_late_init();
532bbd707acSShawn Guo 	omap2_common_pm_late_init();
533bbd707acSShawn Guo 	omap3_pm_init();
534bbd707acSShawn Guo }
535bbd707acSShawn Guo 
536bbd707acSShawn Guo void __init am35xx_init_late(void)
537bbd707acSShawn Guo {
538bbd707acSShawn Guo 	omap_mux_late_init();
539bbd707acSShawn Guo 	omap2_common_pm_late_init();
540bbd707acSShawn Guo 	omap3_pm_init();
541bbd707acSShawn Guo }
542bbd707acSShawn Guo 
543bbd707acSShawn Guo void __init ti81xx_init_late(void)
544bbd707acSShawn Guo {
545bbd707acSShawn Guo 	omap_mux_late_init();
546bbd707acSShawn Guo 	omap2_common_pm_late_init();
547bbd707acSShawn Guo 	omap3_pm_init();
548bbd707acSShawn Guo }
549c4e2d245SSanjeev Premi #endif
5508f5b5a41STony Lindgren 
55108f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX
55208f30989SAfzal Mohammed void __init am33xx_init_early(void)
55308f30989SAfzal Mohammed {
554b6a4226cSPaul Walmsley 	omap2_set_globals_tap(AM335X_CLASS,
555b6a4226cSPaul Walmsley 			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
556b6a4226cSPaul Walmsley 	omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
557b6a4226cSPaul Walmsley 				  NULL);
558*d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
559*d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
56008f30989SAfzal Mohammed 	omap3xxx_check_revision();
56108f30989SAfzal Mohammed 	ti81xx_check_features();
56208f30989SAfzal Mohammed 	omap_common_init_early();
563ce3fc89aSVaibhav Hiremath 	am33xx_voltagedomains_init();
5643f0ea764SVaibhav Hiremath 	am33xx_powerdomains_init();
5659c80f3aaSVaibhav Hiremath 	am33xx_clockdomains_init();
566a2cfc509SVaibhav Hiremath 	am33xx_hwmod_init();
567a2cfc509SVaibhav Hiremath 	omap_hwmod_init_postsetup();
568e30384abSVaibhav Hiremath 	am33xx_clk_init();
56908f30989SAfzal Mohammed }
57008f30989SAfzal Mohammed #endif
57108f30989SAfzal Mohammed 
572c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4
5738f5b5a41STony Lindgren void __init omap4430_init_early(void)
5748f5b5a41STony Lindgren {
575b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP443X_CLASS,
576b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
577b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
578b6a4226cSPaul Walmsley 				  OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
579*d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
580*d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
581*d9a16f9aSPaul Walmsley 			     OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
582*d9a16f9aSPaul Walmsley 	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
583*d9a16f9aSPaul Walmsley 	omap_prm_base_init();
584*d9a16f9aSPaul Walmsley 	omap_cm_base_init();
5854de34f35SVaibhav Hiremath 	omap4xxx_check_revision();
5864de34f35SVaibhav Hiremath 	omap4xxx_check_features();
5877b250affSTony Lindgren 	omap_common_init_early();
5887b250affSTony Lindgren 	omap44xx_voltagedomains_init();
5897b250affSTony Lindgren 	omap44xx_powerdomains_init();
5907b250affSTony Lindgren 	omap44xx_clockdomains_init();
5917b250affSTony Lindgren 	omap44xx_hwmod_init();
5927b250affSTony Lindgren 	omap_hwmod_init_postsetup();
5937b250affSTony Lindgren 	omap4xxx_clk_init();
5948f5b5a41STony Lindgren }
595bbd707acSShawn Guo 
596bbd707acSShawn Guo void __init omap4430_init_late(void)
597bbd707acSShawn Guo {
598bbd707acSShawn Guo 	omap_mux_late_init();
599bbd707acSShawn Guo 	omap2_common_pm_late_init();
600bbd707acSShawn Guo 	omap4_pm_init();
601bbd707acSShawn Guo }
602c4e2d245SSanjeev Premi #endif
6038f5b5a41STony Lindgren 
60405e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5
60505e152c7SR Sricharan void __init omap5_init_early(void)
60605e152c7SR Sricharan {
607b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP54XX_CLASS,
608b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
609b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
610b6a4226cSPaul Walmsley 				  OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
611*d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
612*d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
613*d9a16f9aSPaul Walmsley 			     OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
614*d9a16f9aSPaul Walmsley 	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
615*d9a16f9aSPaul Walmsley 	omap_prm_base_init();
616*d9a16f9aSPaul Walmsley 	omap_cm_base_init();
61705e152c7SR Sricharan 	omap5xxx_check_revision();
61805e152c7SR Sricharan 	omap_common_init_early();
61905e152c7SR Sricharan }
62005e152c7SR Sricharan #endif
62105e152c7SR Sricharan 
622a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
6234805734bSPaul Walmsley 				      struct omap_sdrc_params *sdrc_cs1)
6244805734bSPaul Walmsley {
625a66cb345STony Lindgren 	omap_sram_init();
626a66cb345STony Lindgren 
62701001712SHemant Pedanekar 	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
62858cda884SJean Pihet 		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
6292f135eafSPaul Walmsley 		_omap2_init_reprogram_sdrc();
630aa4b1f6eSKevin Hilman 	}
6311dbae815STony Lindgren }
632