11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren #include <linux/module.h> 201dbae815STony Lindgren #include <linux/kernel.h> 211dbae815STony Lindgren #include <linux/init.h> 22fced80c7SRussell King #include <linux/io.h> 232f135eafSPaul Walmsley #include <linux/clk.h> 241dbae815STony Lindgren 25120db2cbSTony Lindgren #include <asm/tlb.h> 26120db2cbSTony Lindgren #include <asm/mach/map.h> 27120db2cbSTony Lindgren 28ce491cf8STony Lindgren #include <plat/sram.h> 29ce491cf8STony Lindgren #include <plat/sdrc.h> 30ce491cf8STony Lindgren #include <plat/serial.h> 31ee0839c2STony Lindgren #include <plat/omap-pm.h> 32ee0839c2STony Lindgren #include <plat/omap_hwmod.h> 33ee0839c2STony Lindgren #include <plat/multi.h> 34e2ed89fcSPaul Walmsley #include <plat/dma.h> 35646e3ed1STony Lindgren 36ee0839c2STony Lindgren #include "iomap.h" 37ee0839c2STony Lindgren #include "voltage.h" 38ee0839c2STony Lindgren #include "powerdomain.h" 39ee0839c2STony Lindgren #include "clockdomain.h" 40ee0839c2STony Lindgren #include "common.h" 41e80a9729SPaul Walmsley #include "clock2xxx.h" 42657ebfadSPaul Walmsley #include "clock3xxx.h" 43e80a9729SPaul Walmsley #include "clock44xx.h" 441dbae815STony Lindgren 451dbae815STony Lindgren /* 461dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 471dbae815STony Lindgren * default mapping provided here. 481dbae815STony Lindgren */ 49cc26b3b0SSyed Mohammed, Khasim 50e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430) 51cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 521dbae815STony Lindgren { 531dbae815STony Lindgren .virtual = L3_24XX_VIRT, 541dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 551dbae815STony Lindgren .length = L3_24XX_SIZE, 561dbae815STony Lindgren .type = MT_DEVICE 571dbae815STony Lindgren }, 5809f21ed4SKyungmin Park { 5909f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 6009f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 6109f21ed4SKyungmin Park .length = L4_24XX_SIZE, 6209f21ed4SKyungmin Park .type = MT_DEVICE 6309f21ed4SKyungmin Park }, 64cc26b3b0SSyed Mohammed, Khasim }; 65cc26b3b0SSyed Mohammed, Khasim 6659b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 67cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 681dbae815STony Lindgren { 697adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 707adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 717adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 72c40fae95STony Lindgren .type = MT_DEVICE 73c40fae95STony Lindgren }, 74c40fae95STony Lindgren { 757adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 767adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 777adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 78c40fae95STony Lindgren .type = MT_DEVICE 79c40fae95STony Lindgren }, 80c40fae95STony Lindgren { 817adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 827adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 837adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 841dbae815STony Lindgren .type = MT_DEVICE 85cc26b3b0SSyed Mohammed, Khasim }, 861dbae815STony Lindgren }; 871dbae815STony Lindgren 88cc26b3b0SSyed Mohammed, Khasim #endif 89cc26b3b0SSyed Mohammed, Khasim 9059b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 91cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 92cc26b3b0SSyed Mohammed, Khasim { 93cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 94cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 95cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 96cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 97cc26b3b0SSyed Mohammed, Khasim }, 98cc26b3b0SSyed Mohammed, Khasim { 99cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 100cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 101cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 102cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 103cc26b3b0SSyed Mohammed, Khasim }, 104cc26b3b0SSyed Mohammed, Khasim { 105cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 106cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 107cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 108cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 109cc26b3b0SSyed Mohammed, Khasim }, 110cc26b3b0SSyed Mohammed, Khasim { 111cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 112cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 113cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 114cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 115cc26b3b0SSyed Mohammed, Khasim }, 116cc26b3b0SSyed Mohammed, Khasim }; 117cc26b3b0SSyed Mohammed, Khasim #endif 118cc26b3b0SSyed Mohammed, Khasim #endif 119cc26b3b0SSyed Mohammed, Khasim 120a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 121cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 122cc26b3b0SSyed Mohammed, Khasim { 123cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 124cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 125cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 126cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 127cc26b3b0SSyed Mohammed, Khasim }, 128cc26b3b0SSyed Mohammed, Khasim { 129cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 130cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 131cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 132cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 133cc26b3b0SSyed Mohammed, Khasim }, 134cc26b3b0SSyed Mohammed, Khasim { 135cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 136cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 137cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 138cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 139cc26b3b0SSyed Mohammed, Khasim }, 140cc26b3b0SSyed Mohammed, Khasim { 141cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 142cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 143cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 144cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 145cc26b3b0SSyed Mohammed, Khasim }, 146cc26b3b0SSyed Mohammed, Khasim { 147cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 148cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 149cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 150cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 151cc26b3b0SSyed Mohammed, Khasim }, 152cc26b3b0SSyed Mohammed, Khasim { 153cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 154cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 155cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 156cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 157cc26b3b0SSyed Mohammed, Khasim }, 158cc26b3b0SSyed Mohammed, Khasim { 159cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 160cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 161cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 162cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 163cc26b3b0SSyed Mohammed, Khasim }, 164a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 165a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 166a4f57b81STony Lindgren { 167a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 168a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 169a4f57b81STony Lindgren .length = SZ_1M, 170a4f57b81STony Lindgren .type = MT_DEVICE 171a4f57b81STony Lindgren }, 172a4f57b81STony Lindgren #endif 173cc26b3b0SSyed Mohammed, Khasim }; 174cc26b3b0SSyed Mohammed, Khasim #endif 17501001712SHemant Pedanekar 17633959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 177a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = { 17801001712SHemant Pedanekar { 17901001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 18001001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 18101001712SHemant Pedanekar .length = L4_34XX_SIZE, 18201001712SHemant Pedanekar .type = MT_DEVICE 1831e6cb146SAfzal Mohammed } 1841e6cb146SAfzal Mohammed }; 1851e6cb146SAfzal Mohammed #endif 1861e6cb146SAfzal Mohammed 187bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 1881e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = { 18901001712SHemant Pedanekar { 19001001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 19101001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 19201001712SHemant Pedanekar .length = L4_34XX_SIZE, 19301001712SHemant Pedanekar .type = MT_DEVICE 19401001712SHemant Pedanekar }, 1951e6cb146SAfzal Mohammed { 1961e6cb146SAfzal Mohammed .virtual = L4_WK_AM33XX_VIRT, 1971e6cb146SAfzal Mohammed .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS), 1981e6cb146SAfzal Mohammed .length = L4_WK_AM33XX_SIZE, 1991e6cb146SAfzal Mohammed .type = MT_DEVICE 2001e6cb146SAfzal Mohammed } 20101001712SHemant Pedanekar }; 20201001712SHemant Pedanekar #endif 20301001712SHemant Pedanekar 20444169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 20544169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 20644169075SSantosh Shilimkar { 20744169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 20844169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 20944169075SSantosh Shilimkar .length = L3_44XX_SIZE, 21044169075SSantosh Shilimkar .type = MT_DEVICE, 21144169075SSantosh Shilimkar }, 21244169075SSantosh Shilimkar { 21344169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 21444169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 21544169075SSantosh Shilimkar .length = L4_44XX_SIZE, 21644169075SSantosh Shilimkar .type = MT_DEVICE, 21744169075SSantosh Shilimkar }, 21844169075SSantosh Shilimkar { 21944169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 22044169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 22144169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 22244169075SSantosh Shilimkar .type = MT_DEVICE, 22344169075SSantosh Shilimkar }, 224137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688 225137d105dSSantosh Shilimkar { 226137d105dSSantosh Shilimkar .virtual = OMAP4_SRAM_VA, 227137d105dSSantosh Shilimkar .pfn = __phys_to_pfn(OMAP4_SRAM_PA), 228137d105dSSantosh Shilimkar .length = PAGE_SIZE, 229137d105dSSantosh Shilimkar .type = MT_MEMORY_SO, 230137d105dSSantosh Shilimkar }, 231137d105dSSantosh Shilimkar #endif 232137d105dSSantosh Shilimkar 23344169075SSantosh Shilimkar }; 23444169075SSantosh Shilimkar #endif 235cc26b3b0SSyed Mohammed, Khasim 23659b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 2378185e468SAaro Koskinen void __init omap242x_map_common_io(void) 2386fbd55d0STony Lindgren { 2396fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2406fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2416fbd55d0STony Lindgren } 2426fbd55d0STony Lindgren #endif 2436fbd55d0STony Lindgren 24459b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 2458185e468SAaro Koskinen void __init omap243x_map_common_io(void) 2466fbd55d0STony Lindgren { 2476fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2486fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2496fbd55d0STony Lindgren } 2506fbd55d0STony Lindgren #endif 2516fbd55d0STony Lindgren 252a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 2538185e468SAaro Koskinen void __init omap34xx_map_common_io(void) 2546fbd55d0STony Lindgren { 2556fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2566fbd55d0STony Lindgren } 2576fbd55d0STony Lindgren #endif 2586fbd55d0STony Lindgren 25933959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 260a920360fSHemant Pedanekar void __init omapti81xx_map_common_io(void) 26101001712SHemant Pedanekar { 262a920360fSHemant Pedanekar iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc)); 26301001712SHemant Pedanekar } 26401001712SHemant Pedanekar #endif 26501001712SHemant Pedanekar 266bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 2671e6cb146SAfzal Mohammed void __init omapam33xx_map_common_io(void) 2681e6cb146SAfzal Mohammed { 2691e6cb146SAfzal Mohammed iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc)); 2706fbd55d0STony Lindgren } 2716fbd55d0STony Lindgren #endif 2726fbd55d0STony Lindgren 2736fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 2748185e468SAaro Koskinen void __init omap44xx_map_common_io(void) 2756fbd55d0STony Lindgren { 2766fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 2772ec1fc4eSSantosh Shilimkar omap_barriers_init(); 2786fbd55d0STony Lindgren } 2796fbd55d0STony Lindgren #endif 2806fbd55d0STony Lindgren 2812f135eafSPaul Walmsley /* 2822f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 2832f135eafSPaul Walmsley * 2842f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 2852f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 2862f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 2872f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 2882f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 2892f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 2902f135eafSPaul Walmsley */ 2912f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 2922f135eafSPaul Walmsley { 2932f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 2942f135eafSPaul Walmsley int v = -EINVAL; 2952f135eafSPaul Walmsley long rate; 2962f135eafSPaul Walmsley 2972f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 2982f135eafSPaul Walmsley return 0; 2992f135eafSPaul Walmsley 3002f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 301e281f7ecSAaro Koskinen if (IS_ERR(dpll3_m2_ck)) 3022f135eafSPaul Walmsley return -EINVAL; 3032f135eafSPaul Walmsley 3042f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3052f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3062f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3072f135eafSPaul Walmsley if (v) 3082f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3092f135eafSPaul Walmsley 3102f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3112f135eafSPaul Walmsley 3122f135eafSPaul Walmsley return v; 3132f135eafSPaul Walmsley } 3142f135eafSPaul Walmsley 3152092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) 3162092e5ccSPaul Walmsley { 3172092e5ccSPaul Walmsley return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); 3182092e5ccSPaul Walmsley } 3192092e5ccSPaul Walmsley 3207b250affSTony Lindgren static void __init omap_common_init_early(void) 3217b250affSTony Lindgren { 322df80442dSArnd Bergmann omap_init_consistent_dma_size(); 3237b250affSTony Lindgren } 3247b250affSTony Lindgren 3257b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void) 326120db2cbSTony Lindgren { 3272092e5ccSPaul Walmsley u8 postsetup_state; 3282092e5ccSPaul Walmsley 3292092e5ccSPaul Walmsley /* Set the default postsetup state for all hwmods */ 3302092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME 3312092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_IDLE; 3322092e5ccSPaul Walmsley #else 3332092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_ENABLED; 3342092e5ccSPaul Walmsley #endif 3352092e5ccSPaul Walmsley omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); 33655d2cb08SBenoit Cousson 33753da4ce2SKevin Hilman omap_pm_if_early_init(); 3384805734bSPaul Walmsley } 3394805734bSPaul Walmsley 34016110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420 3418f5b5a41STony Lindgren void __init omap2420_init_early(void) 3428f5b5a41STony Lindgren { 3434c3cf901STony Lindgren omap2_set_globals_242x(); 3444de34f35SVaibhav Hiremath omap2xxx_check_revision(); 3457b250affSTony Lindgren omap_common_init_early(); 3467b250affSTony Lindgren omap2xxx_voltagedomains_init(); 3477b250affSTony Lindgren omap242x_powerdomains_init(); 3487b250affSTony Lindgren omap242x_clockdomains_init(); 3497b250affSTony Lindgren omap2420_hwmod_init(); 3507b250affSTony Lindgren omap_hwmod_init_postsetup(); 3517b250affSTony Lindgren omap2420_clk_init(); 3528f5b5a41STony Lindgren } 353bbd707acSShawn Guo 354bbd707acSShawn Guo void __init omap2420_init_late(void) 355bbd707acSShawn Guo { 356bbd707acSShawn Guo omap_mux_late_init(); 357bbd707acSShawn Guo omap2_common_pm_late_init(); 358bbd707acSShawn Guo omap2_pm_init(); 359bbd707acSShawn Guo } 36016110798SPaul Walmsley #endif 3618f5b5a41STony Lindgren 36216110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430 3638f5b5a41STony Lindgren void __init omap2430_init_early(void) 3648f5b5a41STony Lindgren { 3654c3cf901STony Lindgren omap2_set_globals_243x(); 3664de34f35SVaibhav Hiremath omap2xxx_check_revision(); 3677b250affSTony Lindgren omap_common_init_early(); 3687b250affSTony Lindgren omap2xxx_voltagedomains_init(); 3697b250affSTony Lindgren omap243x_powerdomains_init(); 3707b250affSTony Lindgren omap243x_clockdomains_init(); 3717b250affSTony Lindgren omap2430_hwmod_init(); 3727b250affSTony Lindgren omap_hwmod_init_postsetup(); 3737b250affSTony Lindgren omap2430_clk_init(); 3747b250affSTony Lindgren } 375bbd707acSShawn Guo 376bbd707acSShawn Guo void __init omap2430_init_late(void) 377bbd707acSShawn Guo { 378bbd707acSShawn Guo omap_mux_late_init(); 379bbd707acSShawn Guo omap2_common_pm_late_init(); 380bbd707acSShawn Guo omap2_pm_init(); 381bbd707acSShawn Guo } 382c4e2d245SSanjeev Premi #endif 3837b250affSTony Lindgren 3847b250affSTony Lindgren /* 3857b250affSTony Lindgren * Currently only board-omap3beagle.c should call this because of the 3867b250affSTony Lindgren * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. 3877b250affSTony Lindgren */ 388c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3 3897b250affSTony Lindgren void __init omap3_init_early(void) 3907b250affSTony Lindgren { 3914c3cf901STony Lindgren omap2_set_globals_3xxx(); 3924de34f35SVaibhav Hiremath omap3xxx_check_revision(); 3934de34f35SVaibhav Hiremath omap3xxx_check_features(); 3947b250affSTony Lindgren omap_common_init_early(); 3957b250affSTony Lindgren omap3xxx_voltagedomains_init(); 3967b250affSTony Lindgren omap3xxx_powerdomains_init(); 3977b250affSTony Lindgren omap3xxx_clockdomains_init(); 3987b250affSTony Lindgren omap3xxx_hwmod_init(); 3997b250affSTony Lindgren omap_hwmod_init_postsetup(); 4007b250affSTony Lindgren omap3xxx_clk_init(); 4018f5b5a41STony Lindgren } 4028f5b5a41STony Lindgren 4038f5b5a41STony Lindgren void __init omap3430_init_early(void) 4048f5b5a41STony Lindgren { 4057b250affSTony Lindgren omap3_init_early(); 4068f5b5a41STony Lindgren } 4078f5b5a41STony Lindgren 4088f5b5a41STony Lindgren void __init omap35xx_init_early(void) 4098f5b5a41STony Lindgren { 4107b250affSTony Lindgren omap3_init_early(); 4118f5b5a41STony Lindgren } 4128f5b5a41STony Lindgren 4138f5b5a41STony Lindgren void __init omap3630_init_early(void) 4148f5b5a41STony Lindgren { 4157b250affSTony Lindgren omap3_init_early(); 4168f5b5a41STony Lindgren } 4178f5b5a41STony Lindgren 4188f5b5a41STony Lindgren void __init am35xx_init_early(void) 4198f5b5a41STony Lindgren { 4207b250affSTony Lindgren omap3_init_early(); 4218f5b5a41STony Lindgren } 4228f5b5a41STony Lindgren 423a920360fSHemant Pedanekar void __init ti81xx_init_early(void) 4248f5b5a41STony Lindgren { 425a920360fSHemant Pedanekar omap2_set_globals_ti81xx(); 4264de34f35SVaibhav Hiremath omap3xxx_check_revision(); 4274de34f35SVaibhav Hiremath ti81xx_check_features(); 4284c3cf901STony Lindgren omap_common_init_early(); 4294c3cf901STony Lindgren omap3xxx_voltagedomains_init(); 4304c3cf901STony Lindgren omap3xxx_powerdomains_init(); 4314c3cf901STony Lindgren omap3xxx_clockdomains_init(); 4324c3cf901STony Lindgren omap3xxx_hwmod_init(); 4334c3cf901STony Lindgren omap_hwmod_init_postsetup(); 4344c3cf901STony Lindgren omap3xxx_clk_init(); 4358f5b5a41STony Lindgren } 436bbd707acSShawn Guo 437bbd707acSShawn Guo void __init omap3_init_late(void) 438bbd707acSShawn Guo { 439bbd707acSShawn Guo omap_mux_late_init(); 440bbd707acSShawn Guo omap2_common_pm_late_init(); 441bbd707acSShawn Guo omap3_pm_init(); 442bbd707acSShawn Guo } 443bbd707acSShawn Guo 444bbd707acSShawn Guo void __init omap3430_init_late(void) 445bbd707acSShawn Guo { 446bbd707acSShawn Guo omap_mux_late_init(); 447bbd707acSShawn Guo omap2_common_pm_late_init(); 448bbd707acSShawn Guo omap3_pm_init(); 449bbd707acSShawn Guo } 450bbd707acSShawn Guo 451bbd707acSShawn Guo void __init omap35xx_init_late(void) 452bbd707acSShawn Guo { 453bbd707acSShawn Guo omap_mux_late_init(); 454bbd707acSShawn Guo omap2_common_pm_late_init(); 455bbd707acSShawn Guo omap3_pm_init(); 456bbd707acSShawn Guo } 457bbd707acSShawn Guo 458bbd707acSShawn Guo void __init omap3630_init_late(void) 459bbd707acSShawn Guo { 460bbd707acSShawn Guo omap_mux_late_init(); 461bbd707acSShawn Guo omap2_common_pm_late_init(); 462bbd707acSShawn Guo omap3_pm_init(); 463bbd707acSShawn Guo } 464bbd707acSShawn Guo 465bbd707acSShawn Guo void __init am35xx_init_late(void) 466bbd707acSShawn Guo { 467bbd707acSShawn Guo omap_mux_late_init(); 468bbd707acSShawn Guo omap2_common_pm_late_init(); 469bbd707acSShawn Guo omap3_pm_init(); 470bbd707acSShawn Guo } 471bbd707acSShawn Guo 472bbd707acSShawn Guo void __init ti81xx_init_late(void) 473bbd707acSShawn Guo { 474bbd707acSShawn Guo omap_mux_late_init(); 475bbd707acSShawn Guo omap2_common_pm_late_init(); 476bbd707acSShawn Guo omap3_pm_init(); 477bbd707acSShawn Guo } 478c4e2d245SSanjeev Premi #endif 4798f5b5a41STony Lindgren 48008f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX 48108f30989SAfzal Mohammed void __init am33xx_init_early(void) 48208f30989SAfzal Mohammed { 48308f30989SAfzal Mohammed omap2_set_globals_am33xx(); 48408f30989SAfzal Mohammed omap3xxx_check_revision(); 48508f30989SAfzal Mohammed ti81xx_check_features(); 48608f30989SAfzal Mohammed omap_common_init_early(); 487*ce3fc89aSVaibhav Hiremath am33xx_voltagedomains_init(); 48808f30989SAfzal Mohammed } 48908f30989SAfzal Mohammed #endif 49008f30989SAfzal Mohammed 491c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4 4928f5b5a41STony Lindgren void __init omap4430_init_early(void) 4938f5b5a41STony Lindgren { 4944c3cf901STony Lindgren omap2_set_globals_443x(); 4954de34f35SVaibhav Hiremath omap4xxx_check_revision(); 4964de34f35SVaibhav Hiremath omap4xxx_check_features(); 4977b250affSTony Lindgren omap_common_init_early(); 4987b250affSTony Lindgren omap44xx_voltagedomains_init(); 4997b250affSTony Lindgren omap44xx_powerdomains_init(); 5007b250affSTony Lindgren omap44xx_clockdomains_init(); 5017b250affSTony Lindgren omap44xx_hwmod_init(); 5027b250affSTony Lindgren omap_hwmod_init_postsetup(); 5037b250affSTony Lindgren omap4xxx_clk_init(); 5048f5b5a41STony Lindgren } 505bbd707acSShawn Guo 506bbd707acSShawn Guo void __init omap4430_init_late(void) 507bbd707acSShawn Guo { 508bbd707acSShawn Guo omap_mux_late_init(); 509bbd707acSShawn Guo omap2_common_pm_late_init(); 510bbd707acSShawn Guo omap4_pm_init(); 511bbd707acSShawn Guo } 512c4e2d245SSanjeev Premi #endif 5138f5b5a41STony Lindgren 514a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, 5154805734bSPaul Walmsley struct omap_sdrc_params *sdrc_cs1) 5164805734bSPaul Walmsley { 517a66cb345STony Lindgren omap_sram_init(); 518a66cb345STony Lindgren 51901001712SHemant Pedanekar if (cpu_is_omap24xx() || omap3_has_sdrc()) { 52058cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 5212f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 522aa4b1f6eSKevin Hilman } 5231dbae815STony Lindgren } 524