xref: /openbmc/linux/arch/arm/mach-omap2/io.c (revision c4ceedcb18cf7a06059482a3a1828b9aad9f78cf)
11dbae815STony Lindgren /*
21dbae815STony Lindgren  * linux/arch/arm/mach-omap2/io.c
31dbae815STony Lindgren  *
41dbae815STony Lindgren  * OMAP2 I/O mapping code
51dbae815STony Lindgren  *
61dbae815STony Lindgren  * Copyright (C) 2005 Nokia Corporation
744169075SSantosh Shilimkar  * Copyright (C) 2007-2009 Texas Instruments
8646e3ed1STony Lindgren  *
9646e3ed1STony Lindgren  * Author:
10646e3ed1STony Lindgren  *	Juha Yrjola <juha.yrjola@nokia.com>
11646e3ed1STony Lindgren  *	Syed Khasim <x0khasim@ti.com>
121dbae815STony Lindgren  *
1344169075SSantosh Shilimkar  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
1444169075SSantosh Shilimkar  *
151dbae815STony Lindgren  * This program is free software; you can redistribute it and/or modify
161dbae815STony Lindgren  * it under the terms of the GNU General Public License version 2 as
171dbae815STony Lindgren  * published by the Free Software Foundation.
181dbae815STony Lindgren  */
191dbae815STony Lindgren #include <linux/module.h>
201dbae815STony Lindgren #include <linux/kernel.h>
211dbae815STony Lindgren #include <linux/init.h>
22fced80c7SRussell King #include <linux/io.h>
232f135eafSPaul Walmsley #include <linux/clk.h>
241dbae815STony Lindgren 
25120db2cbSTony Lindgren #include <asm/tlb.h>
26120db2cbSTony Lindgren #include <asm/mach/map.h>
27120db2cbSTony Lindgren 
282b6c4e73SLokesh Vutla #include <plat-omap/dma-omap.h>
29646e3ed1STony Lindgren 
30622297fdSTony Lindgren #include "../plat-omap/sram.h"
31b6a4226cSPaul Walmsley #include <plat/prcm.h>
32622297fdSTony Lindgren 
33dc843280STony Lindgren #include "omap_hwmod.h"
34dbc04161STony Lindgren #include "soc.h"
35ee0839c2STony Lindgren #include "iomap.h"
36ee0839c2STony Lindgren #include "voltage.h"
37ee0839c2STony Lindgren #include "powerdomain.h"
38ee0839c2STony Lindgren #include "clockdomain.h"
39ee0839c2STony Lindgren #include "common.h"
40e30384abSVaibhav Hiremath #include "clock.h"
41e80a9729SPaul Walmsley #include "clock2xxx.h"
42657ebfadSPaul Walmsley #include "clock3xxx.h"
43e80a9729SPaul Walmsley #include "clock44xx.h"
441d5aef49STony Lindgren #include "omap-pm.h"
453e6ece13SPaul Walmsley #include "sdrc.h"
46b6a4226cSPaul Walmsley #include "control.h"
473d82cbbbSTony Lindgren #include "serial.h"
48*c4ceedcbSPaul Walmsley #include "cm2xxx.h"
49*c4ceedcbSPaul Walmsley #include "cm3xxx.h"
501dbae815STony Lindgren 
511dbae815STony Lindgren /*
521dbae815STony Lindgren  * The machine specific code may provide the extra mapping besides the
531dbae815STony Lindgren  * default mapping provided here.
541dbae815STony Lindgren  */
55cc26b3b0SSyed Mohammed, Khasim 
56e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
57cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = {
581dbae815STony Lindgren 	{
591dbae815STony Lindgren 		.virtual	= L3_24XX_VIRT,
601dbae815STony Lindgren 		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
611dbae815STony Lindgren 		.length		= L3_24XX_SIZE,
621dbae815STony Lindgren 		.type		= MT_DEVICE
631dbae815STony Lindgren 	},
6409f21ed4SKyungmin Park 	{
6509f21ed4SKyungmin Park 		.virtual	= L4_24XX_VIRT,
6609f21ed4SKyungmin Park 		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
6709f21ed4SKyungmin Park 		.length		= L4_24XX_SIZE,
6809f21ed4SKyungmin Park 		.type		= MT_DEVICE
6909f21ed4SKyungmin Park 	},
70cc26b3b0SSyed Mohammed, Khasim };
71cc26b3b0SSyed Mohammed, Khasim 
7259b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
73cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = {
741dbae815STony Lindgren 	{
757adb9987SPaul Walmsley 		.virtual	= DSP_MEM_2420_VIRT,
767adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
777adb9987SPaul Walmsley 		.length		= DSP_MEM_2420_SIZE,
78c40fae95STony Lindgren 		.type		= MT_DEVICE
79c40fae95STony Lindgren 	},
80c40fae95STony Lindgren 	{
817adb9987SPaul Walmsley 		.virtual	= DSP_IPI_2420_VIRT,
827adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
837adb9987SPaul Walmsley 		.length		= DSP_IPI_2420_SIZE,
84c40fae95STony Lindgren 		.type		= MT_DEVICE
85c40fae95STony Lindgren 	},
86c40fae95STony Lindgren 	{
877adb9987SPaul Walmsley 		.virtual	= DSP_MMU_2420_VIRT,
887adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
897adb9987SPaul Walmsley 		.length		= DSP_MMU_2420_SIZE,
901dbae815STony Lindgren 		.type		= MT_DEVICE
91cc26b3b0SSyed Mohammed, Khasim 	},
921dbae815STony Lindgren };
931dbae815STony Lindgren 
94cc26b3b0SSyed Mohammed, Khasim #endif
95cc26b3b0SSyed Mohammed, Khasim 
9659b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
97cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = {
98cc26b3b0SSyed Mohammed, Khasim 	{
99cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_WK_243X_VIRT,
100cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
101cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_WK_243X_SIZE,
102cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
103cc26b3b0SSyed Mohammed, Khasim 	},
104cc26b3b0SSyed Mohammed, Khasim 	{
105cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_GPMC_VIRT,
106cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
107cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_GPMC_SIZE,
108cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
109cc26b3b0SSyed Mohammed, Khasim 	},
110cc26b3b0SSyed Mohammed, Khasim 	{
111cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SDRC_VIRT,
112cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
113cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SDRC_SIZE,
114cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
115cc26b3b0SSyed Mohammed, Khasim 	},
116cc26b3b0SSyed Mohammed, Khasim 	{
117cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SMS_VIRT,
118cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
119cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SMS_SIZE,
120cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
121cc26b3b0SSyed Mohammed, Khasim 	},
122cc26b3b0SSyed Mohammed, Khasim };
123cc26b3b0SSyed Mohammed, Khasim #endif
124cc26b3b0SSyed Mohammed, Khasim #endif
125cc26b3b0SSyed Mohammed, Khasim 
126a8eb7ca0STony Lindgren #ifdef	CONFIG_ARCH_OMAP3
127cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = {
128cc26b3b0SSyed Mohammed, Khasim 	{
129cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L3_34XX_VIRT,
130cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
131cc26b3b0SSyed Mohammed, Khasim 		.length		= L3_34XX_SIZE,
132cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
133cc26b3b0SSyed Mohammed, Khasim 	},
134cc26b3b0SSyed Mohammed, Khasim 	{
135cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_34XX_VIRT,
136cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
137cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_34XX_SIZE,
138cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
139cc26b3b0SSyed Mohammed, Khasim 	},
140cc26b3b0SSyed Mohammed, Khasim 	{
141cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP34XX_GPMC_VIRT,
142cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
143cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP34XX_GPMC_SIZE,
144cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
145cc26b3b0SSyed Mohammed, Khasim 	},
146cc26b3b0SSyed Mohammed, Khasim 	{
147cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SMS_VIRT,
148cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
149cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SMS_SIZE,
150cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
151cc26b3b0SSyed Mohammed, Khasim 	},
152cc26b3b0SSyed Mohammed, Khasim 	{
153cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SDRC_VIRT,
154cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
155cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SDRC_SIZE,
156cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
157cc26b3b0SSyed Mohammed, Khasim 	},
158cc26b3b0SSyed Mohammed, Khasim 	{
159cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_PER_34XX_VIRT,
160cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
161cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_PER_34XX_SIZE,
162cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
163cc26b3b0SSyed Mohammed, Khasim 	},
164cc26b3b0SSyed Mohammed, Khasim 	{
165cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_EMU_34XX_VIRT,
166cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
167cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_EMU_34XX_SIZE,
168cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
169cc26b3b0SSyed Mohammed, Khasim 	},
170a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) &&							\
171a4f57b81STony Lindgren 	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
172a4f57b81STony Lindgren 	{
173a4f57b81STony Lindgren 		.virtual	= ZOOM_UART_VIRT,
174a4f57b81STony Lindgren 		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
175a4f57b81STony Lindgren 		.length		= SZ_1M,
176a4f57b81STony Lindgren 		.type		= MT_DEVICE
177a4f57b81STony Lindgren 	},
178a4f57b81STony Lindgren #endif
179cc26b3b0SSyed Mohammed, Khasim };
180cc26b3b0SSyed Mohammed, Khasim #endif
18101001712SHemant Pedanekar 
18233959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX
183a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = {
18401001712SHemant Pedanekar 	{
18501001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
18601001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
18701001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
18801001712SHemant Pedanekar 		.type		= MT_DEVICE
1891e6cb146SAfzal Mohammed 	}
1901e6cb146SAfzal Mohammed };
1911e6cb146SAfzal Mohammed #endif
1921e6cb146SAfzal Mohammed 
193bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX
1941e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = {
19501001712SHemant Pedanekar 	{
19601001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
19701001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
19801001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
19901001712SHemant Pedanekar 		.type		= MT_DEVICE
20001001712SHemant Pedanekar 	},
2011e6cb146SAfzal Mohammed 	{
2021e6cb146SAfzal Mohammed 		.virtual	= L4_WK_AM33XX_VIRT,
2031e6cb146SAfzal Mohammed 		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
2041e6cb146SAfzal Mohammed 		.length		= L4_WK_AM33XX_SIZE,
2051e6cb146SAfzal Mohammed 		.type		= MT_DEVICE
2061e6cb146SAfzal Mohammed 	}
20701001712SHemant Pedanekar };
20801001712SHemant Pedanekar #endif
20901001712SHemant Pedanekar 
21044169075SSantosh Shilimkar #ifdef	CONFIG_ARCH_OMAP4
21144169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = {
21244169075SSantosh Shilimkar 	{
21344169075SSantosh Shilimkar 		.virtual	= L3_44XX_VIRT,
21444169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
21544169075SSantosh Shilimkar 		.length		= L3_44XX_SIZE,
21644169075SSantosh Shilimkar 		.type		= MT_DEVICE,
21744169075SSantosh Shilimkar 	},
21844169075SSantosh Shilimkar 	{
21944169075SSantosh Shilimkar 		.virtual	= L4_44XX_VIRT,
22044169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
22144169075SSantosh Shilimkar 		.length		= L4_44XX_SIZE,
22244169075SSantosh Shilimkar 		.type		= MT_DEVICE,
22344169075SSantosh Shilimkar 	},
22444169075SSantosh Shilimkar 	{
22544169075SSantosh Shilimkar 		.virtual	= L4_PER_44XX_VIRT,
22644169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
22744169075SSantosh Shilimkar 		.length		= L4_PER_44XX_SIZE,
22844169075SSantosh Shilimkar 		.type		= MT_DEVICE,
22944169075SSantosh Shilimkar 	},
230137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688
231137d105dSSantosh Shilimkar 	{
232137d105dSSantosh Shilimkar 		.virtual	= OMAP4_SRAM_VA,
233137d105dSSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP4_SRAM_PA),
234137d105dSSantosh Shilimkar 		.length		= PAGE_SIZE,
235137d105dSSantosh Shilimkar 		.type		= MT_MEMORY_SO,
236137d105dSSantosh Shilimkar 	},
237137d105dSSantosh Shilimkar #endif
238137d105dSSantosh Shilimkar 
23944169075SSantosh Shilimkar };
24044169075SSantosh Shilimkar #endif
241cc26b3b0SSyed Mohammed, Khasim 
24205e152c7SR Sricharan #ifdef	CONFIG_SOC_OMAP5
24305e152c7SR Sricharan static struct map_desc omap54xx_io_desc[] __initdata = {
24405e152c7SR Sricharan 	{
24505e152c7SR Sricharan 		.virtual	= L3_54XX_VIRT,
24605e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
24705e152c7SR Sricharan 		.length		= L3_54XX_SIZE,
24805e152c7SR Sricharan 		.type		= MT_DEVICE,
24905e152c7SR Sricharan 	},
25005e152c7SR Sricharan 	{
25105e152c7SR Sricharan 		.virtual	= L4_54XX_VIRT,
25205e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
25305e152c7SR Sricharan 		.length		= L4_54XX_SIZE,
25405e152c7SR Sricharan 		.type		= MT_DEVICE,
25505e152c7SR Sricharan 	},
25605e152c7SR Sricharan 	{
25705e152c7SR Sricharan 		.virtual	= L4_WK_54XX_VIRT,
25805e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
25905e152c7SR Sricharan 		.length		= L4_WK_54XX_SIZE,
26005e152c7SR Sricharan 		.type		= MT_DEVICE,
26105e152c7SR Sricharan 	},
26205e152c7SR Sricharan 	{
26305e152c7SR Sricharan 		.virtual	= L4_PER_54XX_VIRT,
26405e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
26505e152c7SR Sricharan 		.length		= L4_PER_54XX_SIZE,
26605e152c7SR Sricharan 		.type		= MT_DEVICE,
26705e152c7SR Sricharan 	},
26805e152c7SR Sricharan };
26905e152c7SR Sricharan #endif
27005e152c7SR Sricharan 
27159b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
272b6a4226cSPaul Walmsley void __init omap242x_map_io(void)
2736fbd55d0STony Lindgren {
2746fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2756fbd55d0STony Lindgren 	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
2766fbd55d0STony Lindgren }
2776fbd55d0STony Lindgren #endif
2786fbd55d0STony Lindgren 
27959b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
280b6a4226cSPaul Walmsley void __init omap243x_map_io(void)
2816fbd55d0STony Lindgren {
2826fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2836fbd55d0STony Lindgren 	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
2846fbd55d0STony Lindgren }
2856fbd55d0STony Lindgren #endif
2866fbd55d0STony Lindgren 
287a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3
288b6a4226cSPaul Walmsley void __init omap3_map_io(void)
2896fbd55d0STony Lindgren {
2906fbd55d0STony Lindgren 	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
2916fbd55d0STony Lindgren }
2926fbd55d0STony Lindgren #endif
2936fbd55d0STony Lindgren 
29433959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX
295b6a4226cSPaul Walmsley void __init ti81xx_map_io(void)
29601001712SHemant Pedanekar {
297a920360fSHemant Pedanekar 	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
29801001712SHemant Pedanekar }
29901001712SHemant Pedanekar #endif
30001001712SHemant Pedanekar 
301bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX
302b6a4226cSPaul Walmsley void __init am33xx_map_io(void)
3031e6cb146SAfzal Mohammed {
3041e6cb146SAfzal Mohammed 	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
3056fbd55d0STony Lindgren }
3066fbd55d0STony Lindgren #endif
3076fbd55d0STony Lindgren 
3086fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4
309b6a4226cSPaul Walmsley void __init omap4_map_io(void)
3106fbd55d0STony Lindgren {
3116fbd55d0STony Lindgren 	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
3122ec1fc4eSSantosh Shilimkar 	omap_barriers_init();
3136fbd55d0STony Lindgren }
3146fbd55d0STony Lindgren #endif
3156fbd55d0STony Lindgren 
31605e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5
317b6a4226cSPaul Walmsley void __init omap5_map_io(void)
31805e152c7SR Sricharan {
31905e152c7SR Sricharan 	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
32005e152c7SR Sricharan }
32105e152c7SR Sricharan #endif
3222f135eafSPaul Walmsley /*
3232f135eafSPaul Walmsley  * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
3242f135eafSPaul Walmsley  *
3252f135eafSPaul Walmsley  * Sets the CORE DPLL3 M2 divider to the same value that it's at
3262f135eafSPaul Walmsley  * currently.  This has the effect of setting the SDRC SDRAM AC timing
3272f135eafSPaul Walmsley  * registers to the values currently defined by the kernel.  Currently
3282f135eafSPaul Walmsley  * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
3292f135eafSPaul Walmsley  * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
3302f135eafSPaul Walmsley  * or passes along the return value of clk_set_rate().
3312f135eafSPaul Walmsley  */
3322f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void)
3332f135eafSPaul Walmsley {
3342f135eafSPaul Walmsley 	struct clk *dpll3_m2_ck;
3352f135eafSPaul Walmsley 	int v = -EINVAL;
3362f135eafSPaul Walmsley 	long rate;
3372f135eafSPaul Walmsley 
3382f135eafSPaul Walmsley 	if (!cpu_is_omap34xx())
3392f135eafSPaul Walmsley 		return 0;
3402f135eafSPaul Walmsley 
3412f135eafSPaul Walmsley 	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
342e281f7ecSAaro Koskinen 	if (IS_ERR(dpll3_m2_ck))
3432f135eafSPaul Walmsley 		return -EINVAL;
3442f135eafSPaul Walmsley 
3452f135eafSPaul Walmsley 	rate = clk_get_rate(dpll3_m2_ck);
3462f135eafSPaul Walmsley 	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
3472f135eafSPaul Walmsley 	v = clk_set_rate(dpll3_m2_ck, rate);
3482f135eafSPaul Walmsley 	if (v)
3492f135eafSPaul Walmsley 		pr_err("dpll3_m2_clk rate change failed: %d\n", v);
3502f135eafSPaul Walmsley 
3512f135eafSPaul Walmsley 	clk_put(dpll3_m2_ck);
3522f135eafSPaul Walmsley 
3532f135eafSPaul Walmsley 	return v;
3542f135eafSPaul Walmsley }
3552f135eafSPaul Walmsley 
3562092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
3572092e5ccSPaul Walmsley {
3582092e5ccSPaul Walmsley 	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
3592092e5ccSPaul Walmsley }
3602092e5ccSPaul Walmsley 
3617b250affSTony Lindgren static void __init omap_common_init_early(void)
3627b250affSTony Lindgren {
363df80442dSArnd Bergmann 	omap_init_consistent_dma_size();
3647b250affSTony Lindgren }
3657b250affSTony Lindgren 
3667b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void)
367120db2cbSTony Lindgren {
3682092e5ccSPaul Walmsley 	u8 postsetup_state;
3692092e5ccSPaul Walmsley 
3702092e5ccSPaul Walmsley 	/* Set the default postsetup state for all hwmods */
3712092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME
3722092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_IDLE;
3732092e5ccSPaul Walmsley #else
3742092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_ENABLED;
3752092e5ccSPaul Walmsley #endif
3762092e5ccSPaul Walmsley 	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
37755d2cb08SBenoit Cousson 
37853da4ce2SKevin Hilman 	omap_pm_if_early_init();
3794805734bSPaul Walmsley }
3804805734bSPaul Walmsley 
38116110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420
3828f5b5a41STony Lindgren void __init omap2420_init_early(void)
3838f5b5a41STony Lindgren {
384b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
385b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
386b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
387b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
388b6a4226cSPaul Walmsley 				  NULL);
389b6a4226cSPaul Walmsley 	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE),
390b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE),
391b6a4226cSPaul Walmsley 			       NULL, NULL);
3924de34f35SVaibhav Hiremath 	omap2xxx_check_revision();
393*c4ceedcbSPaul Walmsley 	omap2xxx_cm_init();
3947b250affSTony Lindgren 	omap_common_init_early();
3957b250affSTony Lindgren 	omap2xxx_voltagedomains_init();
3967b250affSTony Lindgren 	omap242x_powerdomains_init();
3977b250affSTony Lindgren 	omap242x_clockdomains_init();
3987b250affSTony Lindgren 	omap2420_hwmod_init();
3997b250affSTony Lindgren 	omap_hwmod_init_postsetup();
4007b250affSTony Lindgren 	omap2420_clk_init();
4018f5b5a41STony Lindgren }
402bbd707acSShawn Guo 
403bbd707acSShawn Guo void __init omap2420_init_late(void)
404bbd707acSShawn Guo {
405bbd707acSShawn Guo 	omap_mux_late_init();
406bbd707acSShawn Guo 	omap2_common_pm_late_init();
407bbd707acSShawn Guo 	omap2_pm_init();
408bbd707acSShawn Guo }
40916110798SPaul Walmsley #endif
4108f5b5a41STony Lindgren 
41116110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430
4128f5b5a41STony Lindgren void __init omap2430_init_early(void)
4138f5b5a41STony Lindgren {
414b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
415b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
416b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
417b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
418b6a4226cSPaul Walmsley 				  NULL);
419b6a4226cSPaul Walmsley 	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE),
420b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE),
421b6a4226cSPaul Walmsley 			       NULL, NULL);
4224de34f35SVaibhav Hiremath 	omap2xxx_check_revision();
423*c4ceedcbSPaul Walmsley 	omap2xxx_cm_init();
4247b250affSTony Lindgren 	omap_common_init_early();
4257b250affSTony Lindgren 	omap2xxx_voltagedomains_init();
4267b250affSTony Lindgren 	omap243x_powerdomains_init();
4277b250affSTony Lindgren 	omap243x_clockdomains_init();
4287b250affSTony Lindgren 	omap2430_hwmod_init();
4297b250affSTony Lindgren 	omap_hwmod_init_postsetup();
4307b250affSTony Lindgren 	omap2430_clk_init();
4317b250affSTony Lindgren }
432bbd707acSShawn Guo 
433bbd707acSShawn Guo void __init omap2430_init_late(void)
434bbd707acSShawn Guo {
435bbd707acSShawn Guo 	omap_mux_late_init();
436bbd707acSShawn Guo 	omap2_common_pm_late_init();
437bbd707acSShawn Guo 	omap2_pm_init();
438bbd707acSShawn Guo }
439c4e2d245SSanjeev Premi #endif
4407b250affSTony Lindgren 
4417b250affSTony Lindgren /*
4427b250affSTony Lindgren  * Currently only board-omap3beagle.c should call this because of the
4437b250affSTony Lindgren  * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
4447b250affSTony Lindgren  */
445c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3
4467b250affSTony Lindgren void __init omap3_init_early(void)
4477b250affSTony Lindgren {
448b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
449b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
450b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
451b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
452b6a4226cSPaul Walmsley 				  NULL);
453b6a4226cSPaul Walmsley 	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE),
454b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE),
455b6a4226cSPaul Walmsley 			       NULL, NULL);
4564de34f35SVaibhav Hiremath 	omap3xxx_check_revision();
4574de34f35SVaibhav Hiremath 	omap3xxx_check_features();
458*c4ceedcbSPaul Walmsley 	omap3xxx_cm_init();
4597b250affSTony Lindgren 	omap_common_init_early();
4607b250affSTony Lindgren 	omap3xxx_voltagedomains_init();
4617b250affSTony Lindgren 	omap3xxx_powerdomains_init();
4627b250affSTony Lindgren 	omap3xxx_clockdomains_init();
4637b250affSTony Lindgren 	omap3xxx_hwmod_init();
4647b250affSTony Lindgren 	omap_hwmod_init_postsetup();
4657b250affSTony Lindgren 	omap3xxx_clk_init();
4668f5b5a41STony Lindgren }
4678f5b5a41STony Lindgren 
4688f5b5a41STony Lindgren void __init omap3430_init_early(void)
4698f5b5a41STony Lindgren {
4707b250affSTony Lindgren 	omap3_init_early();
4718f5b5a41STony Lindgren }
4728f5b5a41STony Lindgren 
4738f5b5a41STony Lindgren void __init omap35xx_init_early(void)
4748f5b5a41STony Lindgren {
4757b250affSTony Lindgren 	omap3_init_early();
4768f5b5a41STony Lindgren }
4778f5b5a41STony Lindgren 
4788f5b5a41STony Lindgren void __init omap3630_init_early(void)
4798f5b5a41STony Lindgren {
4807b250affSTony Lindgren 	omap3_init_early();
4818f5b5a41STony Lindgren }
4828f5b5a41STony Lindgren 
4838f5b5a41STony Lindgren void __init am35xx_init_early(void)
4848f5b5a41STony Lindgren {
4857b250affSTony Lindgren 	omap3_init_early();
4868f5b5a41STony Lindgren }
4878f5b5a41STony Lindgren 
488a920360fSHemant Pedanekar void __init ti81xx_init_early(void)
4898f5b5a41STony Lindgren {
490b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP343X_CLASS,
491b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
492b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
493b6a4226cSPaul Walmsley 				  NULL);
494b6a4226cSPaul Walmsley 	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
495b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE),
496b6a4226cSPaul Walmsley 			       NULL, NULL);
4974de34f35SVaibhav Hiremath 	omap3xxx_check_revision();
4984de34f35SVaibhav Hiremath 	ti81xx_check_features();
4994c3cf901STony Lindgren 	omap_common_init_early();
5004c3cf901STony Lindgren 	omap3xxx_voltagedomains_init();
5014c3cf901STony Lindgren 	omap3xxx_powerdomains_init();
5024c3cf901STony Lindgren 	omap3xxx_clockdomains_init();
5034c3cf901STony Lindgren 	omap3xxx_hwmod_init();
5044c3cf901STony Lindgren 	omap_hwmod_init_postsetup();
5054c3cf901STony Lindgren 	omap3xxx_clk_init();
5068f5b5a41STony Lindgren }
507bbd707acSShawn Guo 
508bbd707acSShawn Guo void __init omap3_init_late(void)
509bbd707acSShawn Guo {
510bbd707acSShawn Guo 	omap_mux_late_init();
511bbd707acSShawn Guo 	omap2_common_pm_late_init();
512bbd707acSShawn Guo 	omap3_pm_init();
513bbd707acSShawn Guo }
514bbd707acSShawn Guo 
515bbd707acSShawn Guo void __init omap3430_init_late(void)
516bbd707acSShawn Guo {
517bbd707acSShawn Guo 	omap_mux_late_init();
518bbd707acSShawn Guo 	omap2_common_pm_late_init();
519bbd707acSShawn Guo 	omap3_pm_init();
520bbd707acSShawn Guo }
521bbd707acSShawn Guo 
522bbd707acSShawn Guo void __init omap35xx_init_late(void)
523bbd707acSShawn Guo {
524bbd707acSShawn Guo 	omap_mux_late_init();
525bbd707acSShawn Guo 	omap2_common_pm_late_init();
526bbd707acSShawn Guo 	omap3_pm_init();
527bbd707acSShawn Guo }
528bbd707acSShawn Guo 
529bbd707acSShawn Guo void __init omap3630_init_late(void)
530bbd707acSShawn Guo {
531bbd707acSShawn Guo 	omap_mux_late_init();
532bbd707acSShawn Guo 	omap2_common_pm_late_init();
533bbd707acSShawn Guo 	omap3_pm_init();
534bbd707acSShawn Guo }
535bbd707acSShawn Guo 
536bbd707acSShawn Guo void __init am35xx_init_late(void)
537bbd707acSShawn Guo {
538bbd707acSShawn Guo 	omap_mux_late_init();
539bbd707acSShawn Guo 	omap2_common_pm_late_init();
540bbd707acSShawn Guo 	omap3_pm_init();
541bbd707acSShawn Guo }
542bbd707acSShawn Guo 
543bbd707acSShawn Guo void __init ti81xx_init_late(void)
544bbd707acSShawn Guo {
545bbd707acSShawn Guo 	omap_mux_late_init();
546bbd707acSShawn Guo 	omap2_common_pm_late_init();
547bbd707acSShawn Guo 	omap3_pm_init();
548bbd707acSShawn Guo }
549c4e2d245SSanjeev Premi #endif
5508f5b5a41STony Lindgren 
55108f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX
55208f30989SAfzal Mohammed void __init am33xx_init_early(void)
55308f30989SAfzal Mohammed {
554b6a4226cSPaul Walmsley 	omap2_set_globals_tap(AM335X_CLASS,
555b6a4226cSPaul Walmsley 			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
556b6a4226cSPaul Walmsley 	omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
557b6a4226cSPaul Walmsley 				  NULL);
558b6a4226cSPaul Walmsley 	omap2_set_globals_prcm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
559b6a4226cSPaul Walmsley 			       AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE),
560b6a4226cSPaul Walmsley 			       NULL, NULL);
56108f30989SAfzal Mohammed 	omap3xxx_check_revision();
56208f30989SAfzal Mohammed 	ti81xx_check_features();
56308f30989SAfzal Mohammed 	omap_common_init_early();
564ce3fc89aSVaibhav Hiremath 	am33xx_voltagedomains_init();
5653f0ea764SVaibhav Hiremath 	am33xx_powerdomains_init();
5669c80f3aaSVaibhav Hiremath 	am33xx_clockdomains_init();
567a2cfc509SVaibhav Hiremath 	am33xx_hwmod_init();
568a2cfc509SVaibhav Hiremath 	omap_hwmod_init_postsetup();
569e30384abSVaibhav Hiremath 	am33xx_clk_init();
57008f30989SAfzal Mohammed }
57108f30989SAfzal Mohammed #endif
57208f30989SAfzal Mohammed 
573c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4
5748f5b5a41STony Lindgren void __init omap4430_init_early(void)
5758f5b5a41STony Lindgren {
576b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP443X_CLASS,
577b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
578b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
579b6a4226cSPaul Walmsley 				  OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
580b6a4226cSPaul Walmsley 	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE),
581b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
582b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE),
583b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
5844de34f35SVaibhav Hiremath 	omap4xxx_check_revision();
5854de34f35SVaibhav Hiremath 	omap4xxx_check_features();
5867b250affSTony Lindgren 	omap_common_init_early();
5877b250affSTony Lindgren 	omap44xx_voltagedomains_init();
5887b250affSTony Lindgren 	omap44xx_powerdomains_init();
5897b250affSTony Lindgren 	omap44xx_clockdomains_init();
5907b250affSTony Lindgren 	omap44xx_hwmod_init();
5917b250affSTony Lindgren 	omap_hwmod_init_postsetup();
5927b250affSTony Lindgren 	omap4xxx_clk_init();
5938f5b5a41STony Lindgren }
594bbd707acSShawn Guo 
595bbd707acSShawn Guo void __init omap4430_init_late(void)
596bbd707acSShawn Guo {
597bbd707acSShawn Guo 	omap_mux_late_init();
598bbd707acSShawn Guo 	omap2_common_pm_late_init();
599bbd707acSShawn Guo 	omap4_pm_init();
600bbd707acSShawn Guo }
601c4e2d245SSanjeev Premi #endif
6028f5b5a41STony Lindgren 
60305e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5
60405e152c7SR Sricharan void __init omap5_init_early(void)
60505e152c7SR Sricharan {
606b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP54XX_CLASS,
607b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
608b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
609b6a4226cSPaul Walmsley 				  OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
610b6a4226cSPaul Walmsley 	omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE),
611b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
612b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE),
613b6a4226cSPaul Walmsley 			       OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
61405e152c7SR Sricharan 	omap5xxx_check_revision();
61505e152c7SR Sricharan 	omap_common_init_early();
61605e152c7SR Sricharan }
61705e152c7SR Sricharan #endif
61805e152c7SR Sricharan 
619a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
6204805734bSPaul Walmsley 				      struct omap_sdrc_params *sdrc_cs1)
6214805734bSPaul Walmsley {
622a66cb345STony Lindgren 	omap_sram_init();
623a66cb345STony Lindgren 
62401001712SHemant Pedanekar 	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
62558cda884SJean Pihet 		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
6262f135eafSPaul Walmsley 		_omap2_init_reprogram_sdrc();
627aa4b1f6eSKevin Hilman 	}
6281dbae815STony Lindgren }
629