11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren #include <linux/module.h> 201dbae815STony Lindgren #include <linux/kernel.h> 211dbae815STony Lindgren #include <linux/init.h> 22fced80c7SRussell King #include <linux/io.h> 232f135eafSPaul Walmsley #include <linux/clk.h> 241dbae815STony Lindgren 25120db2cbSTony Lindgren #include <asm/tlb.h> 26120db2cbSTony Lindgren #include <asm/mach/map.h> 27120db2cbSTony Lindgren 28ce491cf8STony Lindgren #include <plat/sram.h> 29ce491cf8STony Lindgren #include <plat/sdrc.h> 30ce491cf8STony Lindgren #include <plat/serial.h> 31ee0839c2STony Lindgren #include <plat/omap-pm.h> 32ee0839c2STony Lindgren #include <plat/omap_hwmod.h> 33ee0839c2STony Lindgren #include <plat/multi.h> 34646e3ed1STony Lindgren 35ee0839c2STony Lindgren #include "iomap.h" 36ee0839c2STony Lindgren #include "voltage.h" 37ee0839c2STony Lindgren #include "powerdomain.h" 38ee0839c2STony Lindgren #include "clockdomain.h" 39ee0839c2STony Lindgren #include "common.h" 40e80a9729SPaul Walmsley #include "clock2xxx.h" 41657ebfadSPaul Walmsley #include "clock3xxx.h" 42e80a9729SPaul Walmsley #include "clock44xx.h" 431dbae815STony Lindgren 441dbae815STony Lindgren /* 451dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 461dbae815STony Lindgren * default mapping provided here. 471dbae815STony Lindgren */ 48cc26b3b0SSyed Mohammed, Khasim 49e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430) 50cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 511dbae815STony Lindgren { 521dbae815STony Lindgren .virtual = L3_24XX_VIRT, 531dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 541dbae815STony Lindgren .length = L3_24XX_SIZE, 551dbae815STony Lindgren .type = MT_DEVICE 561dbae815STony Lindgren }, 5709f21ed4SKyungmin Park { 5809f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 5909f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 6009f21ed4SKyungmin Park .length = L4_24XX_SIZE, 6109f21ed4SKyungmin Park .type = MT_DEVICE 6209f21ed4SKyungmin Park }, 63cc26b3b0SSyed Mohammed, Khasim }; 64cc26b3b0SSyed Mohammed, Khasim 6559b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 66cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 671dbae815STony Lindgren { 687adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 697adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 707adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 71c40fae95STony Lindgren .type = MT_DEVICE 72c40fae95STony Lindgren }, 73c40fae95STony Lindgren { 747adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 757adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 767adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 77c40fae95STony Lindgren .type = MT_DEVICE 78c40fae95STony Lindgren }, 79c40fae95STony Lindgren { 807adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 817adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 827adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 831dbae815STony Lindgren .type = MT_DEVICE 84cc26b3b0SSyed Mohammed, Khasim }, 851dbae815STony Lindgren }; 861dbae815STony Lindgren 87cc26b3b0SSyed Mohammed, Khasim #endif 88cc26b3b0SSyed Mohammed, Khasim 8959b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 90cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 91cc26b3b0SSyed Mohammed, Khasim { 92cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 93cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 94cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 95cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 96cc26b3b0SSyed Mohammed, Khasim }, 97cc26b3b0SSyed Mohammed, Khasim { 98cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 99cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 100cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 101cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 102cc26b3b0SSyed Mohammed, Khasim }, 103cc26b3b0SSyed Mohammed, Khasim { 104cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 105cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 106cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 107cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 108cc26b3b0SSyed Mohammed, Khasim }, 109cc26b3b0SSyed Mohammed, Khasim { 110cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 111cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 112cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 113cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 114cc26b3b0SSyed Mohammed, Khasim }, 115cc26b3b0SSyed Mohammed, Khasim }; 116cc26b3b0SSyed Mohammed, Khasim #endif 117cc26b3b0SSyed Mohammed, Khasim #endif 118cc26b3b0SSyed Mohammed, Khasim 119a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 120cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 121cc26b3b0SSyed Mohammed, Khasim { 122cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 123cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 124cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 125cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 126cc26b3b0SSyed Mohammed, Khasim }, 127cc26b3b0SSyed Mohammed, Khasim { 128cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 129cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 130cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 131cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 132cc26b3b0SSyed Mohammed, Khasim }, 133cc26b3b0SSyed Mohammed, Khasim { 134cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 135cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 136cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 137cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 138cc26b3b0SSyed Mohammed, Khasim }, 139cc26b3b0SSyed Mohammed, Khasim { 140cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 141cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 142cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 143cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 144cc26b3b0SSyed Mohammed, Khasim }, 145cc26b3b0SSyed Mohammed, Khasim { 146cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 147cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 148cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 149cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 150cc26b3b0SSyed Mohammed, Khasim }, 151cc26b3b0SSyed Mohammed, Khasim { 152cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 153cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 154cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 155cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 156cc26b3b0SSyed Mohammed, Khasim }, 157cc26b3b0SSyed Mohammed, Khasim { 158cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 159cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 160cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 161cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 162cc26b3b0SSyed Mohammed, Khasim }, 163a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 164a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 165a4f57b81STony Lindgren { 166a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 167a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 168a4f57b81STony Lindgren .length = SZ_1M, 169a4f57b81STony Lindgren .type = MT_DEVICE 170a4f57b81STony Lindgren }, 171a4f57b81STony Lindgren #endif 172cc26b3b0SSyed Mohammed, Khasim }; 173cc26b3b0SSyed Mohammed, Khasim #endif 17401001712SHemant Pedanekar 17533959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 176a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = { 17701001712SHemant Pedanekar { 17801001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 17901001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 18001001712SHemant Pedanekar .length = L4_34XX_SIZE, 18101001712SHemant Pedanekar .type = MT_DEVICE 1821e6cb146SAfzal Mohammed } 1831e6cb146SAfzal Mohammed }; 1841e6cb146SAfzal Mohammed #endif 1851e6cb146SAfzal Mohammed 186*bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 1871e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = { 18801001712SHemant Pedanekar { 18901001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 19001001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 19101001712SHemant Pedanekar .length = L4_34XX_SIZE, 19201001712SHemant Pedanekar .type = MT_DEVICE 19301001712SHemant Pedanekar }, 1941e6cb146SAfzal Mohammed { 1951e6cb146SAfzal Mohammed .virtual = L4_WK_AM33XX_VIRT, 1961e6cb146SAfzal Mohammed .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS), 1971e6cb146SAfzal Mohammed .length = L4_WK_AM33XX_SIZE, 1981e6cb146SAfzal Mohammed .type = MT_DEVICE 1991e6cb146SAfzal Mohammed } 20001001712SHemant Pedanekar }; 20101001712SHemant Pedanekar #endif 20201001712SHemant Pedanekar 20344169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 20444169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 20544169075SSantosh Shilimkar { 20644169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 20744169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 20844169075SSantosh Shilimkar .length = L3_44XX_SIZE, 20944169075SSantosh Shilimkar .type = MT_DEVICE, 21044169075SSantosh Shilimkar }, 21144169075SSantosh Shilimkar { 21244169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 21344169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 21444169075SSantosh Shilimkar .length = L4_44XX_SIZE, 21544169075SSantosh Shilimkar .type = MT_DEVICE, 21644169075SSantosh Shilimkar }, 21744169075SSantosh Shilimkar { 21844169075SSantosh Shilimkar .virtual = OMAP44XX_GPMC_VIRT, 21944169075SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS), 22044169075SSantosh Shilimkar .length = OMAP44XX_GPMC_SIZE, 22144169075SSantosh Shilimkar .type = MT_DEVICE, 22244169075SSantosh Shilimkar }, 22344169075SSantosh Shilimkar { 224f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF1_VIRT, 225f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS), 226f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF1_SIZE, 227f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 228f5d2d659SSantosh Shilimkar }, 229f5d2d659SSantosh Shilimkar { 230f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF2_VIRT, 231f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS), 232f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF2_SIZE, 233f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 234f5d2d659SSantosh Shilimkar }, 235f5d2d659SSantosh Shilimkar { 236f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_DMM_VIRT, 237f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS), 238f5d2d659SSantosh Shilimkar .length = OMAP44XX_DMM_SIZE, 239f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 240f5d2d659SSantosh Shilimkar }, 241f5d2d659SSantosh Shilimkar { 24244169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 24344169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 24444169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 24544169075SSantosh Shilimkar .type = MT_DEVICE, 24644169075SSantosh Shilimkar }, 24744169075SSantosh Shilimkar { 24844169075SSantosh Shilimkar .virtual = L4_EMU_44XX_VIRT, 24944169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS), 25044169075SSantosh Shilimkar .length = L4_EMU_44XX_SIZE, 25144169075SSantosh Shilimkar .type = MT_DEVICE, 25244169075SSantosh Shilimkar }, 253137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688 254137d105dSSantosh Shilimkar { 255137d105dSSantosh Shilimkar .virtual = OMAP4_SRAM_VA, 256137d105dSSantosh Shilimkar .pfn = __phys_to_pfn(OMAP4_SRAM_PA), 257137d105dSSantosh Shilimkar .length = PAGE_SIZE, 258137d105dSSantosh Shilimkar .type = MT_MEMORY_SO, 259137d105dSSantosh Shilimkar }, 260137d105dSSantosh Shilimkar #endif 261137d105dSSantosh Shilimkar 26244169075SSantosh Shilimkar }; 26344169075SSantosh Shilimkar #endif 264cc26b3b0SSyed Mohammed, Khasim 26559b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 2668185e468SAaro Koskinen void __init omap242x_map_common_io(void) 2676fbd55d0STony Lindgren { 2686fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2696fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2706fbd55d0STony Lindgren } 2716fbd55d0STony Lindgren #endif 2726fbd55d0STony Lindgren 27359b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 2748185e468SAaro Koskinen void __init omap243x_map_common_io(void) 2756fbd55d0STony Lindgren { 2766fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2776fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2786fbd55d0STony Lindgren } 2796fbd55d0STony Lindgren #endif 2806fbd55d0STony Lindgren 281a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 2828185e468SAaro Koskinen void __init omap34xx_map_common_io(void) 2836fbd55d0STony Lindgren { 2846fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2856fbd55d0STony Lindgren } 2866fbd55d0STony Lindgren #endif 2876fbd55d0STony Lindgren 28833959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 289a920360fSHemant Pedanekar void __init omapti81xx_map_common_io(void) 29001001712SHemant Pedanekar { 291a920360fSHemant Pedanekar iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc)); 29201001712SHemant Pedanekar } 29301001712SHemant Pedanekar #endif 29401001712SHemant Pedanekar 295*bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 2961e6cb146SAfzal Mohammed void __init omapam33xx_map_common_io(void) 2971e6cb146SAfzal Mohammed { 2981e6cb146SAfzal Mohammed iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc)); 2996fbd55d0STony Lindgren } 3006fbd55d0STony Lindgren #endif 3016fbd55d0STony Lindgren 3026fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 3038185e468SAaro Koskinen void __init omap44xx_map_common_io(void) 3046fbd55d0STony Lindgren { 3056fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 3062ec1fc4eSSantosh Shilimkar omap_barriers_init(); 3076fbd55d0STony Lindgren } 3086fbd55d0STony Lindgren #endif 3096fbd55d0STony Lindgren 3102f135eafSPaul Walmsley /* 3112f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 3122f135eafSPaul Walmsley * 3132f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 3142f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 3152f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 3162f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 3172f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 3182f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 3192f135eafSPaul Walmsley */ 3202f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 3212f135eafSPaul Walmsley { 3222f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 3232f135eafSPaul Walmsley int v = -EINVAL; 3242f135eafSPaul Walmsley long rate; 3252f135eafSPaul Walmsley 3262f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 3272f135eafSPaul Walmsley return 0; 3282f135eafSPaul Walmsley 3292f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 330e281f7ecSAaro Koskinen if (IS_ERR(dpll3_m2_ck)) 3312f135eafSPaul Walmsley return -EINVAL; 3322f135eafSPaul Walmsley 3332f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3342f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3352f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3362f135eafSPaul Walmsley if (v) 3372f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3382f135eafSPaul Walmsley 3392f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3402f135eafSPaul Walmsley 3412f135eafSPaul Walmsley return v; 3422f135eafSPaul Walmsley } 3432f135eafSPaul Walmsley 3442092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) 3452092e5ccSPaul Walmsley { 3462092e5ccSPaul Walmsley return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); 3472092e5ccSPaul Walmsley } 3482092e5ccSPaul Walmsley 3497b250affSTony Lindgren static void __init omap_common_init_early(void) 3507b250affSTony Lindgren { 351df80442dSArnd Bergmann omap_init_consistent_dma_size(); 3527b250affSTony Lindgren } 3537b250affSTony Lindgren 3547b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void) 355120db2cbSTony Lindgren { 3562092e5ccSPaul Walmsley u8 postsetup_state; 3572092e5ccSPaul Walmsley 3582092e5ccSPaul Walmsley /* Set the default postsetup state for all hwmods */ 3592092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME 3602092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_IDLE; 3612092e5ccSPaul Walmsley #else 3622092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_ENABLED; 3632092e5ccSPaul Walmsley #endif 3642092e5ccSPaul Walmsley omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); 36555d2cb08SBenoit Cousson 366ff2516fbSPaul Walmsley /* 367ff2516fbSPaul Walmsley * Set the default postsetup state for unusual modules (like 368ff2516fbSPaul Walmsley * MPU WDT). 369ff2516fbSPaul Walmsley * 370ff2516fbSPaul Walmsley * The postsetup_state is not actually used until 371ff2516fbSPaul Walmsley * omap_hwmod_late_init(), so boards that desire full watchdog 372ff2516fbSPaul Walmsley * coverage of kernel initialization can reprogram the 373ff2516fbSPaul Walmsley * postsetup_state between the calls to 374a4ca9dbeSTony Lindgren * omap2_init_common_infra() and omap_sdrc_init(). 375ff2516fbSPaul Walmsley * 376ff2516fbSPaul Walmsley * XXX ideally we could detect whether the MPU WDT was currently 377ff2516fbSPaul Walmsley * enabled here and make this conditional 378ff2516fbSPaul Walmsley */ 379ff2516fbSPaul Walmsley postsetup_state = _HWMOD_STATE_DISABLED; 380ff2516fbSPaul Walmsley omap_hwmod_for_each_by_class("wd_timer", 381ff2516fbSPaul Walmsley _set_hwmod_postsetup_state, 382ff2516fbSPaul Walmsley &postsetup_state); 383ff2516fbSPaul Walmsley 38453da4ce2SKevin Hilman omap_pm_if_early_init(); 3854805734bSPaul Walmsley } 3864805734bSPaul Walmsley 38716110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420 3888f5b5a41STony Lindgren void __init omap2420_init_early(void) 3898f5b5a41STony Lindgren { 3904c3cf901STony Lindgren omap2_set_globals_242x(); 3914de34f35SVaibhav Hiremath omap2xxx_check_revision(); 3927b250affSTony Lindgren omap_common_init_early(); 3937b250affSTony Lindgren omap2xxx_voltagedomains_init(); 3947b250affSTony Lindgren omap242x_powerdomains_init(); 3957b250affSTony Lindgren omap242x_clockdomains_init(); 3967b250affSTony Lindgren omap2420_hwmod_init(); 3977b250affSTony Lindgren omap_hwmod_init_postsetup(); 3987b250affSTony Lindgren omap2420_clk_init(); 3998f5b5a41STony Lindgren } 40016110798SPaul Walmsley #endif 4018f5b5a41STony Lindgren 40216110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430 4038f5b5a41STony Lindgren void __init omap2430_init_early(void) 4048f5b5a41STony Lindgren { 4054c3cf901STony Lindgren omap2_set_globals_243x(); 4064de34f35SVaibhav Hiremath omap2xxx_check_revision(); 4077b250affSTony Lindgren omap_common_init_early(); 4087b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4097b250affSTony Lindgren omap243x_powerdomains_init(); 4107b250affSTony Lindgren omap243x_clockdomains_init(); 4117b250affSTony Lindgren omap2430_hwmod_init(); 4127b250affSTony Lindgren omap_hwmod_init_postsetup(); 4137b250affSTony Lindgren omap2430_clk_init(); 4147b250affSTony Lindgren } 415c4e2d245SSanjeev Premi #endif 4167b250affSTony Lindgren 4177b250affSTony Lindgren /* 4187b250affSTony Lindgren * Currently only board-omap3beagle.c should call this because of the 4197b250affSTony Lindgren * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. 4207b250affSTony Lindgren */ 421c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3 4227b250affSTony Lindgren void __init omap3_init_early(void) 4237b250affSTony Lindgren { 4244c3cf901STony Lindgren omap2_set_globals_3xxx(); 4254de34f35SVaibhav Hiremath omap3xxx_check_revision(); 4264de34f35SVaibhav Hiremath omap3xxx_check_features(); 4277b250affSTony Lindgren omap_common_init_early(); 4287b250affSTony Lindgren omap3xxx_voltagedomains_init(); 4297b250affSTony Lindgren omap3xxx_powerdomains_init(); 4307b250affSTony Lindgren omap3xxx_clockdomains_init(); 4317b250affSTony Lindgren omap3xxx_hwmod_init(); 4327b250affSTony Lindgren omap_hwmod_init_postsetup(); 4337b250affSTony Lindgren omap3xxx_clk_init(); 4348f5b5a41STony Lindgren } 4358f5b5a41STony Lindgren 4368f5b5a41STony Lindgren void __init omap3430_init_early(void) 4378f5b5a41STony Lindgren { 4387b250affSTony Lindgren omap3_init_early(); 4398f5b5a41STony Lindgren } 4408f5b5a41STony Lindgren 4418f5b5a41STony Lindgren void __init omap35xx_init_early(void) 4428f5b5a41STony Lindgren { 4437b250affSTony Lindgren omap3_init_early(); 4448f5b5a41STony Lindgren } 4458f5b5a41STony Lindgren 4468f5b5a41STony Lindgren void __init omap3630_init_early(void) 4478f5b5a41STony Lindgren { 4487b250affSTony Lindgren omap3_init_early(); 4498f5b5a41STony Lindgren } 4508f5b5a41STony Lindgren 4518f5b5a41STony Lindgren void __init am35xx_init_early(void) 4528f5b5a41STony Lindgren { 4537b250affSTony Lindgren omap3_init_early(); 4548f5b5a41STony Lindgren } 4558f5b5a41STony Lindgren 456a920360fSHemant Pedanekar void __init ti81xx_init_early(void) 4578f5b5a41STony Lindgren { 458a920360fSHemant Pedanekar omap2_set_globals_ti81xx(); 4594de34f35SVaibhav Hiremath omap3xxx_check_revision(); 4604de34f35SVaibhav Hiremath ti81xx_check_features(); 4614c3cf901STony Lindgren omap_common_init_early(); 4624c3cf901STony Lindgren omap3xxx_voltagedomains_init(); 4634c3cf901STony Lindgren omap3xxx_powerdomains_init(); 4644c3cf901STony Lindgren omap3xxx_clockdomains_init(); 4654c3cf901STony Lindgren omap3xxx_hwmod_init(); 4664c3cf901STony Lindgren omap_hwmod_init_postsetup(); 4674c3cf901STony Lindgren omap3xxx_clk_init(); 4688f5b5a41STony Lindgren } 469c4e2d245SSanjeev Premi #endif 4708f5b5a41STony Lindgren 471c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4 4728f5b5a41STony Lindgren void __init omap4430_init_early(void) 4738f5b5a41STony Lindgren { 4744c3cf901STony Lindgren omap2_set_globals_443x(); 4754de34f35SVaibhav Hiremath omap4xxx_check_revision(); 4764de34f35SVaibhav Hiremath omap4xxx_check_features(); 4777b250affSTony Lindgren omap_common_init_early(); 4787b250affSTony Lindgren omap44xx_voltagedomains_init(); 4797b250affSTony Lindgren omap44xx_powerdomains_init(); 4807b250affSTony Lindgren omap44xx_clockdomains_init(); 4817b250affSTony Lindgren omap44xx_hwmod_init(); 4827b250affSTony Lindgren omap_hwmod_init_postsetup(); 4837b250affSTony Lindgren omap4xxx_clk_init(); 4848f5b5a41STony Lindgren } 485c4e2d245SSanjeev Premi #endif 4868f5b5a41STony Lindgren 487a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, 4884805734bSPaul Walmsley struct omap_sdrc_params *sdrc_cs1) 4894805734bSPaul Walmsley { 490a66cb345STony Lindgren omap_sram_init(); 491a66cb345STony Lindgren 49201001712SHemant Pedanekar if (cpu_is_omap24xx() || omap3_has_sdrc()) { 49358cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 4942f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 495aa4b1f6eSKevin Hilman } 4961dbae815STony Lindgren } 497