11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren #include <linux/module.h> 201dbae815STony Lindgren #include <linux/kernel.h> 211dbae815STony Lindgren #include <linux/init.h> 22fced80c7SRussell King #include <linux/io.h> 232f135eafSPaul Walmsley #include <linux/clk.h> 241dbae815STony Lindgren 25120db2cbSTony Lindgren #include <asm/tlb.h> 26120db2cbSTony Lindgren #include <asm/mach/map.h> 27120db2cbSTony Lindgren 282b6c4e73SLokesh Vutla #include <plat-omap/dma-omap.h> 29646e3ed1STony Lindgren 30622297fdSTony Lindgren #include "../plat-omap/sram.h" 31*b6a4226cSPaul Walmsley #include <plat/prcm.h> 32622297fdSTony Lindgren 33dc843280STony Lindgren #include "omap_hwmod.h" 34dbc04161STony Lindgren #include "soc.h" 35ee0839c2STony Lindgren #include "iomap.h" 36ee0839c2STony Lindgren #include "voltage.h" 37ee0839c2STony Lindgren #include "powerdomain.h" 38ee0839c2STony Lindgren #include "clockdomain.h" 39ee0839c2STony Lindgren #include "common.h" 40e30384abSVaibhav Hiremath #include "clock.h" 41e80a9729SPaul Walmsley #include "clock2xxx.h" 42657ebfadSPaul Walmsley #include "clock3xxx.h" 43e80a9729SPaul Walmsley #include "clock44xx.h" 441d5aef49STony Lindgren #include "omap-pm.h" 453e6ece13SPaul Walmsley #include "sdrc.h" 46*b6a4226cSPaul Walmsley #include "control.h" 473d82cbbbSTony Lindgren #include "serial.h" 481dbae815STony Lindgren 491dbae815STony Lindgren /* 501dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 511dbae815STony Lindgren * default mapping provided here. 521dbae815STony Lindgren */ 53cc26b3b0SSyed Mohammed, Khasim 54e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430) 55cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 561dbae815STony Lindgren { 571dbae815STony Lindgren .virtual = L3_24XX_VIRT, 581dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 591dbae815STony Lindgren .length = L3_24XX_SIZE, 601dbae815STony Lindgren .type = MT_DEVICE 611dbae815STony Lindgren }, 6209f21ed4SKyungmin Park { 6309f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 6409f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 6509f21ed4SKyungmin Park .length = L4_24XX_SIZE, 6609f21ed4SKyungmin Park .type = MT_DEVICE 6709f21ed4SKyungmin Park }, 68cc26b3b0SSyed Mohammed, Khasim }; 69cc26b3b0SSyed Mohammed, Khasim 7059b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 71cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 721dbae815STony Lindgren { 737adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 747adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 757adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 76c40fae95STony Lindgren .type = MT_DEVICE 77c40fae95STony Lindgren }, 78c40fae95STony Lindgren { 797adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 807adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 817adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 82c40fae95STony Lindgren .type = MT_DEVICE 83c40fae95STony Lindgren }, 84c40fae95STony Lindgren { 857adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 867adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 877adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 881dbae815STony Lindgren .type = MT_DEVICE 89cc26b3b0SSyed Mohammed, Khasim }, 901dbae815STony Lindgren }; 911dbae815STony Lindgren 92cc26b3b0SSyed Mohammed, Khasim #endif 93cc26b3b0SSyed Mohammed, Khasim 9459b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 95cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 96cc26b3b0SSyed Mohammed, Khasim { 97cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 98cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 99cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 100cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 101cc26b3b0SSyed Mohammed, Khasim }, 102cc26b3b0SSyed Mohammed, Khasim { 103cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 104cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 105cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 106cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 107cc26b3b0SSyed Mohammed, Khasim }, 108cc26b3b0SSyed Mohammed, Khasim { 109cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 110cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 111cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 112cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 113cc26b3b0SSyed Mohammed, Khasim }, 114cc26b3b0SSyed Mohammed, Khasim { 115cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 116cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 117cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 118cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 119cc26b3b0SSyed Mohammed, Khasim }, 120cc26b3b0SSyed Mohammed, Khasim }; 121cc26b3b0SSyed Mohammed, Khasim #endif 122cc26b3b0SSyed Mohammed, Khasim #endif 123cc26b3b0SSyed Mohammed, Khasim 124a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 125cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 126cc26b3b0SSyed Mohammed, Khasim { 127cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 128cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 129cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 130cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 131cc26b3b0SSyed Mohammed, Khasim }, 132cc26b3b0SSyed Mohammed, Khasim { 133cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 134cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 135cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 136cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 137cc26b3b0SSyed Mohammed, Khasim }, 138cc26b3b0SSyed Mohammed, Khasim { 139cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 140cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 141cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 142cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 143cc26b3b0SSyed Mohammed, Khasim }, 144cc26b3b0SSyed Mohammed, Khasim { 145cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 146cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 147cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 148cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 149cc26b3b0SSyed Mohammed, Khasim }, 150cc26b3b0SSyed Mohammed, Khasim { 151cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 152cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 153cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 154cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 155cc26b3b0SSyed Mohammed, Khasim }, 156cc26b3b0SSyed Mohammed, Khasim { 157cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 158cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 159cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 160cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 161cc26b3b0SSyed Mohammed, Khasim }, 162cc26b3b0SSyed Mohammed, Khasim { 163cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 164cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 165cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 166cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 167cc26b3b0SSyed Mohammed, Khasim }, 168a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 169a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 170a4f57b81STony Lindgren { 171a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 172a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 173a4f57b81STony Lindgren .length = SZ_1M, 174a4f57b81STony Lindgren .type = MT_DEVICE 175a4f57b81STony Lindgren }, 176a4f57b81STony Lindgren #endif 177cc26b3b0SSyed Mohammed, Khasim }; 178cc26b3b0SSyed Mohammed, Khasim #endif 17901001712SHemant Pedanekar 18033959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 181a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = { 18201001712SHemant Pedanekar { 18301001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 18401001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 18501001712SHemant Pedanekar .length = L4_34XX_SIZE, 18601001712SHemant Pedanekar .type = MT_DEVICE 1871e6cb146SAfzal Mohammed } 1881e6cb146SAfzal Mohammed }; 1891e6cb146SAfzal Mohammed #endif 1901e6cb146SAfzal Mohammed 191bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 1921e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = { 19301001712SHemant Pedanekar { 19401001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 19501001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 19601001712SHemant Pedanekar .length = L4_34XX_SIZE, 19701001712SHemant Pedanekar .type = MT_DEVICE 19801001712SHemant Pedanekar }, 1991e6cb146SAfzal Mohammed { 2001e6cb146SAfzal Mohammed .virtual = L4_WK_AM33XX_VIRT, 2011e6cb146SAfzal Mohammed .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS), 2021e6cb146SAfzal Mohammed .length = L4_WK_AM33XX_SIZE, 2031e6cb146SAfzal Mohammed .type = MT_DEVICE 2041e6cb146SAfzal Mohammed } 20501001712SHemant Pedanekar }; 20601001712SHemant Pedanekar #endif 20701001712SHemant Pedanekar 20844169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 20944169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 21044169075SSantosh Shilimkar { 21144169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 21244169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 21344169075SSantosh Shilimkar .length = L3_44XX_SIZE, 21444169075SSantosh Shilimkar .type = MT_DEVICE, 21544169075SSantosh Shilimkar }, 21644169075SSantosh Shilimkar { 21744169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 21844169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 21944169075SSantosh Shilimkar .length = L4_44XX_SIZE, 22044169075SSantosh Shilimkar .type = MT_DEVICE, 22144169075SSantosh Shilimkar }, 22244169075SSantosh Shilimkar { 22344169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 22444169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 22544169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 22644169075SSantosh Shilimkar .type = MT_DEVICE, 22744169075SSantosh Shilimkar }, 228137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688 229137d105dSSantosh Shilimkar { 230137d105dSSantosh Shilimkar .virtual = OMAP4_SRAM_VA, 231137d105dSSantosh Shilimkar .pfn = __phys_to_pfn(OMAP4_SRAM_PA), 232137d105dSSantosh Shilimkar .length = PAGE_SIZE, 233137d105dSSantosh Shilimkar .type = MT_MEMORY_SO, 234137d105dSSantosh Shilimkar }, 235137d105dSSantosh Shilimkar #endif 236137d105dSSantosh Shilimkar 23744169075SSantosh Shilimkar }; 23844169075SSantosh Shilimkar #endif 239cc26b3b0SSyed Mohammed, Khasim 24005e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 24105e152c7SR Sricharan static struct map_desc omap54xx_io_desc[] __initdata = { 24205e152c7SR Sricharan { 24305e152c7SR Sricharan .virtual = L3_54XX_VIRT, 24405e152c7SR Sricharan .pfn = __phys_to_pfn(L3_54XX_PHYS), 24505e152c7SR Sricharan .length = L3_54XX_SIZE, 24605e152c7SR Sricharan .type = MT_DEVICE, 24705e152c7SR Sricharan }, 24805e152c7SR Sricharan { 24905e152c7SR Sricharan .virtual = L4_54XX_VIRT, 25005e152c7SR Sricharan .pfn = __phys_to_pfn(L4_54XX_PHYS), 25105e152c7SR Sricharan .length = L4_54XX_SIZE, 25205e152c7SR Sricharan .type = MT_DEVICE, 25305e152c7SR Sricharan }, 25405e152c7SR Sricharan { 25505e152c7SR Sricharan .virtual = L4_WK_54XX_VIRT, 25605e152c7SR Sricharan .pfn = __phys_to_pfn(L4_WK_54XX_PHYS), 25705e152c7SR Sricharan .length = L4_WK_54XX_SIZE, 25805e152c7SR Sricharan .type = MT_DEVICE, 25905e152c7SR Sricharan }, 26005e152c7SR Sricharan { 26105e152c7SR Sricharan .virtual = L4_PER_54XX_VIRT, 26205e152c7SR Sricharan .pfn = __phys_to_pfn(L4_PER_54XX_PHYS), 26305e152c7SR Sricharan .length = L4_PER_54XX_SIZE, 26405e152c7SR Sricharan .type = MT_DEVICE, 26505e152c7SR Sricharan }, 26605e152c7SR Sricharan }; 26705e152c7SR Sricharan #endif 26805e152c7SR Sricharan 26959b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 270*b6a4226cSPaul Walmsley void __init omap242x_map_io(void) 2716fbd55d0STony Lindgren { 2726fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2736fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2746fbd55d0STony Lindgren } 2756fbd55d0STony Lindgren #endif 2766fbd55d0STony Lindgren 27759b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 278*b6a4226cSPaul Walmsley void __init omap243x_map_io(void) 2796fbd55d0STony Lindgren { 2806fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2816fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2826fbd55d0STony Lindgren } 2836fbd55d0STony Lindgren #endif 2846fbd55d0STony Lindgren 285a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 286*b6a4226cSPaul Walmsley void __init omap3_map_io(void) 2876fbd55d0STony Lindgren { 2886fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2896fbd55d0STony Lindgren } 2906fbd55d0STony Lindgren #endif 2916fbd55d0STony Lindgren 29233959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 293*b6a4226cSPaul Walmsley void __init ti81xx_map_io(void) 29401001712SHemant Pedanekar { 295a920360fSHemant Pedanekar iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc)); 29601001712SHemant Pedanekar } 29701001712SHemant Pedanekar #endif 29801001712SHemant Pedanekar 299bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 300*b6a4226cSPaul Walmsley void __init am33xx_map_io(void) 3011e6cb146SAfzal Mohammed { 3021e6cb146SAfzal Mohammed iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc)); 3036fbd55d0STony Lindgren } 3046fbd55d0STony Lindgren #endif 3056fbd55d0STony Lindgren 3066fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 307*b6a4226cSPaul Walmsley void __init omap4_map_io(void) 3086fbd55d0STony Lindgren { 3096fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 3102ec1fc4eSSantosh Shilimkar omap_barriers_init(); 3116fbd55d0STony Lindgren } 3126fbd55d0STony Lindgren #endif 3136fbd55d0STony Lindgren 31405e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 315*b6a4226cSPaul Walmsley void __init omap5_map_io(void) 31605e152c7SR Sricharan { 31705e152c7SR Sricharan iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc)); 31805e152c7SR Sricharan } 31905e152c7SR Sricharan #endif 3202f135eafSPaul Walmsley /* 3212f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 3222f135eafSPaul Walmsley * 3232f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 3242f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 3252f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 3262f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 3272f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 3282f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 3292f135eafSPaul Walmsley */ 3302f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 3312f135eafSPaul Walmsley { 3322f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 3332f135eafSPaul Walmsley int v = -EINVAL; 3342f135eafSPaul Walmsley long rate; 3352f135eafSPaul Walmsley 3362f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 3372f135eafSPaul Walmsley return 0; 3382f135eafSPaul Walmsley 3392f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 340e281f7ecSAaro Koskinen if (IS_ERR(dpll3_m2_ck)) 3412f135eafSPaul Walmsley return -EINVAL; 3422f135eafSPaul Walmsley 3432f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3442f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3452f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3462f135eafSPaul Walmsley if (v) 3472f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3482f135eafSPaul Walmsley 3492f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3502f135eafSPaul Walmsley 3512f135eafSPaul Walmsley return v; 3522f135eafSPaul Walmsley } 3532f135eafSPaul Walmsley 3542092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) 3552092e5ccSPaul Walmsley { 3562092e5ccSPaul Walmsley return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); 3572092e5ccSPaul Walmsley } 3582092e5ccSPaul Walmsley 3597b250affSTony Lindgren static void __init omap_common_init_early(void) 3607b250affSTony Lindgren { 361df80442dSArnd Bergmann omap_init_consistent_dma_size(); 3627b250affSTony Lindgren } 3637b250affSTony Lindgren 3647b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void) 365120db2cbSTony Lindgren { 3662092e5ccSPaul Walmsley u8 postsetup_state; 3672092e5ccSPaul Walmsley 3682092e5ccSPaul Walmsley /* Set the default postsetup state for all hwmods */ 3692092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME 3702092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_IDLE; 3712092e5ccSPaul Walmsley #else 3722092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_ENABLED; 3732092e5ccSPaul Walmsley #endif 3742092e5ccSPaul Walmsley omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); 37555d2cb08SBenoit Cousson 37653da4ce2SKevin Hilman omap_pm_if_early_init(); 3774805734bSPaul Walmsley } 3784805734bSPaul Walmsley 37916110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420 3808f5b5a41STony Lindgren void __init omap2420_init_early(void) 3818f5b5a41STony Lindgren { 382*b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000)); 383*b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE), 384*b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE)); 385*b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE), 386*b6a4226cSPaul Walmsley NULL); 387*b6a4226cSPaul Walmsley omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE), 388*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), 389*b6a4226cSPaul Walmsley NULL, NULL); 3904de34f35SVaibhav Hiremath omap2xxx_check_revision(); 3917b250affSTony Lindgren omap_common_init_early(); 3927b250affSTony Lindgren omap2xxx_voltagedomains_init(); 3937b250affSTony Lindgren omap242x_powerdomains_init(); 3947b250affSTony Lindgren omap242x_clockdomains_init(); 3957b250affSTony Lindgren omap2420_hwmod_init(); 3967b250affSTony Lindgren omap_hwmod_init_postsetup(); 3977b250affSTony Lindgren omap2420_clk_init(); 3988f5b5a41STony Lindgren } 399bbd707acSShawn Guo 400bbd707acSShawn Guo void __init omap2420_init_late(void) 401bbd707acSShawn Guo { 402bbd707acSShawn Guo omap_mux_late_init(); 403bbd707acSShawn Guo omap2_common_pm_late_init(); 404bbd707acSShawn Guo omap2_pm_init(); 405bbd707acSShawn Guo } 40616110798SPaul Walmsley #endif 4078f5b5a41STony Lindgren 40816110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430 4098f5b5a41STony Lindgren void __init omap2430_init_early(void) 4108f5b5a41STony Lindgren { 411*b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000)); 412*b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE), 413*b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE)); 414*b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE), 415*b6a4226cSPaul Walmsley NULL); 416*b6a4226cSPaul Walmsley omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE), 417*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), 418*b6a4226cSPaul Walmsley NULL, NULL); 4194de34f35SVaibhav Hiremath omap2xxx_check_revision(); 4207b250affSTony Lindgren omap_common_init_early(); 4217b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4227b250affSTony Lindgren omap243x_powerdomains_init(); 4237b250affSTony Lindgren omap243x_clockdomains_init(); 4247b250affSTony Lindgren omap2430_hwmod_init(); 4257b250affSTony Lindgren omap_hwmod_init_postsetup(); 4267b250affSTony Lindgren omap2430_clk_init(); 4277b250affSTony Lindgren } 428bbd707acSShawn Guo 429bbd707acSShawn Guo void __init omap2430_init_late(void) 430bbd707acSShawn Guo { 431bbd707acSShawn Guo omap_mux_late_init(); 432bbd707acSShawn Guo omap2_common_pm_late_init(); 433bbd707acSShawn Guo omap2_pm_init(); 434bbd707acSShawn Guo } 435c4e2d245SSanjeev Premi #endif 4367b250affSTony Lindgren 4377b250affSTony Lindgren /* 4387b250affSTony Lindgren * Currently only board-omap3beagle.c should call this because of the 4397b250affSTony Lindgren * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. 4407b250affSTony Lindgren */ 441c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3 4427b250affSTony Lindgren void __init omap3_init_early(void) 4437b250affSTony Lindgren { 444*b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000)); 445*b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE), 446*b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE)); 447*b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE), 448*b6a4226cSPaul Walmsley NULL); 449*b6a4226cSPaul Walmsley omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE), 450*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), 451*b6a4226cSPaul Walmsley NULL, NULL); 4524de34f35SVaibhav Hiremath omap3xxx_check_revision(); 4534de34f35SVaibhav Hiremath omap3xxx_check_features(); 4547b250affSTony Lindgren omap_common_init_early(); 4557b250affSTony Lindgren omap3xxx_voltagedomains_init(); 4567b250affSTony Lindgren omap3xxx_powerdomains_init(); 4577b250affSTony Lindgren omap3xxx_clockdomains_init(); 4587b250affSTony Lindgren omap3xxx_hwmod_init(); 4597b250affSTony Lindgren omap_hwmod_init_postsetup(); 4607b250affSTony Lindgren omap3xxx_clk_init(); 4618f5b5a41STony Lindgren } 4628f5b5a41STony Lindgren 4638f5b5a41STony Lindgren void __init omap3430_init_early(void) 4648f5b5a41STony Lindgren { 4657b250affSTony Lindgren omap3_init_early(); 4668f5b5a41STony Lindgren } 4678f5b5a41STony Lindgren 4688f5b5a41STony Lindgren void __init omap35xx_init_early(void) 4698f5b5a41STony Lindgren { 4707b250affSTony Lindgren omap3_init_early(); 4718f5b5a41STony Lindgren } 4728f5b5a41STony Lindgren 4738f5b5a41STony Lindgren void __init omap3630_init_early(void) 4748f5b5a41STony Lindgren { 4757b250affSTony Lindgren omap3_init_early(); 4768f5b5a41STony Lindgren } 4778f5b5a41STony Lindgren 4788f5b5a41STony Lindgren void __init am35xx_init_early(void) 4798f5b5a41STony Lindgren { 4807b250affSTony Lindgren omap3_init_early(); 4818f5b5a41STony Lindgren } 4828f5b5a41STony Lindgren 483a920360fSHemant Pedanekar void __init ti81xx_init_early(void) 4848f5b5a41STony Lindgren { 485*b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP343X_CLASS, 486*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE)); 487*b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE), 488*b6a4226cSPaul Walmsley NULL); 489*b6a4226cSPaul Walmsley omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), 490*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), 491*b6a4226cSPaul Walmsley NULL, NULL); 4924de34f35SVaibhav Hiremath omap3xxx_check_revision(); 4934de34f35SVaibhav Hiremath ti81xx_check_features(); 4944c3cf901STony Lindgren omap_common_init_early(); 4954c3cf901STony Lindgren omap3xxx_voltagedomains_init(); 4964c3cf901STony Lindgren omap3xxx_powerdomains_init(); 4974c3cf901STony Lindgren omap3xxx_clockdomains_init(); 4984c3cf901STony Lindgren omap3xxx_hwmod_init(); 4994c3cf901STony Lindgren omap_hwmod_init_postsetup(); 5004c3cf901STony Lindgren omap3xxx_clk_init(); 5018f5b5a41STony Lindgren } 502bbd707acSShawn Guo 503bbd707acSShawn Guo void __init omap3_init_late(void) 504bbd707acSShawn Guo { 505bbd707acSShawn Guo omap_mux_late_init(); 506bbd707acSShawn Guo omap2_common_pm_late_init(); 507bbd707acSShawn Guo omap3_pm_init(); 508bbd707acSShawn Guo } 509bbd707acSShawn Guo 510bbd707acSShawn Guo void __init omap3430_init_late(void) 511bbd707acSShawn Guo { 512bbd707acSShawn Guo omap_mux_late_init(); 513bbd707acSShawn Guo omap2_common_pm_late_init(); 514bbd707acSShawn Guo omap3_pm_init(); 515bbd707acSShawn Guo } 516bbd707acSShawn Guo 517bbd707acSShawn Guo void __init omap35xx_init_late(void) 518bbd707acSShawn Guo { 519bbd707acSShawn Guo omap_mux_late_init(); 520bbd707acSShawn Guo omap2_common_pm_late_init(); 521bbd707acSShawn Guo omap3_pm_init(); 522bbd707acSShawn Guo } 523bbd707acSShawn Guo 524bbd707acSShawn Guo void __init omap3630_init_late(void) 525bbd707acSShawn Guo { 526bbd707acSShawn Guo omap_mux_late_init(); 527bbd707acSShawn Guo omap2_common_pm_late_init(); 528bbd707acSShawn Guo omap3_pm_init(); 529bbd707acSShawn Guo } 530bbd707acSShawn Guo 531bbd707acSShawn Guo void __init am35xx_init_late(void) 532bbd707acSShawn Guo { 533bbd707acSShawn Guo omap_mux_late_init(); 534bbd707acSShawn Guo omap2_common_pm_late_init(); 535bbd707acSShawn Guo omap3_pm_init(); 536bbd707acSShawn Guo } 537bbd707acSShawn Guo 538bbd707acSShawn Guo void __init ti81xx_init_late(void) 539bbd707acSShawn Guo { 540bbd707acSShawn Guo omap_mux_late_init(); 541bbd707acSShawn Guo omap2_common_pm_late_init(); 542bbd707acSShawn Guo omap3_pm_init(); 543bbd707acSShawn Guo } 544c4e2d245SSanjeev Premi #endif 5458f5b5a41STony Lindgren 54608f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX 54708f30989SAfzal Mohammed void __init am33xx_init_early(void) 54808f30989SAfzal Mohammed { 549*b6a4226cSPaul Walmsley omap2_set_globals_tap(AM335X_CLASS, 550*b6a4226cSPaul Walmsley AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE)); 551*b6a4226cSPaul Walmsley omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE), 552*b6a4226cSPaul Walmsley NULL); 553*b6a4226cSPaul Walmsley omap2_set_globals_prcm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), 554*b6a4226cSPaul Walmsley AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), 555*b6a4226cSPaul Walmsley NULL, NULL); 55608f30989SAfzal Mohammed omap3xxx_check_revision(); 55708f30989SAfzal Mohammed ti81xx_check_features(); 55808f30989SAfzal Mohammed omap_common_init_early(); 559ce3fc89aSVaibhav Hiremath am33xx_voltagedomains_init(); 5603f0ea764SVaibhav Hiremath am33xx_powerdomains_init(); 5619c80f3aaSVaibhav Hiremath am33xx_clockdomains_init(); 562a2cfc509SVaibhav Hiremath am33xx_hwmod_init(); 563a2cfc509SVaibhav Hiremath omap_hwmod_init_postsetup(); 564e30384abSVaibhav Hiremath am33xx_clk_init(); 56508f30989SAfzal Mohammed } 56608f30989SAfzal Mohammed #endif 56708f30989SAfzal Mohammed 568c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4 5698f5b5a41STony Lindgren void __init omap4430_init_early(void) 5708f5b5a41STony Lindgren { 571*b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP443X_CLASS, 572*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE)); 573*b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE), 574*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE)); 575*b6a4226cSPaul Walmsley omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE), 576*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE), 577*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE), 578*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE)); 5794de34f35SVaibhav Hiremath omap4xxx_check_revision(); 5804de34f35SVaibhav Hiremath omap4xxx_check_features(); 5817b250affSTony Lindgren omap_common_init_early(); 5827b250affSTony Lindgren omap44xx_voltagedomains_init(); 5837b250affSTony Lindgren omap44xx_powerdomains_init(); 5847b250affSTony Lindgren omap44xx_clockdomains_init(); 5857b250affSTony Lindgren omap44xx_hwmod_init(); 5867b250affSTony Lindgren omap_hwmod_init_postsetup(); 5877b250affSTony Lindgren omap4xxx_clk_init(); 5888f5b5a41STony Lindgren } 589bbd707acSShawn Guo 590bbd707acSShawn Guo void __init omap4430_init_late(void) 591bbd707acSShawn Guo { 592bbd707acSShawn Guo omap_mux_late_init(); 593bbd707acSShawn Guo omap2_common_pm_late_init(); 594bbd707acSShawn Guo omap4_pm_init(); 595bbd707acSShawn Guo } 596c4e2d245SSanjeev Premi #endif 5978f5b5a41STony Lindgren 59805e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 59905e152c7SR Sricharan void __init omap5_init_early(void) 60005e152c7SR Sricharan { 601*b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP54XX_CLASS, 602*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE)); 603*b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE), 604*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE)); 605*b6a4226cSPaul Walmsley omap2_set_globals_prcm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE), 606*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE), 607*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE), 608*b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE)); 60905e152c7SR Sricharan omap5xxx_check_revision(); 61005e152c7SR Sricharan omap_common_init_early(); 61105e152c7SR Sricharan } 61205e152c7SR Sricharan #endif 61305e152c7SR Sricharan 614a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, 6154805734bSPaul Walmsley struct omap_sdrc_params *sdrc_cs1) 6164805734bSPaul Walmsley { 617a66cb345STony Lindgren omap_sram_init(); 618a66cb345STony Lindgren 61901001712SHemant Pedanekar if (cpu_is_omap24xx() || omap3_has_sdrc()) { 62058cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 6212f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 622aa4b1f6eSKevin Hilman } 6231dbae815STony Lindgren } 624