xref: /openbmc/linux/arch/arm/mach-omap2/io.c (revision afedec183e95bd5e126a7846a644acfdddb86a66)
11dbae815STony Lindgren /*
21dbae815STony Lindgren  * linux/arch/arm/mach-omap2/io.c
31dbae815STony Lindgren  *
41dbae815STony Lindgren  * OMAP2 I/O mapping code
51dbae815STony Lindgren  *
61dbae815STony Lindgren  * Copyright (C) 2005 Nokia Corporation
744169075SSantosh Shilimkar  * Copyright (C) 2007-2009 Texas Instruments
8646e3ed1STony Lindgren  *
9646e3ed1STony Lindgren  * Author:
10646e3ed1STony Lindgren  *	Juha Yrjola <juha.yrjola@nokia.com>
11646e3ed1STony Lindgren  *	Syed Khasim <x0khasim@ti.com>
121dbae815STony Lindgren  *
1344169075SSantosh Shilimkar  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
1444169075SSantosh Shilimkar  *
151dbae815STony Lindgren  * This program is free software; you can redistribute it and/or modify
161dbae815STony Lindgren  * it under the terms of the GNU General Public License version 2 as
171dbae815STony Lindgren  * published by the Free Software Foundation.
181dbae815STony Lindgren  */
191dbae815STony Lindgren 
201dbae815STony Lindgren #include <linux/module.h>
211dbae815STony Lindgren #include <linux/kernel.h>
221dbae815STony Lindgren #include <linux/init.h>
23fced80c7SRussell King #include <linux/io.h>
242f135eafSPaul Walmsley #include <linux/clk.h>
2591773a00STomi Valkeinen #include <linux/omapfb.h>
261dbae815STony Lindgren 
27120db2cbSTony Lindgren #include <asm/tlb.h>
28120db2cbSTony Lindgren 
29120db2cbSTony Lindgren #include <asm/mach/map.h>
30120db2cbSTony Lindgren 
31ce491cf8STony Lindgren #include <plat/mux.h>
32ce491cf8STony Lindgren #include <plat/sram.h>
33ce491cf8STony Lindgren #include <plat/sdrc.h>
34ce491cf8STony Lindgren #include <plat/gpmc.h>
35ce491cf8STony Lindgren #include <plat/serial.h>
36*afedec18STomi Valkeinen #include <plat/vram.h>
37646e3ed1STony Lindgren 
3844169075SSantosh Shilimkar #ifndef CONFIG_ARCH_OMAP4	/* FIXME: Remove this once clkdev is ready */
39646e3ed1STony Lindgren #include "clock.h"
401dbae815STony Lindgren 
41ce491cf8STony Lindgren #include <plat/omap-pm.h>
42ce491cf8STony Lindgren #include <plat/powerdomain.h>
439717100fSPaul Walmsley #include "powerdomains.h"
449717100fSPaul Walmsley 
45ce491cf8STony Lindgren #include <plat/clockdomain.h>
46801954d3SPaul Walmsley #include "clockdomains.h"
4744169075SSantosh Shilimkar #endif
48ce491cf8STony Lindgren #include <plat/omap_hwmod.h>
4902bfc030SPaul Walmsley #include "omap_hwmod_2420.h"
5002bfc030SPaul Walmsley #include "omap_hwmod_2430.h"
5102bfc030SPaul Walmsley #include "omap_hwmod_34xx.h"
5202bfc030SPaul Walmsley 
531dbae815STony Lindgren /*
541dbae815STony Lindgren  * The machine specific code may provide the extra mapping besides the
551dbae815STony Lindgren  * default mapping provided here.
561dbae815STony Lindgren  */
57cc26b3b0SSyed Mohammed, Khasim 
58cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP24XX
59cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = {
601dbae815STony Lindgren 	{
611dbae815STony Lindgren 		.virtual	= L3_24XX_VIRT,
621dbae815STony Lindgren 		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
631dbae815STony Lindgren 		.length		= L3_24XX_SIZE,
641dbae815STony Lindgren 		.type		= MT_DEVICE
651dbae815STony Lindgren 	},
6609f21ed4SKyungmin Park 	{
6709f21ed4SKyungmin Park 		.virtual	= L4_24XX_VIRT,
6809f21ed4SKyungmin Park 		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
6909f21ed4SKyungmin Park 		.length		= L4_24XX_SIZE,
7009f21ed4SKyungmin Park 		.type		= MT_DEVICE
7109f21ed4SKyungmin Park 	},
72cc26b3b0SSyed Mohammed, Khasim };
73cc26b3b0SSyed Mohammed, Khasim 
74cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP2420
75cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = {
761dbae815STony Lindgren 	{
77c40fae95STony Lindgren 		.virtual	= DSP_MEM_24XX_VIRT,
78c40fae95STony Lindgren 		.pfn		= __phys_to_pfn(DSP_MEM_24XX_PHYS),
79c40fae95STony Lindgren 		.length		= DSP_MEM_24XX_SIZE,
80c40fae95STony Lindgren 		.type		= MT_DEVICE
81c40fae95STony Lindgren 	},
82c40fae95STony Lindgren 	{
83c40fae95STony Lindgren 		.virtual	= DSP_IPI_24XX_VIRT,
84c40fae95STony Lindgren 		.pfn		= __phys_to_pfn(DSP_IPI_24XX_PHYS),
85c40fae95STony Lindgren 		.length		= DSP_IPI_24XX_SIZE,
86c40fae95STony Lindgren 		.type		= MT_DEVICE
87c40fae95STony Lindgren 	},
88c40fae95STony Lindgren 	{
89c40fae95STony Lindgren 		.virtual	= DSP_MMU_24XX_VIRT,
90c40fae95STony Lindgren 		.pfn		= __phys_to_pfn(DSP_MMU_24XX_PHYS),
91c40fae95STony Lindgren 		.length		= DSP_MMU_24XX_SIZE,
921dbae815STony Lindgren 		.type		= MT_DEVICE
93cc26b3b0SSyed Mohammed, Khasim 	},
941dbae815STony Lindgren };
951dbae815STony Lindgren 
96cc26b3b0SSyed Mohammed, Khasim #endif
97cc26b3b0SSyed Mohammed, Khasim 
98cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP2430
99cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = {
100cc26b3b0SSyed Mohammed, Khasim 	{
101cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_WK_243X_VIRT,
102cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
103cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_WK_243X_SIZE,
104cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
105cc26b3b0SSyed Mohammed, Khasim 	},
106cc26b3b0SSyed Mohammed, Khasim 	{
107cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_GPMC_VIRT,
108cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
109cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_GPMC_SIZE,
110cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
111cc26b3b0SSyed Mohammed, Khasim 	},
112cc26b3b0SSyed Mohammed, Khasim 	{
113cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SDRC_VIRT,
114cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
115cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SDRC_SIZE,
116cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
117cc26b3b0SSyed Mohammed, Khasim 	},
118cc26b3b0SSyed Mohammed, Khasim 	{
119cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SMS_VIRT,
120cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
121cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SMS_SIZE,
122cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
123cc26b3b0SSyed Mohammed, Khasim 	},
124cc26b3b0SSyed Mohammed, Khasim };
125cc26b3b0SSyed Mohammed, Khasim #endif
126cc26b3b0SSyed Mohammed, Khasim #endif
127cc26b3b0SSyed Mohammed, Khasim 
128cc26b3b0SSyed Mohammed, Khasim #ifdef	CONFIG_ARCH_OMAP34XX
129cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = {
130cc26b3b0SSyed Mohammed, Khasim 	{
131cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L3_34XX_VIRT,
132cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
133cc26b3b0SSyed Mohammed, Khasim 		.length		= L3_34XX_SIZE,
134cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
135cc26b3b0SSyed Mohammed, Khasim 	},
136cc26b3b0SSyed Mohammed, Khasim 	{
137cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_34XX_VIRT,
138cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
139cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_34XX_SIZE,
140cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
141cc26b3b0SSyed Mohammed, Khasim 	},
142cc26b3b0SSyed Mohammed, Khasim 	{
143cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_WK_34XX_VIRT,
144cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_WK_34XX_PHYS),
145cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_WK_34XX_SIZE,
146cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
147cc26b3b0SSyed Mohammed, Khasim 	},
148cc26b3b0SSyed Mohammed, Khasim 	{
149cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP34XX_GPMC_VIRT,
150cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
151cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP34XX_GPMC_SIZE,
152cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
153cc26b3b0SSyed Mohammed, Khasim 	},
154cc26b3b0SSyed Mohammed, Khasim 	{
155cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SMS_VIRT,
156cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
157cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SMS_SIZE,
158cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
159cc26b3b0SSyed Mohammed, Khasim 	},
160cc26b3b0SSyed Mohammed, Khasim 	{
161cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SDRC_VIRT,
162cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
163cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SDRC_SIZE,
164cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
165cc26b3b0SSyed Mohammed, Khasim 	},
166cc26b3b0SSyed Mohammed, Khasim 	{
167cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_PER_34XX_VIRT,
168cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
169cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_PER_34XX_SIZE,
170cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
171cc26b3b0SSyed Mohammed, Khasim 	},
172cc26b3b0SSyed Mohammed, Khasim 	{
173cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_EMU_34XX_VIRT,
174cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
175cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_EMU_34XX_SIZE,
176cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
177cc26b3b0SSyed Mohammed, Khasim 	},
178cc26b3b0SSyed Mohammed, Khasim };
179cc26b3b0SSyed Mohammed, Khasim #endif
18044169075SSantosh Shilimkar #ifdef	CONFIG_ARCH_OMAP4
18144169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = {
18244169075SSantosh Shilimkar 	{
18344169075SSantosh Shilimkar 		.virtual	= L3_44XX_VIRT,
18444169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
18544169075SSantosh Shilimkar 		.length		= L3_44XX_SIZE,
18644169075SSantosh Shilimkar 		.type		= MT_DEVICE,
18744169075SSantosh Shilimkar 	},
18844169075SSantosh Shilimkar 	{
18944169075SSantosh Shilimkar 		.virtual	= L4_44XX_VIRT,
19044169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
19144169075SSantosh Shilimkar 		.length		= L4_44XX_SIZE,
19244169075SSantosh Shilimkar 		.type		= MT_DEVICE,
19344169075SSantosh Shilimkar 	},
19444169075SSantosh Shilimkar 	{
19544169075SSantosh Shilimkar 		.virtual	= L4_WK_44XX_VIRT,
19644169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_WK_44XX_PHYS),
19744169075SSantosh Shilimkar 		.length		= L4_WK_44XX_SIZE,
19844169075SSantosh Shilimkar 		.type		= MT_DEVICE,
19944169075SSantosh Shilimkar 	},
20044169075SSantosh Shilimkar 	{
20144169075SSantosh Shilimkar 		.virtual	= OMAP44XX_GPMC_VIRT,
20244169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP44XX_GPMC_PHYS),
20344169075SSantosh Shilimkar 		.length		= OMAP44XX_GPMC_SIZE,
20444169075SSantosh Shilimkar 		.type		= MT_DEVICE,
20544169075SSantosh Shilimkar 	},
20644169075SSantosh Shilimkar 	{
207f5d2d659SSantosh Shilimkar 		.virtual	= OMAP44XX_EMIF1_VIRT,
208f5d2d659SSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
209f5d2d659SSantosh Shilimkar 		.length		= OMAP44XX_EMIF1_SIZE,
210f5d2d659SSantosh Shilimkar 		.type		= MT_DEVICE,
211f5d2d659SSantosh Shilimkar 	},
212f5d2d659SSantosh Shilimkar 	{
213f5d2d659SSantosh Shilimkar 		.virtual	= OMAP44XX_EMIF2_VIRT,
214f5d2d659SSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
215f5d2d659SSantosh Shilimkar 		.length		= OMAP44XX_EMIF2_SIZE,
216f5d2d659SSantosh Shilimkar 		.type		= MT_DEVICE,
217f5d2d659SSantosh Shilimkar 	},
218f5d2d659SSantosh Shilimkar 	{
219f5d2d659SSantosh Shilimkar 		.virtual	= OMAP44XX_DMM_VIRT,
220f5d2d659SSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP44XX_DMM_PHYS),
221f5d2d659SSantosh Shilimkar 		.length		= OMAP44XX_DMM_SIZE,
222f5d2d659SSantosh Shilimkar 		.type		= MT_DEVICE,
223f5d2d659SSantosh Shilimkar 	},
224f5d2d659SSantosh Shilimkar 	{
22544169075SSantosh Shilimkar 		.virtual	= L4_PER_44XX_VIRT,
22644169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
22744169075SSantosh Shilimkar 		.length		= L4_PER_44XX_SIZE,
22844169075SSantosh Shilimkar 		.type		= MT_DEVICE,
22944169075SSantosh Shilimkar 	},
23044169075SSantosh Shilimkar 	{
23144169075SSantosh Shilimkar 		.virtual	= L4_EMU_44XX_VIRT,
23244169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_EMU_44XX_PHYS),
23344169075SSantosh Shilimkar 		.length		= L4_EMU_44XX_SIZE,
23444169075SSantosh Shilimkar 		.type		= MT_DEVICE,
23544169075SSantosh Shilimkar 	},
23644169075SSantosh Shilimkar };
23744169075SSantosh Shilimkar #endif
238cc26b3b0SSyed Mohammed, Khasim 
239120db2cbSTony Lindgren void __init omap2_map_common_io(void)
2401dbae815STony Lindgren {
241cc26b3b0SSyed Mohammed, Khasim #if defined(CONFIG_ARCH_OMAP2420)
242cc26b3b0SSyed Mohammed, Khasim 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
243cc26b3b0SSyed Mohammed, Khasim 	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
244cc26b3b0SSyed Mohammed, Khasim #endif
245cc26b3b0SSyed Mohammed, Khasim 
246cc26b3b0SSyed Mohammed, Khasim #if defined(CONFIG_ARCH_OMAP2430)
247cc26b3b0SSyed Mohammed, Khasim 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
248cc26b3b0SSyed Mohammed, Khasim 	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
249cc26b3b0SSyed Mohammed, Khasim #endif
250cc26b3b0SSyed Mohammed, Khasim 
251cc26b3b0SSyed Mohammed, Khasim #if defined(CONFIG_ARCH_OMAP34XX)
252cc26b3b0SSyed Mohammed, Khasim 	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
253cc26b3b0SSyed Mohammed, Khasim #endif
254120db2cbSTony Lindgren 
25544169075SSantosh Shilimkar #if defined(CONFIG_ARCH_OMAP4)
25644169075SSantosh Shilimkar 	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
25744169075SSantosh Shilimkar #endif
258120db2cbSTony Lindgren 	/* Normally devicemaps_init() would flush caches and tlb after
259120db2cbSTony Lindgren 	 * mdesc->map_io(), but we must also do it here because of the CPU
260120db2cbSTony Lindgren 	 * revision check below.
261120db2cbSTony Lindgren 	 */
262120db2cbSTony Lindgren 	local_flush_tlb_all();
263120db2cbSTony Lindgren 	flush_cache_all();
264120db2cbSTony Lindgren 
2651dbae815STony Lindgren 	omap2_check_revision();
2661dbae815STony Lindgren 	omap_sram_init();
267b7cc6d46SImre Deak 	omapfb_reserve_sdram();
268*afedec18STomi Valkeinen 	omap_vram_reserve_sdram();
269120db2cbSTony Lindgren }
270120db2cbSTony Lindgren 
2712f135eafSPaul Walmsley /*
2722f135eafSPaul Walmsley  * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
2732f135eafSPaul Walmsley  *
2742f135eafSPaul Walmsley  * Sets the CORE DPLL3 M2 divider to the same value that it's at
2752f135eafSPaul Walmsley  * currently.  This has the effect of setting the SDRC SDRAM AC timing
2762f135eafSPaul Walmsley  * registers to the values currently defined by the kernel.  Currently
2772f135eafSPaul Walmsley  * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
2782f135eafSPaul Walmsley  * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
2792f135eafSPaul Walmsley  * or passes along the return value of clk_set_rate().
2802f135eafSPaul Walmsley  */
2812f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void)
2822f135eafSPaul Walmsley {
2832f135eafSPaul Walmsley 	struct clk *dpll3_m2_ck;
2842f135eafSPaul Walmsley 	int v = -EINVAL;
2852f135eafSPaul Walmsley 	long rate;
2862f135eafSPaul Walmsley 
2872f135eafSPaul Walmsley 	if (!cpu_is_omap34xx())
2882f135eafSPaul Walmsley 		return 0;
2892f135eafSPaul Walmsley 
2902f135eafSPaul Walmsley 	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
2912f135eafSPaul Walmsley 	if (!dpll3_m2_ck)
2922f135eafSPaul Walmsley 		return -EINVAL;
2932f135eafSPaul Walmsley 
2942f135eafSPaul Walmsley 	rate = clk_get_rate(dpll3_m2_ck);
2952f135eafSPaul Walmsley 	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
2962f135eafSPaul Walmsley 	v = clk_set_rate(dpll3_m2_ck, rate);
2972f135eafSPaul Walmsley 	if (v)
2982f135eafSPaul Walmsley 		pr_err("dpll3_m2_clk rate change failed: %d\n", v);
2992f135eafSPaul Walmsley 
3002f135eafSPaul Walmsley 	clk_put(dpll3_m2_ck);
3012f135eafSPaul Walmsley 
3022f135eafSPaul Walmsley 	return v;
3032f135eafSPaul Walmsley }
3042f135eafSPaul Walmsley 
30558cda884SJean Pihet void __init omap2_init_common_hw(struct omap_sdrc_params *sdrc_cs0,
30658cda884SJean Pihet 				 struct omap_sdrc_params *sdrc_cs1)
307120db2cbSTony Lindgren {
30802bfc030SPaul Walmsley 	struct omap_hwmod **hwmods = NULL;
30902bfc030SPaul Walmsley 
31002bfc030SPaul Walmsley 	if (cpu_is_omap2420())
31102bfc030SPaul Walmsley 		hwmods = omap2420_hwmods;
31202bfc030SPaul Walmsley 	else if (cpu_is_omap2430())
31302bfc030SPaul Walmsley 		hwmods = omap2430_hwmods;
31402bfc030SPaul Walmsley 	else if (cpu_is_omap34xx())
31502bfc030SPaul Walmsley 		hwmods = omap34xx_hwmods;
31602bfc030SPaul Walmsley 
31744169075SSantosh Shilimkar #ifndef CONFIG_ARCH_OMAP4 /* FIXME: Remove this once the clkdev is ready */
318c0407a96SPaul Walmsley 	/* The OPP tables have to be registered before a clk init */
31961f04ee8STony Lindgren 	omap_hwmod_init(hwmods);
32061f04ee8STony Lindgren 	omap2_mux_init();
321c0407a96SPaul Walmsley 	omap_pm_if_early_init(mpu_opps, dsp_opps, l3_opps);
3229717100fSPaul Walmsley 	pwrdm_init(powerdomains_omap);
323801954d3SPaul Walmsley 	clkdm_init(clockdomains_omap, clkdm_pwrdm_autodeps);
3241dbae815STony Lindgren 	omap2_clk_init();
3255b7815b5SSantosh Shilimkar #endif
326b3c6df3aSPaul Walmsley 	omap_serial_early_init();
3275b7815b5SSantosh Shilimkar #ifndef CONFIG_ARCH_OMAP4
32802bfc030SPaul Walmsley 	omap_hwmod_late_init();
329c0407a96SPaul Walmsley 	omap_pm_if_init();
33058cda884SJean Pihet 	omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
3312f135eafSPaul Walmsley 	_omap2_init_reprogram_sdrc();
33244169075SSantosh Shilimkar #endif
3334bbbc1adSJuha Yrjola 	gpmc_init();
3341dbae815STony Lindgren }
335